blob: e1af031fccdd5ea501fbc4ae2ef9f12f558d00b0 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Wey-Yi Guyfb4961d2012-01-06 13:16:33 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#include <linux/sched.h>
30#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070031#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070032
Johannes Berg1b29dc92012-03-06 13:30:50 -080033#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034#include "iwl-io.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070035#include "iwl-trans-pcie-int.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020036#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070037
Gregory Greenmana5916972012-01-10 19:22:56 +020038#ifdef CONFIG_IWLWIFI_IDI
39#include "iwl-amfh.h"
40#endif
41
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070042/******************************************************************************
43 *
44 * RX path functions
45 *
46 ******************************************************************************/
47
48/*
49 * Rx theory of operation
50 *
51 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
52 * each of which point to Receive Buffers to be filled by the NIC. These get
53 * used not only for Rx frames, but for any command response or notification
54 * from the NIC. The driver and NIC manage the Rx buffers by means
55 * of indexes into the circular buffer.
56 *
57 * Rx Queue Indexes
58 * The host/firmware share two index registers for managing the Rx buffers.
59 *
60 * The READ index maps to the first position that the firmware may be writing
61 * to -- the driver can read up to (but not including) this position and get
62 * good data.
63 * The READ index is managed by the firmware once the card is enabled.
64 *
65 * The WRITE index maps to the last position the driver has read from -- the
66 * position preceding WRITE is the last slot the firmware can place a packet.
67 *
68 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
69 * WRITE = READ.
70 *
71 * During initialization, the host sets up the READ queue position to the first
72 * INDEX position, and WRITE to the last (READ - 1 wrapped)
73 *
74 * When the firmware places a packet in a buffer, it will advance the READ index
75 * and fire the RX interrupt. The driver can then query the READ index and
76 * process as many packets as possible, moving the WRITE index forward as it
77 * resets the Rx queue buffers with new memory.
78 *
79 * The management in the driver is as follows:
80 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
81 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
82 * to replenish the iwl->rxq->rx_free.
83 * + In iwl_rx_replenish (scheduled) if 'processed' != 'read' then the
84 * iwl->rxq is replenished and the READ INDEX is updated (updating the
85 * 'processed' and 'read' driver indexes as well)
86 * + A received packet is processed and handed to the kernel network stack,
87 * detached from the iwl->rxq. The driver 'processed' index is updated.
88 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
89 * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
90 * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
91 * were enough free buffers and RX_STALLED is set it is cleared.
92 *
93 *
94 * Driver sequence:
95 *
96 * iwl_rx_queue_alloc() Allocates rx_free
97 * iwl_rx_replenish() Replenishes rx_free list from rx_used, and calls
98 * iwl_rx_queue_restock
99 * iwl_rx_queue_restock() Moves available buffers from rx_free into Rx
100 * queue, updates firmware pointers, and updates
101 * the WRITE index. If insufficient rx_free buffers
102 * are available, schedules iwl_rx_replenish
103 *
104 * -- enable interrupts --
105 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
106 * READ INDEX, detaching the SKB from the pool.
107 * Moves the packet buffer from queue to rx_used.
108 * Calls iwl_rx_queue_restock to refill any empty
109 * slots.
110 * ...
111 *
112 */
113
114/**
115 * iwl_rx_queue_space - Return number of free slots available in queue.
116 */
117static int iwl_rx_queue_space(const struct iwl_rx_queue *q)
118{
119 int s = q->read - q->write;
120 if (s <= 0)
121 s += RX_QUEUE_SIZE;
122 /* keep some buffer to not confuse full and empty queue */
123 s -= 2;
124 if (s < 0)
125 s = 0;
126 return s;
127}
128
129/**
130 * iwl_rx_queue_update_write_ptr - Update the write pointer for the RX queue
131 */
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700132void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700133 struct iwl_rx_queue *q)
134{
135 unsigned long flags;
136 u32 reg;
137
138 spin_lock_irqsave(&q->lock, flags);
139
140 if (q->need_update == 0)
141 goto exit_unlock;
142
Johannes Berg0dde86b2012-03-06 13:30:46 -0800143 if (cfg(trans)->base_params->shadow_reg_enable) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700144 /* shadow register enabled */
145 /* Device expects a multiple of 8 */
146 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200147 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, q->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700148 } else {
Don Fry47107e82012-03-15 13:27:06 -0700149 struct iwl_trans_pcie *trans_pcie =
150 IWL_TRANS_GET_PCIE_TRANS(trans);
151
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700152 /* If power-saving is in use, make sure device is awake */
Don Fry47107e82012-03-15 13:27:06 -0700153 if (test_bit(STATUS_POWER_PMI, &trans_pcie->status)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200154 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700155
156 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700157 IWL_DEBUG_INFO(trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158 "Rx queue requesting wakeup,"
159 " GP1 = 0x%x\n", reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200160 iwl_set_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700161 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
162 goto exit_unlock;
163 }
164
165 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200166 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700167 q->write_actual);
168
169 /* Else device is assumed to be awake */
170 } else {
171 /* Device expects a multiple of 8 */
172 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200173 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700174 q->write_actual);
175 }
176 }
177 q->need_update = 0;
178
179 exit_unlock:
180 spin_unlock_irqrestore(&q->lock, flags);
181}
182
183/**
184 * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
185 */
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700186static inline __le32 iwlagn_dma_addr2rbd_ptr(dma_addr_t dma_addr)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187{
188 return cpu_to_le32((u32)(dma_addr >> 8));
189}
190
191/**
192 * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
193 *
194 * If there are slots in the RX queue that need to be restocked,
195 * and we have free pre-allocated buffers, fill the ranks as much
196 * as we can, pulling from rx_free.
197 *
198 * This moves the 'write' index forward to catch up with 'processed', and
199 * also updates the memory address in the firmware to reference the new
200 * target buffer.
201 */
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700202static void iwlagn_rx_queue_restock(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700203{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700204 struct iwl_trans_pcie *trans_pcie =
205 IWL_TRANS_GET_PCIE_TRANS(trans);
206
207 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700208 struct list_head *element;
209 struct iwl_rx_mem_buffer *rxb;
210 unsigned long flags;
211
212 spin_lock_irqsave(&rxq->lock, flags);
213 while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
214 /* The overwritten rxb must be a used one */
215 rxb = rxq->queue[rxq->write];
216 BUG_ON(rxb && rxb->page);
217
218 /* Get next free Rx buffer, remove from free list */
219 element = rxq->rx_free.next;
220 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
221 list_del(element);
222
223 /* Point to Rx buffer via next RBD in circular buffer */
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700224 rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700225 rxq->queue[rxq->write] = rxb;
226 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
227 rxq->free_count--;
228 }
229 spin_unlock_irqrestore(&rxq->lock, flags);
230 /* If the pre-allocated buffer pool is dropping low, schedule to
231 * refill it */
232 if (rxq->free_count <= RX_LOW_WATERMARK)
Johannes Berg1ee158d2012-02-17 10:07:44 -0800233 schedule_work(&trans_pcie->rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700234
235
236 /* If we've added more space for the firmware to place data, tell it.
237 * Increment device's write pointer in multiples of 8. */
238 if (rxq->write_actual != (rxq->write & ~0x7)) {
239 spin_lock_irqsave(&rxq->lock, flags);
240 rxq->need_update = 1;
241 spin_unlock_irqrestore(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700242 iwl_rx_queue_update_write_ptr(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700243 }
244}
245
246/**
247 * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
248 *
249 * When moving to rx_free an SKB is allocated for the slot.
250 *
251 * Also restock the Rx queue via iwl_rx_queue_restock.
252 * This is called as a scheduled work item (except for during initialization)
253 */
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700254static void iwlagn_rx_allocate(struct iwl_trans *trans, gfp_t priority)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700255{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700256 struct iwl_trans_pcie *trans_pcie =
257 IWL_TRANS_GET_PCIE_TRANS(trans);
258
259 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700260 struct list_head *element;
261 struct iwl_rx_mem_buffer *rxb;
262 struct page *page;
263 unsigned long flags;
264 gfp_t gfp_mask = priority;
265
266 while (1) {
267 spin_lock_irqsave(&rxq->lock, flags);
268 if (list_empty(&rxq->rx_used)) {
269 spin_unlock_irqrestore(&rxq->lock, flags);
270 return;
271 }
272 spin_unlock_irqrestore(&rxq->lock, flags);
273
274 if (rxq->free_count > RX_LOW_WATERMARK)
275 gfp_mask |= __GFP_NOWARN;
276
Johannes Bergb2cf4102012-04-09 17:46:51 -0700277 if (trans_pcie->rx_page_order > 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700278 gfp_mask |= __GFP_COMP;
279
280 /* Alloc a new receive buffer */
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700281 page = alloc_pages(gfp_mask,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700282 trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700283 if (!page) {
284 if (net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700285 IWL_DEBUG_INFO(trans, "alloc_pages failed, "
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700286 "order: %d\n",
Johannes Bergb2cf4102012-04-09 17:46:51 -0700287 trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700288
289 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
290 net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700291 IWL_CRIT(trans, "Failed to alloc_pages with %s."
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700292 "Only %u free buffers remaining.\n",
293 priority == GFP_ATOMIC ?
294 "GFP_ATOMIC" : "GFP_KERNEL",
295 rxq->free_count);
296 /* We don't reschedule replenish work here -- we will
297 * call the restock method and if it still needs
298 * more buffers it will schedule replenish */
299 return;
300 }
301
302 spin_lock_irqsave(&rxq->lock, flags);
303
304 if (list_empty(&rxq->rx_used)) {
305 spin_unlock_irqrestore(&rxq->lock, flags);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700306 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700307 return;
308 }
309 element = rxq->rx_used.next;
310 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
311 list_del(element);
312
313 spin_unlock_irqrestore(&rxq->lock, flags);
314
315 BUG_ON(rxb->page);
316 rxb->page = page;
317 /* Get physical address of the RB */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200318 rxb->page_dma = dma_map_page(trans->dev, page, 0,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700319 PAGE_SIZE << trans_pcie->rx_page_order,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700320 DMA_FROM_DEVICE);
321 /* dma address must be no more than 36 bits */
322 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
323 /* and also 256 byte aligned! */
324 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
325
326 spin_lock_irqsave(&rxq->lock, flags);
327
328 list_add_tail(&rxb->list, &rxq->rx_free);
329 rxq->free_count++;
330
331 spin_unlock_irqrestore(&rxq->lock, flags);
332 }
333}
334
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700335void iwlagn_rx_replenish(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700336{
Johannes Berg7b114882012-02-05 13:55:11 -0800337 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700338 unsigned long flags;
339
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700340 iwlagn_rx_allocate(trans, GFP_KERNEL);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700341
Johannes Berg7b114882012-02-05 13:55:11 -0800342 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700343 iwlagn_rx_queue_restock(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800344 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700345}
346
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700347static void iwlagn_rx_replenish_now(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700348{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700349 iwlagn_rx_allocate(trans, GFP_ATOMIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700350
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700351 iwlagn_rx_queue_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700352}
353
354void iwl_bg_rx_replenish(struct work_struct *data)
355{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700356 struct iwl_trans_pcie *trans_pcie =
357 container_of(data, struct iwl_trans_pcie, rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700358
Johannes Berg1ee158d2012-02-17 10:07:44 -0800359 iwlagn_rx_replenish(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700360}
361
Johannes Bergdf2f3212012-03-05 11:24:40 -0800362static void iwl_rx_handle_rxbuf(struct iwl_trans *trans,
363 struct iwl_rx_mem_buffer *rxb)
364{
365 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
366 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800367 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Bergdf2f3212012-03-05 11:24:40 -0800368 unsigned long flags;
Johannes Berg0c197442012-03-15 13:26:43 -0700369 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700370 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -0700371 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800372
373 if (WARN_ON(!rxb))
374 return;
375
Johannes Berg0c197442012-03-15 13:26:43 -0700376 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800377
Johannes Berg0c197442012-03-15 13:26:43 -0700378 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
379 struct iwl_rx_packet *pkt;
380 struct iwl_device_cmd *cmd;
381 u16 sequence;
382 bool reclaim;
383 int index, cmd_index, err, len;
384 struct iwl_rx_cmd_buffer rxcb = {
385 ._offset = offset,
386 ._page = rxb->page,
387 ._page_stolen = false,
388 };
Johannes Bergdf2f3212012-03-05 11:24:40 -0800389
Johannes Berg0c197442012-03-15 13:26:43 -0700390 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800391
Johannes Berg0c197442012-03-15 13:26:43 -0700392 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
393 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800394
Johannes Berg0c197442012-03-15 13:26:43 -0700395 IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
396 rxcb._offset, get_cmd_string(pkt->hdr.cmd),
397 pkt->hdr.cmd);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800398
Johannes Berg0c197442012-03-15 13:26:43 -0700399 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
400 len += sizeof(u32); /* account for status word */
401 trace_iwlwifi_dev_rx(trans->dev, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -0800402
Johannes Berg0c197442012-03-15 13:26:43 -0700403 /* Reclaim a command buffer only if this packet is a response
404 * to a (driver-originated) command.
405 * If the packet (e.g. Rx frame) originated from uCode,
406 * there is no command buffer to reclaim.
407 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
408 * but apparently a few don't get set; catch them here. */
409 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
410 if (reclaim) {
411 int i;
412
413 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
414 if (trans_pcie->no_reclaim_cmds[i] ==
415 pkt->hdr.cmd) {
416 reclaim = false;
417 break;
418 }
Johannes Bergd663ee72012-03-10 13:00:07 -0800419 }
420 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800421
Johannes Berg0c197442012-03-15 13:26:43 -0700422 sequence = le16_to_cpu(pkt->hdr.sequence);
423 index = SEQ_TO_INDEX(sequence);
424 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800425
Johannes Berg0c197442012-03-15 13:26:43 -0700426 if (reclaim)
427 cmd = txq->cmd[cmd_index];
Johannes Bergdf2f3212012-03-05 11:24:40 -0800428 else
Johannes Berg0c197442012-03-15 13:26:43 -0700429 cmd = NULL;
430
431 err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
432
433 /*
434 * After here, we should always check rxcb._page_stolen,
435 * if it is true then one of the handlers took the page.
436 */
437
438 if (reclaim) {
439 /* Invoke any callbacks, transfer the buffer to caller,
440 * and fire off the (possibly) blocking
441 * iwl_trans_send_cmd()
442 * as we reclaim the driver command queue */
443 if (!rxcb._page_stolen)
444 iwl_tx_cmd_complete(trans, &rxcb, err);
445 else
446 IWL_WARN(trans, "Claim null rxb?\n");
447 }
448
449 page_stolen |= rxcb._page_stolen;
450 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800451 }
452
Johannes Berg0c197442012-03-15 13:26:43 -0700453 /* page was stolen from us -- free our reference */
454 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -0700455 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800456 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -0700457 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800458
459 /* Reuse the page if possible. For notification packets and
460 * SKBs that fail to Rx correctly, add them back into the
461 * rx_free list for reuse later. */
462 spin_lock_irqsave(&rxq->lock, flags);
463 if (rxb->page != NULL) {
464 rxb->page_dma =
465 dma_map_page(trans->dev, rxb->page, 0,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700466 PAGE_SIZE << trans_pcie->rx_page_order,
Johannes Bergdf2f3212012-03-05 11:24:40 -0800467 DMA_FROM_DEVICE);
468 list_add_tail(&rxb->list, &rxq->rx_free);
469 rxq->free_count++;
470 } else
471 list_add_tail(&rxb->list, &rxq->rx_used);
472 spin_unlock_irqrestore(&rxq->lock, flags);
473}
474
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700475/**
476 * iwl_rx_handle - Main entry function for receiving responses from uCode
477 *
478 * Uses the priv->rx_handlers callback function array to invoke
479 * the appropriate handlers, including command responses,
480 * frame-received notifications, and other notifications.
481 */
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700482static void iwl_rx_handle(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700483{
Johannes Bergdf2f3212012-03-05 11:24:40 -0800484 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700485 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700486 u32 r, i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700487 u8 fill_rx = 0;
488 u32 count = 8;
489 int total_empty;
490
491 /* uCode's read index (stored in shared DRAM) indicates the last Rx
492 * buffer that the driver may process (last buffer filled by ucode). */
493 r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
494 i = rxq->read;
495
496 /* Rx interrupt, but nothing sent from uCode */
497 if (i == r)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700498 IWL_DEBUG_RX(trans, "r = %d, i = %d\n", r, i);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700499
500 /* calculate total frames need to be restock after handling RX */
501 total_empty = r - rxq->write_actual;
502 if (total_empty < 0)
503 total_empty += RX_QUEUE_SIZE;
504
505 if (total_empty > (RX_QUEUE_SIZE / 2))
506 fill_rx = 1;
507
508 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800509 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700510
511 rxb = rxq->queue[i];
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700512 rxq->queue[i] = NULL;
513
Johannes Bergdf2f3212012-03-05 11:24:40 -0800514 IWL_DEBUG_RX(trans, "rxbuf: r = %d, i = %d (%p)\n", rxb);
Johannes Berg48a2d662012-03-05 11:24:39 -0800515
Johannes Bergdf2f3212012-03-05 11:24:40 -0800516 iwl_rx_handle_rxbuf(trans, rxb);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700517
518 i = (i + 1) & RX_QUEUE_MASK;
519 /* If there are a lot of unused frames,
520 * restock the Rx queue so ucode wont assert. */
521 if (fill_rx) {
522 count++;
523 if (count >= 8) {
524 rxq->read = i;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700525 iwlagn_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700526 count = 0;
527 }
528 }
529 }
530
531 /* Backtrack one entry */
532 rxq->read = i;
533 if (fill_rx)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700534 iwlagn_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700535 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700536 iwlagn_rx_queue_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700537}
538
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700539/**
540 * iwl_irq_handle_error - called for HW or SW error interrupt from card
541 */
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700542static void iwl_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700543{
544 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbachff6e75c2012-02-12 15:21:08 +0200545 if (cfg(trans)->internal_wimax_coex &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200546 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700547 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200548 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700549 APMG_PS_CTRL_VAL_RESET_REQ))) {
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700550 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -0700551 iwl_op_mode_wimax_active(trans->op_mode);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -0800552 wake_up(&trans->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700553 return;
554 }
555
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700556 iwl_dump_csr(trans);
557 iwl_dump_fh(trans, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700558
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200559 iwl_op_mode_nic_error(trans->op_mode);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700560}
561
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700562/* tasklet for iwlagn interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700563void iwl_irq_tasklet(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700564{
565 u32 inta = 0;
566 u32 handled = 0;
567 unsigned long flags;
568 u32 i;
569#ifdef CONFIG_IWLWIFI_DEBUG
570 u32 inta_mask;
571#endif
572
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700573 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700574 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
575
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700576
Johannes Berg7b114882012-02-05 13:55:11 -0800577 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700578
579 /* Ack/clear/reset pending uCode interrupts.
580 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
581 */
582 /* There is a hardware bug in the interrupt mask function that some
583 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
584 * they are disabled in the CSR_INT_MASK register. Furthermore the
585 * ICT interrupt handling mechanism has another bug that might cause
586 * these unmasked interrupts fail to be detected. We workaround the
587 * hardware bugs here by ACKing all the possible interrupts so that
588 * interrupt coalescing can still be achieved.
589 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200590 iwl_write32(trans, CSR_INT,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700591 trans_pcie->inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700592
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700593 inta = trans_pcie->inta;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700594
595#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800596 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700597 /* just for debug */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200598 inta_mask = iwl_read32(trans, CSR_INT_MASK);
Johannes Berg0ca24da2012-03-15 13:26:46 -0700599 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700600 inta, inta_mask);
601 }
602#endif
603
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700604 /* saved interrupt in inta variable now we can reset trans_pcie->inta */
605 trans_pcie->inta = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700606
Johannes Berg7b114882012-02-05 13:55:11 -0800607 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Johannes Bergb49ba042012-01-19 08:20:57 -0800608
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700609 /* Now service all interrupt bits discovered above. */
610 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700611 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700612
613 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700614 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700615
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700616 isr_stats->hw++;
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700617 iwl_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700618
619 handled |= CSR_INT_BIT_HW_ERR;
620
621 return;
622 }
623
624#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800625 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700626 /* NIC fires this, but we don't use it, redundant with WAKEUP */
627 if (inta & CSR_INT_BIT_SCD) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700628 IWL_DEBUG_ISR(trans, "Scheduler finished to transmit "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700629 "the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700630 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700631 }
632
633 /* Alive notification via Rx interrupt will do the real work */
634 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700635 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700636 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700637 }
638 }
639#endif
640 /* Safely ignore these bits for debug checks below */
641 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
642
643 /* HW RF KILL switch toggled */
644 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -0800645 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700646
Johannes Bergc9eec952012-03-06 13:30:43 -0800647 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
648 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700649 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Bergc9eec952012-03-06 13:30:43 -0800650 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700651
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700652 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700653
Johannes Bergc9eec952012-03-06 13:30:43 -0800654 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700655
656 handled |= CSR_INT_BIT_RF_KILL;
657 }
658
659 /* Chip got too hot and stopped itself */
660 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700661 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700662 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700663 handled |= CSR_INT_BIT_CT_KILL;
664 }
665
666 /* Error detected by uCode */
667 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700668 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700669 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700670 isr_stats->sw++;
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700671 iwl_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700672 handled |= CSR_INT_BIT_SW_ERR;
673 }
674
675 /* uCode wakes up after power-down sleep */
676 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700677 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
678 iwl_rx_queue_update_write_ptr(trans, &trans_pcie->rxq);
Wey-Yi Guy1745e4402012-03-09 11:13:40 -0800679 for (i = 0; i < cfg(trans)->base_params->num_of_queues; i++)
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700680 iwl_txq_update_write_ptr(trans,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700681 &trans_pcie->txq[i]);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700682
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700683 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700684
685 handled |= CSR_INT_BIT_WAKEUP;
686 }
687
688 /* All uCode command responses, including Tx command responses,
689 * Rx "responses" (frame-received notification), and other
690 * notifications from uCode come through here*/
691 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
692 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700693 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700694 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
695 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200696 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700697 CSR_FH_INT_RX_MASK);
698 }
699 if (inta & CSR_INT_BIT_RX_PERIODIC) {
700 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200701 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700702 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700703 }
704 /* Sending RX interrupt require many steps to be done in the
705 * the device:
706 * 1- write interrupt to current index in ICT table.
707 * 2- dma RX frame.
708 * 3- update RX shared data to indicate last write index.
709 * 4- send interrupt.
710 * This could lead to RX race, driver could receive RX interrupt
711 * but the shared data changes does not reflect this;
712 * periodic interrupt will detect any dangling Rx activity.
713 */
714
715 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200716 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700717 CSR_INT_PERIODIC_DIS);
Gregory Greenmana5916972012-01-10 19:22:56 +0200718#ifdef CONFIG_IWLWIFI_IDI
719 iwl_amfh_rx_handler();
720#else
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700721 iwl_rx_handle(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200722#endif
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700723 /*
724 * Enable periodic interrupt in 8 msec only if we received
725 * real RX interrupt (instead of just periodic int), to catch
726 * any dangling Rx interrupt. If it was just the periodic
727 * interrupt, there was no dangling Rx activity, and no need
728 * to extend the periodic interrupt; one-shot is enough.
729 */
730 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200731 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700732 CSR_INT_PERIODIC_ENA);
733
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700734 isr_stats->rx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700735 }
736
737 /* This "Tx" DMA channel is used only for loading uCode */
738 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200739 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700740 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700741 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700742 handled |= CSR_INT_BIT_FH_TX;
743 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -0800744 trans_pcie->ucode_write_complete = true;
745 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700746 }
747
748 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700749 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700750 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700751 }
752
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700753 if (inta & ~(trans_pcie->inta_mask)) {
754 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
755 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700756 }
757
758 /* Re-enable all interrupts */
759 /* only Re-enable if disabled by irq */
Don Fry83626402012-03-07 09:52:37 -0800760 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700761 iwl_enable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700762 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800763 else if (handled & CSR_INT_BIT_RF_KILL)
764 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700765}
766
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700767/******************************************************************************
768 *
769 * ICT functions
770 *
771 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -0800772
773/* a device (PCI-E) page is 4096 bytes long */
774#define ICT_SHIFT 12
775#define ICT_SIZE (1 << ICT_SHIFT)
776#define ICT_COUNT (ICT_SIZE / sizeof(u32))
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700777
778/* Free dram table */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700779void iwl_free_isr_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700780{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700781 struct iwl_trans_pcie *trans_pcie =
782 IWL_TRANS_GET_PCIE_TRANS(trans);
783
Johannes Berg10667132011-12-19 14:00:59 -0800784 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200785 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -0800786 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700787 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -0800788 trans_pcie->ict_tbl = NULL;
789 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700790 }
791}
792
793
Johannes Berg10667132011-12-19 14:00:59 -0800794/*
795 * allocate dram shared table, it is an aligned memory
796 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700797 * also reset all data related to ICT table interrupt.
798 */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700799int iwl_alloc_isr_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700800{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700801 struct iwl_trans_pcie *trans_pcie =
802 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700803
Johannes Berg10667132011-12-19 14:00:59 -0800804 trans_pcie->ict_tbl =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200805 dma_alloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -0800806 &trans_pcie->ict_tbl_dma,
807 GFP_KERNEL);
808 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700809 return -ENOMEM;
810
Johannes Berg10667132011-12-19 14:00:59 -0800811 /* just an API sanity check ... it is guaranteed to be aligned */
812 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
813 iwl_free_isr_ict(trans);
814 return -EINVAL;
815 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700816
Johannes Berg10667132011-12-19 14:00:59 -0800817 IWL_DEBUG_ISR(trans, "ict dma addr %Lx\n",
818 (unsigned long long)trans_pcie->ict_tbl_dma);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700819
Johannes Berg10667132011-12-19 14:00:59 -0800820 IWL_DEBUG_ISR(trans, "ict vir addr %p\n", trans_pcie->ict_tbl);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700821
822 /* reset table and index to all 0 */
Johannes Berg10667132011-12-19 14:00:59 -0800823 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700824 trans_pcie->ict_index = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700825
826 /* add periodic RX interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700827 trans_pcie->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700828 return 0;
829}
830
831/* Device is going up inform it about using ICT interrupt table,
832 * also we need to tell the driver to start using ICT interrupt.
833 */
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200834void iwl_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700835{
836 u32 val;
837 unsigned long flags;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700838 struct iwl_trans_pcie *trans_pcie =
839 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700840
Johannes Berg10667132011-12-19 14:00:59 -0800841 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200842 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700843
Johannes Berg7b114882012-02-05 13:55:11 -0800844 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700845 iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700846
Johannes Berg10667132011-12-19 14:00:59 -0800847 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700848
Johannes Berg10667132011-12-19 14:00:59 -0800849 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700850
851 val |= CSR_DRAM_INT_TBL_ENABLE;
852 val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
853
Johannes Berg10667132011-12-19 14:00:59 -0800854 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700855
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200856 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700857 trans_pcie->use_ict = true;
858 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200859 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700860 iwl_enable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800861 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700862}
863
864/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700865void iwl_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700866{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700867 struct iwl_trans_pcie *trans_pcie =
868 IWL_TRANS_GET_PCIE_TRANS(trans);
869
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700870 unsigned long flags;
871
Johannes Berg7b114882012-02-05 13:55:11 -0800872 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700873 trans_pcie->use_ict = false;
Johannes Berg7b114882012-02-05 13:55:11 -0800874 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700875}
876
877static irqreturn_t iwl_isr(int irq, void *data)
878{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700879 struct iwl_trans *trans = data;
880 struct iwl_trans_pcie *trans_pcie;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700881 u32 inta, inta_mask;
882 unsigned long flags;
883#ifdef CONFIG_IWLWIFI_DEBUG
884 u32 inta_fh;
885#endif
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700886 if (!trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700887 return IRQ_NONE;
888
Johannes Berg6c1011e2012-03-06 13:30:48 -0800889 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -0800890
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700891 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
892
Johannes Berg7b114882012-02-05 13:55:11 -0800893 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700894
895 /* Disable (but don't clear!) interrupts here to avoid
896 * back-to-back ISRs and sporadic interrupts from our NIC.
897 * If we have something to service, the tasklet will re-enable ints.
898 * If we *don't* have something, we'll re-enable before leaving here. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200899 inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
900 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700901
902 /* Discover which interrupts are active/pending */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200903 inta = iwl_read32(trans, CSR_INT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700904
905 /* Ignore interrupt if there's nothing in NIC to service.
906 * This may be due to IRQ shared with another device,
907 * or due to sporadic interrupts thrown from our NIC. */
908 if (!inta) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700909 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700910 goto none;
911 }
912
913 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
914 /* Hardware disappeared. It might have already raised
915 * an interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700916 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700917 goto unplugged;
918 }
919
920#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800921 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200922 inta_fh = iwl_read32(trans, CSR_FH_INT_STATUS);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700923 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x, "
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700924 "fh 0x%08x\n", inta, inta_mask, inta_fh);
925 }
926#endif
927
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700928 trans_pcie->inta |= inta;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700929 /* iwl_irq_tasklet() will service interrupts and re-enable them */
930 if (likely(inta))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700931 tasklet_schedule(&trans_pcie->irq_tasklet);
Don Fry83626402012-03-07 09:52:37 -0800932 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700933 !trans_pcie->inta)
934 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700935
936 unplugged:
Johannes Berg7b114882012-02-05 13:55:11 -0800937 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700938 return IRQ_HANDLED;
939
940 none:
941 /* re-enable interrupts here since we don't have anything to service. */
942 /* only Re-enable if disabled by irq and no schedules tasklet. */
Don Fry83626402012-03-07 09:52:37 -0800943 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700944 !trans_pcie->inta)
945 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700946
Johannes Berg7b114882012-02-05 13:55:11 -0800947 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700948 return IRQ_NONE;
949}
950
951/* interrupt handler using ict table, with this interrupt driver will
952 * stop using INTA register to get device's interrupt, reading this register
953 * is expensive, device will write interrupts in ICT dram table, increment
954 * index then will fire interrupt to driver, driver will OR all ICT table
955 * entries from current index up to table entry with 0 value. the result is
956 * the interrupt we need to service, driver will set the entries back to 0 and
957 * set index.
958 */
959irqreturn_t iwl_isr_ict(int irq, void *data)
960{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700961 struct iwl_trans *trans = data;
962 struct iwl_trans_pcie *trans_pcie;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700963 u32 inta, inta_mask;
964 u32 val = 0;
Johannes Bergb80667e2011-12-09 07:26:13 -0800965 u32 read;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700966 unsigned long flags;
967
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700968 if (!trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700969 return IRQ_NONE;
970
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700971 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
972
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700973 /* dram interrupt table not set yet,
974 * use legacy interrupt.
975 */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700976 if (!trans_pcie->use_ict)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700977 return iwl_isr(irq, data);
978
Johannes Berg6c1011e2012-03-06 13:30:48 -0800979 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -0800980
Johannes Berg7b114882012-02-05 13:55:11 -0800981 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700982
983 /* Disable (but don't clear!) interrupts here to avoid
984 * back-to-back ISRs and sporadic interrupts from our NIC.
985 * If we have something to service, the tasklet will re-enable ints.
986 * If we *don't* have something, we'll re-enable before leaving here.
987 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200988 inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
989 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700990
991
992 /* Ignore interrupt if there's nothing in NIC to service.
993 * This may be due to IRQ shared with another device,
994 * or due to sporadic interrupts thrown from our NIC. */
Johannes Bergb80667e2011-12-09 07:26:13 -0800995 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -0800996 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Johannes Bergb80667e2011-12-09 07:26:13 -0800997 if (!read) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700998 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700999 goto none;
1000 }
1001
Johannes Bergb80667e2011-12-09 07:26:13 -08001002 /*
1003 * Collect all entries up to the first 0, starting from ict_index;
1004 * note we already read at ict_index.
1005 */
1006 do {
1007 val |= read;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001008 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
Johannes Bergb80667e2011-12-09 07:26:13 -08001009 trans_pcie->ict_index, read);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001010 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1011 trans_pcie->ict_index =
1012 iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001013
Johannes Bergb80667e2011-12-09 07:26:13 -08001014 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001015 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
Johannes Bergb80667e2011-12-09 07:26:13 -08001016 read);
1017 } while (read);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001018
1019 /* We should not get this value, just ignore it. */
1020 if (val == 0xffffffff)
1021 val = 0;
1022
1023 /*
1024 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1025 * (bit 15 before shifting it to 31) to clear when using interrupt
1026 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1027 * so we use them to decide on the real state of the Rx bit.
1028 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1029 */
1030 if (val & 0xC0000)
1031 val |= 0x8000;
1032
1033 inta = (0xff & val) | ((0xff00 & val) << 16);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001034 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001035 inta, inta_mask, val);
1036
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001037 inta &= trans_pcie->inta_mask;
1038 trans_pcie->inta |= inta;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001039
1040 /* iwl_irq_tasklet() will service interrupts and re-enable them */
1041 if (likely(inta))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001042 tasklet_schedule(&trans_pcie->irq_tasklet);
Don Fry83626402012-03-07 09:52:37 -08001043 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001044 !trans_pcie->inta) {
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001045 /* Allow interrupt if was disabled by this handler and
1046 * no tasklet was schedules, We should not enable interrupt,
1047 * tasklet will enable it.
1048 */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001049 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001050 }
1051
Johannes Berg7b114882012-02-05 13:55:11 -08001052 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001053 return IRQ_HANDLED;
1054
1055 none:
1056 /* re-enable interrupts here since we don't have anything to service.
1057 * only Re-enable if disabled by irq.
1058 */
Don Fry83626402012-03-07 09:52:37 -08001059 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001060 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001061 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001062
Johannes Berg7b114882012-02-05 13:55:11 -08001063 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001064 return IRQ_NONE;
1065}