blob: c70cda04dbfb921a026313924b9f98c4e83e6904 [file] [log] [blame]
Oded Gabbay130e0372015-06-12 21:35:14 +03001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
22
23#include "amdgpu_amdkfd.h"
Jammy Zhou2f7d10b2015-07-22 11:29:01 +080024#include "amd_shared.h"
Oded Gabbay130e0372015-06-12 21:35:14 +030025#include <drm/drmP.h>
26#include "amdgpu.h"
Alex Deucher2db0cdb2017-06-07 12:59:29 -040027#include "amdgpu_gfx.h"
Oded Gabbay130e0372015-06-12 21:35:14 +030028#include <linux/module.h>
29
Oded Gabbay130e0372015-06-12 21:35:14 +030030const struct kgd2kfd_calls *kgd2kfd;
Kent Russell8eabaf52017-08-15 23:00:04 -040031bool (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
Oded Gabbay130e0372015-06-12 21:35:14 +030032
Oded Gabbayefb1c652016-02-09 13:30:12 +020033int amdgpu_amdkfd_init(void)
Oded Gabbay130e0372015-06-12 21:35:14 +030034{
Oded Gabbayefb1c652016-02-09 13:30:12 +020035 int ret;
36
Oded Gabbay130e0372015-06-12 21:35:14 +030037#if defined(CONFIG_HSA_AMD_MODULE)
Kent Russell8eabaf52017-08-15 23:00:04 -040038 int (*kgd2kfd_init_p)(unsigned int, const struct kgd2kfd_calls**);
Oded Gabbay130e0372015-06-12 21:35:14 +030039
40 kgd2kfd_init_p = symbol_request(kgd2kfd_init);
41
42 if (kgd2kfd_init_p == NULL)
Oded Gabbayefb1c652016-02-09 13:30:12 +020043 return -ENOENT;
44
45 ret = kgd2kfd_init_p(KFD_INTERFACE_VERSION, &kgd2kfd);
46 if (ret) {
47 symbol_put(kgd2kfd_init);
48 kgd2kfd = NULL;
49 }
50
51#elif defined(CONFIG_HSA_AMD)
52 ret = kgd2kfd_init(KFD_INTERFACE_VERSION, &kgd2kfd);
53 if (ret)
54 kgd2kfd = NULL;
55
56#else
57 ret = -ENOENT;
Oded Gabbay130e0372015-06-12 21:35:14 +030058#endif
Oded Gabbayefb1c652016-02-09 13:30:12 +020059
60 return ret;
Oded Gabbay130e0372015-06-12 21:35:14 +030061}
62
Oded Gabbay130e0372015-06-12 21:35:14 +030063void amdgpu_amdkfd_fini(void)
64{
65 if (kgd2kfd) {
66 kgd2kfd->exit();
67 symbol_put(kgd2kfd_init);
68 }
69}
70
Andres Rodriguezdc102c42017-02-01 17:02:13 -050071void amdgpu_amdkfd_device_probe(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +030072{
Felix Kuehling5c33f212017-07-28 16:54:54 -040073 const struct kfd2kgd_calls *kfd2kgd;
74
75 if (!kgd2kfd)
76 return;
77
78 switch (adev->asic_type) {
79#ifdef CONFIG_DRM_AMDGPU_CIK
80 case CHIP_KAVERI:
81 kfd2kgd = amdgpu_amdkfd_gfx_7_get_functions();
82 break;
83#endif
84 case CHIP_CARRIZO:
85 kfd2kgd = amdgpu_amdkfd_gfx_8_0_get_functions();
86 break;
87 default:
pding9953b722017-10-26 09:30:38 +080088 dev_dbg(adev->dev, "kfd not supported on this ASIC\n");
Felix Kuehling5c33f212017-07-28 16:54:54 -040089 return;
90 }
91
92 adev->kfd = kgd2kfd->probe((struct kgd_dev *)adev,
93 adev->pdev, kfd2kgd);
Oded Gabbay130e0372015-06-12 21:35:14 +030094}
95
Andres Rodriguezdc102c42017-02-01 17:02:13 -050096void amdgpu_amdkfd_device_init(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +030097{
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -050098 int i;
99 int last_valid_bit;
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500100 if (adev->kfd) {
Oded Gabbay130e0372015-06-12 21:35:14 +0300101 struct kgd2kfd_shared_resources gpu_resources = {
102 .compute_vmid_bitmap = 0xFF00,
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500103 .num_pipe_per_mec = adev->gfx.mec.num_pipe_per_mec,
104 .num_queue_per_pipe = adev->gfx.mec.num_queue_per_pipe
Oded Gabbay130e0372015-06-12 21:35:14 +0300105 };
106
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500107 /* this is going to have a few of the MSBs set that we need to
108 * clear */
109 bitmap_complement(gpu_resources.queue_bitmap,
110 adev->gfx.mec.queue_bitmap,
111 KGD_MAX_QUEUES);
112
Andres Rodriguez7b2124a2017-04-06 00:10:53 -0400113 /* remove the KIQ bit as well */
114 if (adev->gfx.kiq.ring.ready)
Alex Deucher2db0cdb2017-06-07 12:59:29 -0400115 clear_bit(amdgpu_gfx_queue_to_bit(adev,
116 adev->gfx.kiq.ring.me - 1,
117 adev->gfx.kiq.ring.pipe,
118 adev->gfx.kiq.ring.queue),
Andres Rodriguez7b2124a2017-04-06 00:10:53 -0400119 gpu_resources.queue_bitmap);
120
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500121 /* According to linux/bitmap.h we shouldn't use bitmap_clear if
122 * nbits is not compile time constant */
Jay Cornwall3447d222017-07-13 20:21:53 -0500123 last_valid_bit = 1 /* only first MEC can have compute queues */
Andres Rodriguezd0b63bb32017-02-03 16:28:48 -0500124 * adev->gfx.mec.num_pipe_per_mec
125 * adev->gfx.mec.num_queue_per_pipe;
126 for (i = last_valid_bit; i < KGD_MAX_QUEUES; ++i)
127 clear_bit(i, gpu_resources.queue_bitmap);
128
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500129 amdgpu_doorbell_get_kfd_info(adev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300130 &gpu_resources.doorbell_physical_address,
131 &gpu_resources.doorbell_aperture_size,
132 &gpu_resources.doorbell_start_offset);
133
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500134 kgd2kfd->device_init(adev->kfd, &gpu_resources);
Oded Gabbay130e0372015-06-12 21:35:14 +0300135 }
136}
137
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500138void amdgpu_amdkfd_device_fini(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300139{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500140 if (adev->kfd) {
141 kgd2kfd->device_exit(adev->kfd);
142 adev->kfd = NULL;
Oded Gabbay130e0372015-06-12 21:35:14 +0300143 }
144}
145
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500146void amdgpu_amdkfd_interrupt(struct amdgpu_device *adev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300147 const void *ih_ring_entry)
148{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500149 if (adev->kfd)
150 kgd2kfd->interrupt(adev->kfd, ih_ring_entry);
Oded Gabbay130e0372015-06-12 21:35:14 +0300151}
152
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500153void amdgpu_amdkfd_suspend(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300154{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500155 if (adev->kfd)
156 kgd2kfd->suspend(adev->kfd);
Oded Gabbay130e0372015-06-12 21:35:14 +0300157}
158
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500159int amdgpu_amdkfd_resume(struct amdgpu_device *adev)
Oded Gabbay130e0372015-06-12 21:35:14 +0300160{
161 int r = 0;
162
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500163 if (adev->kfd)
164 r = kgd2kfd->resume(adev->kfd);
Oded Gabbay130e0372015-06-12 21:35:14 +0300165
166 return r;
167}
168
Oded Gabbay130e0372015-06-12 21:35:14 +0300169int alloc_gtt_mem(struct kgd_dev *kgd, size_t size,
170 void **mem_obj, uint64_t *gpu_addr,
171 void **cpu_ptr)
172{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500173 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Oded Gabbay130e0372015-06-12 21:35:14 +0300174 struct kgd_mem **mem = (struct kgd_mem **) mem_obj;
175 int r;
176
177 BUG_ON(kgd == NULL);
178 BUG_ON(gpu_addr == NULL);
179 BUG_ON(cpu_ptr == NULL);
180
181 *mem = kmalloc(sizeof(struct kgd_mem), GFP_KERNEL);
182 if ((*mem) == NULL)
183 return -ENOMEM;
184
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500185 r = amdgpu_bo_create(adev, size, PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_GTT,
Yong Zhao2046d462017-07-20 18:49:09 -0400186 AMDGPU_GEM_CREATE_CPU_GTT_USWC, NULL, NULL, 0,
187 &(*mem)->bo);
Oded Gabbay130e0372015-06-12 21:35:14 +0300188 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500189 dev_err(adev->dev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300190 "failed to allocate BO for amdkfd (%d)\n", r);
191 return r;
192 }
193
194 /* map the buffer */
195 r = amdgpu_bo_reserve((*mem)->bo, true);
196 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500197 dev_err(adev->dev, "(%d) failed to reserve bo for amdkfd\n", r);
Oded Gabbay130e0372015-06-12 21:35:14 +0300198 goto allocate_mem_reserve_bo_failed;
199 }
200
201 r = amdgpu_bo_pin((*mem)->bo, AMDGPU_GEM_DOMAIN_GTT,
202 &(*mem)->gpu_addr);
203 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500204 dev_err(adev->dev, "(%d) failed to pin bo for amdkfd\n", r);
Oded Gabbay130e0372015-06-12 21:35:14 +0300205 goto allocate_mem_pin_bo_failed;
206 }
207 *gpu_addr = (*mem)->gpu_addr;
208
209 r = amdgpu_bo_kmap((*mem)->bo, &(*mem)->cpu_ptr);
210 if (r) {
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500211 dev_err(adev->dev,
Oded Gabbay130e0372015-06-12 21:35:14 +0300212 "(%d) failed to map bo to kernel for amdkfd\n", r);
213 goto allocate_mem_kmap_bo_failed;
214 }
215 *cpu_ptr = (*mem)->cpu_ptr;
216
217 amdgpu_bo_unreserve((*mem)->bo);
218
219 return 0;
220
221allocate_mem_kmap_bo_failed:
222 amdgpu_bo_unpin((*mem)->bo);
223allocate_mem_pin_bo_failed:
224 amdgpu_bo_unreserve((*mem)->bo);
225allocate_mem_reserve_bo_failed:
226 amdgpu_bo_unref(&(*mem)->bo);
227
228 return r;
229}
230
231void free_gtt_mem(struct kgd_dev *kgd, void *mem_obj)
232{
233 struct kgd_mem *mem = (struct kgd_mem *) mem_obj;
234
235 BUG_ON(mem == NULL);
236
237 amdgpu_bo_reserve(mem->bo, true);
238 amdgpu_bo_kunmap(mem->bo);
239 amdgpu_bo_unpin(mem->bo);
240 amdgpu_bo_unreserve(mem->bo);
241 amdgpu_bo_unref(&(mem->bo));
242 kfree(mem);
243}
244
245uint64_t get_vmem_size(struct kgd_dev *kgd)
246{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500247 struct amdgpu_device *adev =
Oded Gabbay130e0372015-06-12 21:35:14 +0300248 (struct amdgpu_device *)kgd;
249
250 BUG_ON(kgd == NULL);
251
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500252 return adev->mc.real_vram_size;
Oded Gabbay130e0372015-06-12 21:35:14 +0300253}
254
255uint64_t get_gpu_clock_counter(struct kgd_dev *kgd)
256{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500257 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Oded Gabbay130e0372015-06-12 21:35:14 +0300258
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500259 if (adev->gfx.funcs->get_gpu_clock_counter)
260 return adev->gfx.funcs->get_gpu_clock_counter(adev);
Oded Gabbay130e0372015-06-12 21:35:14 +0300261 return 0;
262}
263
264uint32_t get_max_engine_clock_in_mhz(struct kgd_dev *kgd)
265{
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500266 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
Oded Gabbay130e0372015-06-12 21:35:14 +0300267
268 /* The sclk is in quantas of 10kHz */
Andres Rodriguezdc102c42017-02-01 17:02:13 -0500269 return adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk / 100;
Oded Gabbay130e0372015-06-12 21:35:14 +0300270}