blob: e0b7ddc917c20f645d94860db7c2dd11c5bdfbe4 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -080052static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
53 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080054static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100055static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
56 struct drm_i915_gem_pwrite *args,
57 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010058static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070059
Chris Wilson31169712009-09-14 16:50:28 +010060static LIST_HEAD(shrink_list);
61static DEFINE_SPINLOCK(shrink_list_lock);
62
Chris Wilson7d1c4802010-08-07 21:45:03 +010063static inline bool
64i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
65{
66 return obj_priv->gtt_space &&
67 !obj_priv->active &&
68 obj_priv->pin_count == 0;
69}
70
Jesse Barnes79e53942008-11-07 14:24:08 -080071int i915_gem_do_init(struct drm_device *dev, unsigned long start,
72 unsigned long end)
73{
74 drm_i915_private_t *dev_priv = dev->dev_private;
75
76 if (start >= end ||
77 (start & (PAGE_SIZE - 1)) != 0 ||
78 (end & (PAGE_SIZE - 1)) != 0) {
79 return -EINVAL;
80 }
81
82 drm_mm_init(&dev_priv->mm.gtt_space, start,
83 end - start);
84
85 dev->gtt_total = (uint32_t) (end - start);
86
87 return 0;
88}
Keith Packard6dbe2772008-10-14 21:41:13 -070089
Eric Anholt673a3942008-07-30 12:06:12 -070090int
91i915_gem_init_ioctl(struct drm_device *dev, void *data,
92 struct drm_file *file_priv)
93{
Eric Anholt673a3942008-07-30 12:06:12 -070094 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -080095 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -070096
97 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080098 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -070099 mutex_unlock(&dev->struct_mutex);
100
Jesse Barnes79e53942008-11-07 14:24:08 -0800101 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700102}
103
Eric Anholt5a125c32008-10-22 21:40:13 -0700104int
105i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
106 struct drm_file *file_priv)
107{
Eric Anholt5a125c32008-10-22 21:40:13 -0700108 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700109
110 if (!(dev->driver->driver_features & DRIVER_GEM))
111 return -ENODEV;
112
113 args->aper_size = dev->gtt_total;
Keith Packard2678d9d2008-11-20 22:54:54 -0800114 args->aper_available_size = (args->aper_size -
115 atomic_read(&dev->pin_memory));
Eric Anholt5a125c32008-10-22 21:40:13 -0700116
117 return 0;
118}
119
Eric Anholt673a3942008-07-30 12:06:12 -0700120
121/**
122 * Creates a new mm object and returns a handle to it.
123 */
124int
125i915_gem_create_ioctl(struct drm_device *dev, void *data,
126 struct drm_file *file_priv)
127{
128 struct drm_i915_gem_create *args = data;
129 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300130 int ret;
131 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700132
133 args->size = roundup(args->size, PAGE_SIZE);
134
135 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000136 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700137 if (obj == NULL)
138 return -ENOMEM;
139
140 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100141 if (ret) {
142 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700143 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100144 }
145
146 /* Sink the floating reference from kref_init(handlecount) */
147 drm_gem_object_handle_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700148
149 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700150 return 0;
151}
152
Eric Anholt40123c12009-03-09 13:42:30 -0700153static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700154fast_shmem_read(struct page **pages,
155 loff_t page_base, int page_offset,
156 char __user *data,
157 int length)
158{
159 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200160 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700161
162 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
163 if (vaddr == NULL)
164 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200165 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700166 kunmap_atomic(vaddr, KM_USER0);
167
Florian Mickler2bc43b52009-04-06 22:55:41 +0200168 if (unwritten)
169 return -EFAULT;
170
171 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700172}
173
Eric Anholt280b7132009-03-12 16:56:27 -0700174static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
175{
176 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100177 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700178
179 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
180 obj_priv->tiling_mode != I915_TILING_NONE;
181}
182
Chris Wilson99a03df2010-05-27 14:15:34 +0100183static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700184slow_shmem_copy(struct page *dst_page,
185 int dst_offset,
186 struct page *src_page,
187 int src_offset,
188 int length)
189{
190 char *dst_vaddr, *src_vaddr;
191
Chris Wilson99a03df2010-05-27 14:15:34 +0100192 dst_vaddr = kmap(dst_page);
193 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700194
195 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
196
Chris Wilson99a03df2010-05-27 14:15:34 +0100197 kunmap(src_page);
198 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700199}
200
Chris Wilson99a03df2010-05-27 14:15:34 +0100201static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700202slow_shmem_bit17_copy(struct page *gpu_page,
203 int gpu_offset,
204 struct page *cpu_page,
205 int cpu_offset,
206 int length,
207 int is_read)
208{
209 char *gpu_vaddr, *cpu_vaddr;
210
211 /* Use the unswizzled path if this page isn't affected. */
212 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
213 if (is_read)
214 return slow_shmem_copy(cpu_page, cpu_offset,
215 gpu_page, gpu_offset, length);
216 else
217 return slow_shmem_copy(gpu_page, gpu_offset,
218 cpu_page, cpu_offset, length);
219 }
220
Chris Wilson99a03df2010-05-27 14:15:34 +0100221 gpu_vaddr = kmap(gpu_page);
222 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700223
224 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
225 * XORing with the other bits (A9 for Y, A9 and A10 for X)
226 */
227 while (length > 0) {
228 int cacheline_end = ALIGN(gpu_offset + 1, 64);
229 int this_length = min(cacheline_end - gpu_offset, length);
230 int swizzled_gpu_offset = gpu_offset ^ 64;
231
232 if (is_read) {
233 memcpy(cpu_vaddr + cpu_offset,
234 gpu_vaddr + swizzled_gpu_offset,
235 this_length);
236 } else {
237 memcpy(gpu_vaddr + swizzled_gpu_offset,
238 cpu_vaddr + cpu_offset,
239 this_length);
240 }
241 cpu_offset += this_length;
242 gpu_offset += this_length;
243 length -= this_length;
244 }
245
Chris Wilson99a03df2010-05-27 14:15:34 +0100246 kunmap(cpu_page);
247 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700248}
249
Eric Anholt673a3942008-07-30 12:06:12 -0700250/**
Eric Anholteb014592009-03-10 11:44:52 -0700251 * This is the fast shmem pread path, which attempts to copy_from_user directly
252 * from the backing pages of the object to the user's address space. On a
253 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
254 */
255static int
256i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
257 struct drm_i915_gem_pread *args,
258 struct drm_file *file_priv)
259{
Daniel Vetter23010e42010-03-08 13:35:02 +0100260 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700261 ssize_t remain;
262 loff_t offset, page_base;
263 char __user *user_data;
264 int page_offset, page_length;
265 int ret;
266
267 user_data = (char __user *) (uintptr_t) args->data_ptr;
268 remain = args->size;
269
270 mutex_lock(&dev->struct_mutex);
271
Chris Wilson4bdadb92010-01-27 13:36:32 +0000272 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700273 if (ret != 0)
274 goto fail_unlock;
275
276 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
277 args->size);
278 if (ret != 0)
279 goto fail_put_pages;
280
Daniel Vetter23010e42010-03-08 13:35:02 +0100281 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700282 offset = args->offset;
283
284 while (remain > 0) {
285 /* Operation in this page
286 *
287 * page_base = page offset within aperture
288 * page_offset = offset within page
289 * page_length = bytes to copy for this page
290 */
291 page_base = (offset & ~(PAGE_SIZE-1));
292 page_offset = offset & (PAGE_SIZE-1);
293 page_length = remain;
294 if ((page_offset + remain) > PAGE_SIZE)
295 page_length = PAGE_SIZE - page_offset;
296
297 ret = fast_shmem_read(obj_priv->pages,
298 page_base, page_offset,
299 user_data, page_length);
300 if (ret)
301 goto fail_put_pages;
302
303 remain -= page_length;
304 user_data += page_length;
305 offset += page_length;
306 }
307
308fail_put_pages:
309 i915_gem_object_put_pages(obj);
310fail_unlock:
311 mutex_unlock(&dev->struct_mutex);
312
313 return ret;
314}
315
Chris Wilson07f73f62009-09-14 16:50:30 +0100316static int
317i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
318{
319 int ret;
320
Chris Wilson4bdadb92010-01-27 13:36:32 +0000321 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100322
323 /* If we've insufficient memory to map in the pages, attempt
324 * to make some space by throwing out some old buffers.
325 */
326 if (ret == -ENOMEM) {
327 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100328
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100329 ret = i915_gem_evict_something(dev, obj->size,
330 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100331 if (ret)
332 return ret;
333
Chris Wilson4bdadb92010-01-27 13:36:32 +0000334 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100335 }
336
337 return ret;
338}
339
Eric Anholteb014592009-03-10 11:44:52 -0700340/**
341 * This is the fallback shmem pread path, which allocates temporary storage
342 * in kernel space to copy_to_user into outside of the struct_mutex, so we
343 * can copy out of the object's backing pages while holding the struct mutex
344 * and not take page faults.
345 */
346static int
347i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
348 struct drm_i915_gem_pread *args,
349 struct drm_file *file_priv)
350{
Daniel Vetter23010e42010-03-08 13:35:02 +0100351 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700352 struct mm_struct *mm = current->mm;
353 struct page **user_pages;
354 ssize_t remain;
355 loff_t offset, pinned_pages, i;
356 loff_t first_data_page, last_data_page, num_pages;
357 int shmem_page_index, shmem_page_offset;
358 int data_page_index, data_page_offset;
359 int page_length;
360 int ret;
361 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700362 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700363
364 remain = args->size;
365
366 /* Pin the user pages containing the data. We can't fault while
367 * holding the struct mutex, yet we want to hold it while
368 * dereferencing the user data.
369 */
370 first_data_page = data_ptr / PAGE_SIZE;
371 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
372 num_pages = last_data_page - first_data_page + 1;
373
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700374 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700375 if (user_pages == NULL)
376 return -ENOMEM;
377
378 down_read(&mm->mmap_sem);
379 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700380 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700381 up_read(&mm->mmap_sem);
382 if (pinned_pages < num_pages) {
383 ret = -EFAULT;
384 goto fail_put_user_pages;
385 }
386
Eric Anholt280b7132009-03-12 16:56:27 -0700387 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
388
Eric Anholteb014592009-03-10 11:44:52 -0700389 mutex_lock(&dev->struct_mutex);
390
Chris Wilson07f73f62009-09-14 16:50:30 +0100391 ret = i915_gem_object_get_pages_or_evict(obj);
392 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700393 goto fail_unlock;
394
395 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
396 args->size);
397 if (ret != 0)
398 goto fail_put_pages;
399
Daniel Vetter23010e42010-03-08 13:35:02 +0100400 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700401 offset = args->offset;
402
403 while (remain > 0) {
404 /* Operation in this page
405 *
406 * shmem_page_index = page number within shmem file
407 * shmem_page_offset = offset within page in shmem file
408 * data_page_index = page number in get_user_pages return
409 * data_page_offset = offset with data_page_index page.
410 * page_length = bytes to copy for this page
411 */
412 shmem_page_index = offset / PAGE_SIZE;
413 shmem_page_offset = offset & ~PAGE_MASK;
414 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
415 data_page_offset = data_ptr & ~PAGE_MASK;
416
417 page_length = remain;
418 if ((shmem_page_offset + page_length) > PAGE_SIZE)
419 page_length = PAGE_SIZE - shmem_page_offset;
420 if ((data_page_offset + page_length) > PAGE_SIZE)
421 page_length = PAGE_SIZE - data_page_offset;
422
Eric Anholt280b7132009-03-12 16:56:27 -0700423 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100424 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700425 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100426 user_pages[data_page_index],
427 data_page_offset,
428 page_length,
429 1);
430 } else {
431 slow_shmem_copy(user_pages[data_page_index],
432 data_page_offset,
433 obj_priv->pages[shmem_page_index],
434 shmem_page_offset,
435 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700436 }
Eric Anholteb014592009-03-10 11:44:52 -0700437
438 remain -= page_length;
439 data_ptr += page_length;
440 offset += page_length;
441 }
442
443fail_put_pages:
444 i915_gem_object_put_pages(obj);
445fail_unlock:
446 mutex_unlock(&dev->struct_mutex);
447fail_put_user_pages:
448 for (i = 0; i < pinned_pages; i++) {
449 SetPageDirty(user_pages[i]);
450 page_cache_release(user_pages[i]);
451 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700452 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700453
454 return ret;
455}
456
Eric Anholt673a3942008-07-30 12:06:12 -0700457/**
458 * Reads data from the object referenced by handle.
459 *
460 * On error, the contents of *data are undefined.
461 */
462int
463i915_gem_pread_ioctl(struct drm_device *dev, void *data,
464 struct drm_file *file_priv)
465{
466 struct drm_i915_gem_pread *args = data;
467 struct drm_gem_object *obj;
468 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700469 int ret;
470
471 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
472 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100473 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100474 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700475
476 /* Bounds check source.
477 *
478 * XXX: This could use review for overflow issues...
479 */
480 if (args->offset > obj->size || args->size > obj->size ||
481 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000482 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700483 return -EINVAL;
484 }
485
Eric Anholt280b7132009-03-12 16:56:27 -0700486 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700487 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700488 } else {
489 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
490 if (ret != 0)
491 ret = i915_gem_shmem_pread_slow(dev, obj, args,
492 file_priv);
493 }
Eric Anholt673a3942008-07-30 12:06:12 -0700494
Luca Barbieribc9025b2010-02-09 05:49:12 +0000495 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700496
Eric Anholteb014592009-03-10 11:44:52 -0700497 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700498}
499
Keith Packard0839ccb2008-10-30 19:38:48 -0700500/* This is the fast write path which cannot handle
501 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700502 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700503
Keith Packard0839ccb2008-10-30 19:38:48 -0700504static inline int
505fast_user_write(struct io_mapping *mapping,
506 loff_t page_base, int page_offset,
507 char __user *user_data,
508 int length)
509{
510 char *vaddr_atomic;
511 unsigned long unwritten;
512
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100513 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700514 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
515 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100516 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700517 if (unwritten)
518 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700519 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700520}
521
522/* Here's the write path which can sleep for
523 * page faults
524 */
525
Chris Wilsonab34c222010-05-27 14:15:35 +0100526static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700527slow_kernel_write(struct io_mapping *mapping,
528 loff_t gtt_base, int gtt_offset,
529 struct page *user_page, int user_offset,
530 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700531{
Chris Wilsonab34c222010-05-27 14:15:35 +0100532 char __iomem *dst_vaddr;
533 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700534
Chris Wilsonab34c222010-05-27 14:15:35 +0100535 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
536 src_vaddr = kmap(user_page);
537
538 memcpy_toio(dst_vaddr + gtt_offset,
539 src_vaddr + user_offset,
540 length);
541
542 kunmap(user_page);
543 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700544}
545
Eric Anholt40123c12009-03-09 13:42:30 -0700546static inline int
547fast_shmem_write(struct page **pages,
548 loff_t page_base, int page_offset,
549 char __user *data,
550 int length)
551{
552 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400553 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700554
555 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
556 if (vaddr == NULL)
557 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400558 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700559 kunmap_atomic(vaddr, KM_USER0);
560
Dave Airlied0088772009-03-28 20:29:48 -0400561 if (unwritten)
562 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700563 return 0;
564}
565
Eric Anholt3de09aa2009-03-09 09:42:23 -0700566/**
567 * This is the fast pwrite path, where we copy the data directly from the
568 * user into the GTT, uncached.
569 */
Eric Anholt673a3942008-07-30 12:06:12 -0700570static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700571i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
572 struct drm_i915_gem_pwrite *args,
573 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700574{
Daniel Vetter23010e42010-03-08 13:35:02 +0100575 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700577 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700578 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700579 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700580 int page_offset, page_length;
581 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700582
583 user_data = (char __user *) (uintptr_t) args->data_ptr;
584 remain = args->size;
585 if (!access_ok(VERIFY_READ, user_data, remain))
586 return -EFAULT;
587
588
589 mutex_lock(&dev->struct_mutex);
590 ret = i915_gem_object_pin(obj, 0);
591 if (ret) {
592 mutex_unlock(&dev->struct_mutex);
593 return ret;
594 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800595 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700596 if (ret)
597 goto fail;
598
Daniel Vetter23010e42010-03-08 13:35:02 +0100599 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700600 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700601
602 while (remain > 0) {
603 /* Operation in this page
604 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700605 * page_base = page offset within aperture
606 * page_offset = offset within page
607 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700608 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700609 page_base = (offset & ~(PAGE_SIZE-1));
610 page_offset = offset & (PAGE_SIZE-1);
611 page_length = remain;
612 if ((page_offset + remain) > PAGE_SIZE)
613 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700614
Keith Packard0839ccb2008-10-30 19:38:48 -0700615 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
616 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700617
Keith Packard0839ccb2008-10-30 19:38:48 -0700618 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700619 * source page isn't available. Return the error and we'll
620 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700621 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700622 if (ret)
623 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
Keith Packard0839ccb2008-10-30 19:38:48 -0700625 remain -= page_length;
626 user_data += page_length;
627 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700628 }
Eric Anholt673a3942008-07-30 12:06:12 -0700629
630fail:
631 i915_gem_object_unpin(obj);
632 mutex_unlock(&dev->struct_mutex);
633
634 return ret;
635}
636
Eric Anholt3de09aa2009-03-09 09:42:23 -0700637/**
638 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
639 * the memory and maps it using kmap_atomic for copying.
640 *
641 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
642 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
643 */
Eric Anholt3043c602008-10-02 12:24:47 -0700644static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
646 struct drm_i915_gem_pwrite *args,
647 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700648{
Daniel Vetter23010e42010-03-08 13:35:02 +0100649 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700650 drm_i915_private_t *dev_priv = dev->dev_private;
651 ssize_t remain;
652 loff_t gtt_page_base, offset;
653 loff_t first_data_page, last_data_page, num_pages;
654 loff_t pinned_pages, i;
655 struct page **user_pages;
656 struct mm_struct *mm = current->mm;
657 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700658 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700659 uint64_t data_ptr = args->data_ptr;
660
661 remain = args->size;
662
663 /* Pin the user pages containing the data. We can't fault while
664 * holding the struct mutex, and all of the pwrite implementations
665 * want to hold it while dereferencing the user data.
666 */
667 first_data_page = data_ptr / PAGE_SIZE;
668 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
669 num_pages = last_data_page - first_data_page + 1;
670
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700671 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672 if (user_pages == NULL)
673 return -ENOMEM;
674
675 down_read(&mm->mmap_sem);
676 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
677 num_pages, 0, 0, user_pages, NULL);
678 up_read(&mm->mmap_sem);
679 if (pinned_pages < num_pages) {
680 ret = -EFAULT;
681 goto out_unpin_pages;
682 }
683
684 mutex_lock(&dev->struct_mutex);
685 ret = i915_gem_object_pin(obj, 0);
686 if (ret)
687 goto out_unlock;
688
689 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
690 if (ret)
691 goto out_unpin_object;
692
Daniel Vetter23010e42010-03-08 13:35:02 +0100693 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700694 offset = obj_priv->gtt_offset + args->offset;
695
696 while (remain > 0) {
697 /* Operation in this page
698 *
699 * gtt_page_base = page offset within aperture
700 * gtt_page_offset = offset within page in aperture
701 * data_page_index = page number in get_user_pages return
702 * data_page_offset = offset with data_page_index page.
703 * page_length = bytes to copy for this page
704 */
705 gtt_page_base = offset & PAGE_MASK;
706 gtt_page_offset = offset & ~PAGE_MASK;
707 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
708 data_page_offset = data_ptr & ~PAGE_MASK;
709
710 page_length = remain;
711 if ((gtt_page_offset + page_length) > PAGE_SIZE)
712 page_length = PAGE_SIZE - gtt_page_offset;
713 if ((data_page_offset + page_length) > PAGE_SIZE)
714 page_length = PAGE_SIZE - data_page_offset;
715
Chris Wilsonab34c222010-05-27 14:15:35 +0100716 slow_kernel_write(dev_priv->mm.gtt_mapping,
717 gtt_page_base, gtt_page_offset,
718 user_pages[data_page_index],
719 data_page_offset,
720 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700721
722 remain -= page_length;
723 offset += page_length;
724 data_ptr += page_length;
725 }
726
727out_unpin_object:
728 i915_gem_object_unpin(obj);
729out_unlock:
730 mutex_unlock(&dev->struct_mutex);
731out_unpin_pages:
732 for (i = 0; i < pinned_pages; i++)
733 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700734 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700735
736 return ret;
737}
738
Eric Anholt40123c12009-03-09 13:42:30 -0700739/**
740 * This is the fast shmem pwrite path, which attempts to directly
741 * copy_from_user into the kmapped pages backing the object.
742 */
Eric Anholt673a3942008-07-30 12:06:12 -0700743static int
Eric Anholt40123c12009-03-09 13:42:30 -0700744i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
745 struct drm_i915_gem_pwrite *args,
746 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700747{
Daniel Vetter23010e42010-03-08 13:35:02 +0100748 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700749 ssize_t remain;
750 loff_t offset, page_base;
751 char __user *user_data;
752 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700753 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700754
755 user_data = (char __user *) (uintptr_t) args->data_ptr;
756 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700757
758 mutex_lock(&dev->struct_mutex);
759
Chris Wilson4bdadb92010-01-27 13:36:32 +0000760 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700761 if (ret != 0)
762 goto fail_unlock;
763
Eric Anholte47c68e2008-11-14 13:35:19 -0800764 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700765 if (ret != 0)
766 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700767
Daniel Vetter23010e42010-03-08 13:35:02 +0100768 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700769 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700770 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700771
Eric Anholt40123c12009-03-09 13:42:30 -0700772 while (remain > 0) {
773 /* Operation in this page
774 *
775 * page_base = page offset within aperture
776 * page_offset = offset within page
777 * page_length = bytes to copy for this page
778 */
779 page_base = (offset & ~(PAGE_SIZE-1));
780 page_offset = offset & (PAGE_SIZE-1);
781 page_length = remain;
782 if ((page_offset + remain) > PAGE_SIZE)
783 page_length = PAGE_SIZE - page_offset;
784
785 ret = fast_shmem_write(obj_priv->pages,
786 page_base, page_offset,
787 user_data, page_length);
788 if (ret)
789 goto fail_put_pages;
790
791 remain -= page_length;
792 user_data += page_length;
793 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700794 }
795
Eric Anholt40123c12009-03-09 13:42:30 -0700796fail_put_pages:
797 i915_gem_object_put_pages(obj);
798fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700799 mutex_unlock(&dev->struct_mutex);
800
Eric Anholt40123c12009-03-09 13:42:30 -0700801 return ret;
802}
803
804/**
805 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
806 * the memory and maps it using kmap_atomic for copying.
807 *
808 * This avoids taking mmap_sem for faulting on the user's address while the
809 * struct_mutex is held.
810 */
811static int
812i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
813 struct drm_i915_gem_pwrite *args,
814 struct drm_file *file_priv)
815{
Daniel Vetter23010e42010-03-08 13:35:02 +0100816 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700817 struct mm_struct *mm = current->mm;
818 struct page **user_pages;
819 ssize_t remain;
820 loff_t offset, pinned_pages, i;
821 loff_t first_data_page, last_data_page, num_pages;
822 int shmem_page_index, shmem_page_offset;
823 int data_page_index, data_page_offset;
824 int page_length;
825 int ret;
826 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700827 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700828
829 remain = args->size;
830
831 /* Pin the user pages containing the data. We can't fault while
832 * holding the struct mutex, and all of the pwrite implementations
833 * want to hold it while dereferencing the user data.
834 */
835 first_data_page = data_ptr / PAGE_SIZE;
836 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
837 num_pages = last_data_page - first_data_page + 1;
838
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700839 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700840 if (user_pages == NULL)
841 return -ENOMEM;
842
843 down_read(&mm->mmap_sem);
844 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
845 num_pages, 0, 0, user_pages, NULL);
846 up_read(&mm->mmap_sem);
847 if (pinned_pages < num_pages) {
848 ret = -EFAULT;
849 goto fail_put_user_pages;
850 }
851
Eric Anholt280b7132009-03-12 16:56:27 -0700852 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
853
Eric Anholt40123c12009-03-09 13:42:30 -0700854 mutex_lock(&dev->struct_mutex);
855
Chris Wilson07f73f62009-09-14 16:50:30 +0100856 ret = i915_gem_object_get_pages_or_evict(obj);
857 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700858 goto fail_unlock;
859
860 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
861 if (ret != 0)
862 goto fail_put_pages;
863
Daniel Vetter23010e42010-03-08 13:35:02 +0100864 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700865 offset = args->offset;
866 obj_priv->dirty = 1;
867
868 while (remain > 0) {
869 /* Operation in this page
870 *
871 * shmem_page_index = page number within shmem file
872 * shmem_page_offset = offset within page in shmem file
873 * data_page_index = page number in get_user_pages return
874 * data_page_offset = offset with data_page_index page.
875 * page_length = bytes to copy for this page
876 */
877 shmem_page_index = offset / PAGE_SIZE;
878 shmem_page_offset = offset & ~PAGE_MASK;
879 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
880 data_page_offset = data_ptr & ~PAGE_MASK;
881
882 page_length = remain;
883 if ((shmem_page_offset + page_length) > PAGE_SIZE)
884 page_length = PAGE_SIZE - shmem_page_offset;
885 if ((data_page_offset + page_length) > PAGE_SIZE)
886 page_length = PAGE_SIZE - data_page_offset;
887
Eric Anholt280b7132009-03-12 16:56:27 -0700888 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100889 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700890 shmem_page_offset,
891 user_pages[data_page_index],
892 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100893 page_length,
894 0);
895 } else {
896 slow_shmem_copy(obj_priv->pages[shmem_page_index],
897 shmem_page_offset,
898 user_pages[data_page_index],
899 data_page_offset,
900 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700901 }
Eric Anholt40123c12009-03-09 13:42:30 -0700902
903 remain -= page_length;
904 data_ptr += page_length;
905 offset += page_length;
906 }
907
908fail_put_pages:
909 i915_gem_object_put_pages(obj);
910fail_unlock:
911 mutex_unlock(&dev->struct_mutex);
912fail_put_user_pages:
913 for (i = 0; i < pinned_pages; i++)
914 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700915 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700916
917 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700918}
919
920/**
921 * Writes data to the object referenced by handle.
922 *
923 * On error, the contents of the buffer that were to be modified are undefined.
924 */
925int
926i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
927 struct drm_file *file_priv)
928{
929 struct drm_i915_gem_pwrite *args = data;
930 struct drm_gem_object *obj;
931 struct drm_i915_gem_object *obj_priv;
932 int ret = 0;
933
934 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
935 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +0100936 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +0100937 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700938
939 /* Bounds check destination.
940 *
941 * XXX: This could use review for overflow issues...
942 */
943 if (args->offset > obj->size || args->size > obj->size ||
944 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000945 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700946 return -EINVAL;
947 }
948
949 /* We can only do the GTT pwrite on untiled buffers, as otherwise
950 * it would end up going through the fenced access, and we'll get
951 * different detiling behavior between reading and writing.
952 * pread/pwrite currently are reading and writing from the CPU
953 * perspective, requiring manual detiling by the client.
954 */
Dave Airlie71acb5e2008-12-30 20:31:46 +1000955 if (obj_priv->phys_obj)
956 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
957 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +0100958 dev->gtt_total != 0 &&
959 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Eric Anholt3de09aa2009-03-09 09:42:23 -0700960 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
961 if (ret == -EFAULT) {
962 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
963 file_priv);
964 }
Eric Anholt280b7132009-03-12 16:56:27 -0700965 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
966 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -0700967 } else {
968 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
969 if (ret == -EFAULT) {
970 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
971 file_priv);
972 }
973 }
Eric Anholt673a3942008-07-30 12:06:12 -0700974
975#if WATCH_PWRITE
976 if (ret)
977 DRM_INFO("pwrite failed %d\n", ret);
978#endif
979
Luca Barbieribc9025b2010-02-09 05:49:12 +0000980 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700981
982 return ret;
983}
984
985/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800986 * Called when user space prepares to use an object with the CPU, either
987 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700988 */
989int
990i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
991 struct drm_file *file_priv)
992{
Eric Anholta09ba7f2009-08-29 12:49:51 -0700993 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700994 struct drm_i915_gem_set_domain *args = data;
995 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -0700996 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800997 uint32_t read_domains = args->read_domains;
998 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700999 int ret;
1000
1001 if (!(dev->driver->driver_features & DRIVER_GEM))
1002 return -ENODEV;
1003
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001004 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001005 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001006 return -EINVAL;
1007
Chris Wilson21d509e2009-06-06 09:46:02 +01001008 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001009 return -EINVAL;
1010
1011 /* Having something in the write domain implies it's in the read
1012 * domain, and only that read domain. Enforce that in the request.
1013 */
1014 if (write_domain != 0 && read_domains != write_domain)
1015 return -EINVAL;
1016
Eric Anholt673a3942008-07-30 12:06:12 -07001017 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1018 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001019 return -ENOENT;
Daniel Vetter23010e42010-03-08 13:35:02 +01001020 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001021
1022 mutex_lock(&dev->struct_mutex);
Jesse Barnes652c3932009-08-17 13:31:43 -07001023
1024 intel_mark_busy(dev, obj);
1025
Eric Anholt673a3942008-07-30 12:06:12 -07001026#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001027 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001028 obj, obj->size, read_domains, write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07001029#endif
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001030 if (read_domains & I915_GEM_DOMAIN_GTT) {
1031 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001032
Eric Anholta09ba7f2009-08-29 12:49:51 -07001033 /* Update the LRU on the fence for the CPU access that's
1034 * about to occur.
1035 */
1036 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001037 struct drm_i915_fence_reg *reg =
1038 &dev_priv->fence_regs[obj_priv->fence_reg];
1039 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001040 &dev_priv->mm.fence_list);
1041 }
1042
Eric Anholt02354392008-11-26 13:58:13 -08001043 /* Silently promote "you're not bound, there was nothing to do"
1044 * to success, since the client was just asking us to
1045 * make sure everything was done.
1046 */
1047 if (ret == -EINVAL)
1048 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001049 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001050 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001051 }
1052
Chris Wilson7d1c4802010-08-07 21:45:03 +01001053
1054 /* Maintain LRU order of "inactive" objects */
1055 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1056 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1057
Eric Anholt673a3942008-07-30 12:06:12 -07001058 drm_gem_object_unreference(obj);
1059 mutex_unlock(&dev->struct_mutex);
1060 return ret;
1061}
1062
1063/**
1064 * Called when user space has done writes to this buffer
1065 */
1066int
1067i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv)
1069{
1070 struct drm_i915_gem_sw_finish *args = data;
1071 struct drm_gem_object *obj;
1072 struct drm_i915_gem_object *obj_priv;
1073 int ret = 0;
1074
1075 if (!(dev->driver->driver_features & DRIVER_GEM))
1076 return -ENODEV;
1077
1078 mutex_lock(&dev->struct_mutex);
1079 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1080 if (obj == NULL) {
1081 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001082 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001083 }
1084
1085#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001086 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
Eric Anholt673a3942008-07-30 12:06:12 -07001087 __func__, args->handle, obj, obj->size);
1088#endif
Daniel Vetter23010e42010-03-08 13:35:02 +01001089 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001090
1091 /* Pinned buffers may be scanout, so flush the cache */
Eric Anholte47c68e2008-11-14 13:35:19 -08001092 if (obj_priv->pin_count)
1093 i915_gem_object_flush_cpu_write_domain(obj);
1094
Eric Anholt673a3942008-07-30 12:06:12 -07001095 drm_gem_object_unreference(obj);
1096 mutex_unlock(&dev->struct_mutex);
1097 return ret;
1098}
1099
1100/**
1101 * Maps the contents of an object, returning the address it is mapped
1102 * into.
1103 *
1104 * While the mapping holds a reference on the contents of the object, it doesn't
1105 * imply a ref on the object itself.
1106 */
1107int
1108i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv)
1110{
1111 struct drm_i915_gem_mmap *args = data;
1112 struct drm_gem_object *obj;
1113 loff_t offset;
1114 unsigned long addr;
1115
1116 if (!(dev->driver->driver_features & DRIVER_GEM))
1117 return -ENODEV;
1118
1119 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1120 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001121 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001122
1123 offset = args->offset;
1124
1125 down_write(&current->mm->mmap_sem);
1126 addr = do_mmap(obj->filp, 0, args->size,
1127 PROT_READ | PROT_WRITE, MAP_SHARED,
1128 args->offset);
1129 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001130 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001131 if (IS_ERR((void *)addr))
1132 return addr;
1133
1134 args->addr_ptr = (uint64_t) addr;
1135
1136 return 0;
1137}
1138
Jesse Barnesde151cf2008-11-12 10:03:55 -08001139/**
1140 * i915_gem_fault - fault a page into the GTT
1141 * vma: VMA in question
1142 * vmf: fault info
1143 *
1144 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1145 * from userspace. The fault handler takes care of binding the object to
1146 * the GTT (if needed), allocating and programming a fence register (again,
1147 * only if needed based on whether the old reg is still valid or the object
1148 * is tiled) and inserting a new PTE into the faulting process.
1149 *
1150 * Note that the faulting process may involve evicting existing objects
1151 * from the GTT and/or fence registers to make room. So performance may
1152 * suffer if the GTT working set is large or there are few fence registers
1153 * left.
1154 */
1155int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1156{
1157 struct drm_gem_object *obj = vma->vm_private_data;
1158 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001159 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001160 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001161 pgoff_t page_offset;
1162 unsigned long pfn;
1163 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001164 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001165
1166 /* We don't use vmf->pgoff since that has the fake offset */
1167 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1168 PAGE_SHIFT;
1169
1170 /* Now bind it into the GTT if needed */
1171 mutex_lock(&dev->struct_mutex);
1172 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001173 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001174 if (ret)
1175 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001176
Jesse Barnesde151cf2008-11-12 10:03:55 -08001177 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001178 if (ret)
1179 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001180 }
1181
1182 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001183 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001184 ret = i915_gem_object_get_fence_reg(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001185 if (ret)
1186 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001187 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001188
Chris Wilson7d1c4802010-08-07 21:45:03 +01001189 if (i915_gem_object_is_inactive(obj_priv))
1190 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1191
Jesse Barnesde151cf2008-11-12 10:03:55 -08001192 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1193 page_offset;
1194
1195 /* Finally, remap it using the new GTT offset */
1196 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001197unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001198 mutex_unlock(&dev->struct_mutex);
1199
1200 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001201 case 0:
1202 case -ERESTARTSYS:
1203 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001204 case -ENOMEM:
1205 case -EAGAIN:
1206 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001207 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001208 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001209 }
1210}
1211
1212/**
1213 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1214 * @obj: obj in question
1215 *
1216 * GEM memory mapping works by handing back to userspace a fake mmap offset
1217 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1218 * up the object based on the offset and sets up the various memory mapping
1219 * structures.
1220 *
1221 * This routine allocates and attaches a fake offset for @obj.
1222 */
1223static int
1224i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1225{
1226 struct drm_device *dev = obj->dev;
1227 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001228 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001229 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001230 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001231 int ret = 0;
1232
1233 /* Set the object up for mmap'ing */
1234 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001235 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001236 if (!list->map)
1237 return -ENOMEM;
1238
1239 map = list->map;
1240 map->type = _DRM_GEM;
1241 map->size = obj->size;
1242 map->handle = obj;
1243
1244 /* Get a DRM GEM mmap offset allocated... */
1245 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1246 obj->size / PAGE_SIZE, 0, 0);
1247 if (!list->file_offset_node) {
1248 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1249 ret = -ENOMEM;
1250 goto out_free_list;
1251 }
1252
1253 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1254 obj->size / PAGE_SIZE, 0);
1255 if (!list->file_offset_node) {
1256 ret = -ENOMEM;
1257 goto out_free_list;
1258 }
1259
1260 list->hash.key = list->file_offset_node->start;
1261 if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
1262 DRM_ERROR("failed to add to map hash\n");
Chris Wilson5618ca62009-12-02 15:15:30 +00001263 ret = -ENOMEM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 goto out_free_mm;
1265 }
1266
1267 /* By now we should be all set, any drm_mmap request on the offset
1268 * below will get to our mmap & fault handler */
1269 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1270
1271 return 0;
1272
1273out_free_mm:
1274 drm_mm_put_block(list->file_offset_node);
1275out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001276 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001277
1278 return ret;
1279}
1280
Chris Wilson901782b2009-07-10 08:18:50 +01001281/**
1282 * i915_gem_release_mmap - remove physical page mappings
1283 * @obj: obj in question
1284 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001285 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001286 * relinquish ownership of the pages back to the system.
1287 *
1288 * It is vital that we remove the page mapping if we have mapped a tiled
1289 * object through the GTT and then lose the fence register due to
1290 * resource pressure. Similarly if the object has been moved out of the
1291 * aperture, than pages mapped into userspace must be revoked. Removing the
1292 * mapping will then trigger a page fault on the next user access, allowing
1293 * fixup by i915_gem_fault().
1294 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001295void
Chris Wilson901782b2009-07-10 08:18:50 +01001296i915_gem_release_mmap(struct drm_gem_object *obj)
1297{
1298 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001299 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001300
1301 if (dev->dev_mapping)
1302 unmap_mapping_range(dev->dev_mapping,
1303 obj_priv->mmap_offset, obj->size, 1);
1304}
1305
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001306static void
1307i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1308{
1309 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001310 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001311 struct drm_gem_mm *mm = dev->mm_private;
1312 struct drm_map_list *list;
1313
1314 list = &obj->map_list;
1315 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1316
1317 if (list->file_offset_node) {
1318 drm_mm_put_block(list->file_offset_node);
1319 list->file_offset_node = NULL;
1320 }
1321
1322 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001323 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001324 list->map = NULL;
1325 }
1326
1327 obj_priv->mmap_offset = 0;
1328}
1329
Jesse Barnesde151cf2008-11-12 10:03:55 -08001330/**
1331 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1332 * @obj: object to check
1333 *
1334 * Return the required GTT alignment for an object, taking into account
1335 * potential fence register mapping if needed.
1336 */
1337static uint32_t
1338i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1339{
1340 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001341 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001342 int start, i;
1343
1344 /*
1345 * Minimum alignment is 4k (GTT page size), but might be greater
1346 * if a fence register is needed for the object.
1347 */
1348 if (IS_I965G(dev) || obj_priv->tiling_mode == I915_TILING_NONE)
1349 return 4096;
1350
1351 /*
1352 * Previous chips need to be aligned to the size of the smallest
1353 * fence register that can contain the object.
1354 */
1355 if (IS_I9XX(dev))
1356 start = 1024*1024;
1357 else
1358 start = 512*1024;
1359
1360 for (i = start; i < obj->size; i <<= 1)
1361 ;
1362
1363 return i;
1364}
1365
1366/**
1367 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1368 * @dev: DRM device
1369 * @data: GTT mapping ioctl data
1370 * @file_priv: GEM object info
1371 *
1372 * Simply returns the fake offset to userspace so it can mmap it.
1373 * The mmap call will end up in drm_gem_mmap(), which will set things
1374 * up so we can get faults in the handler above.
1375 *
1376 * The fault handler will take care of binding the object into the GTT
1377 * (since it may have been evicted to make room for something), allocating
1378 * a fence register, and mapping the appropriate aperture address into
1379 * userspace.
1380 */
1381int
1382i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1383 struct drm_file *file_priv)
1384{
1385 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001386 struct drm_gem_object *obj;
1387 struct drm_i915_gem_object *obj_priv;
1388 int ret;
1389
1390 if (!(dev->driver->driver_features & DRIVER_GEM))
1391 return -ENODEV;
1392
1393 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1394 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001395 return -ENOENT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001396
1397 mutex_lock(&dev->struct_mutex);
1398
Daniel Vetter23010e42010-03-08 13:35:02 +01001399 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400
Chris Wilsonab182822009-09-22 18:46:17 +01001401 if (obj_priv->madv != I915_MADV_WILLNEED) {
1402 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1403 drm_gem_object_unreference(obj);
1404 mutex_unlock(&dev->struct_mutex);
1405 return -EINVAL;
1406 }
1407
1408
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 if (!obj_priv->mmap_offset) {
1410 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001411 if (ret) {
1412 drm_gem_object_unreference(obj);
1413 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001414 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001415 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001416 }
1417
1418 args->offset = obj_priv->mmap_offset;
1419
Jesse Barnesde151cf2008-11-12 10:03:55 -08001420 /*
1421 * Pull it into the GTT so that we have a page list (makes the
1422 * initial fault faster and any subsequent flushing possible).
1423 */
1424 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001425 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001426 if (ret) {
1427 drm_gem_object_unreference(obj);
1428 mutex_unlock(&dev->struct_mutex);
1429 return ret;
1430 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001431 }
1432
1433 drm_gem_object_unreference(obj);
1434 mutex_unlock(&dev->struct_mutex);
1435
1436 return 0;
1437}
1438
Ben Gamari6911a9b2009-04-02 11:24:54 -07001439void
Eric Anholt856fa192009-03-19 14:10:50 -07001440i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001441{
Daniel Vetter23010e42010-03-08 13:35:02 +01001442 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001443 int page_count = obj->size / PAGE_SIZE;
1444 int i;
1445
Eric Anholt856fa192009-03-19 14:10:50 -07001446 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001447 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001448
1449 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001450 return;
1451
Eric Anholt280b7132009-03-12 16:56:27 -07001452 if (obj_priv->tiling_mode != I915_TILING_NONE)
1453 i915_gem_object_save_bit_17_swizzle(obj);
1454
Chris Wilson3ef94da2009-09-14 16:50:29 +01001455 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001456 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001457
1458 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001459 if (obj_priv->dirty)
1460 set_page_dirty(obj_priv->pages[i]);
1461
1462 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001463 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001464
1465 page_cache_release(obj_priv->pages[i]);
1466 }
Eric Anholt673a3942008-07-30 12:06:12 -07001467 obj_priv->dirty = 0;
1468
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001469 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001470 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001471}
1472
Daniel Vettere35a41d2010-02-11 22:13:59 +01001473static uint32_t
Daniel Vettera6910432010-02-02 17:08:37 +01001474i915_gem_next_request_seqno(struct drm_device *dev,
1475 struct intel_ring_buffer *ring)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001476{
1477 drm_i915_private_t *dev_priv = dev->dev_private;
1478
Daniel Vettera6910432010-02-02 17:08:37 +01001479 ring->outstanding_lazy_request = true;
1480
Daniel Vettere35a41d2010-02-11 22:13:59 +01001481 return dev_priv->next_seqno;
1482}
1483
Eric Anholt673a3942008-07-30 12:06:12 -07001484static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001485i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001486 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001487{
1488 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001489 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001490 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
1491
Zou Nan hai852835f2010-05-21 09:08:56 +08001492 BUG_ON(ring == NULL);
1493 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001494
1495 /* Add a reference if we're newly entering the active list. */
1496 if (!obj_priv->active) {
1497 drm_gem_object_reference(obj);
1498 obj_priv->active = 1;
1499 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001500
Eric Anholt673a3942008-07-30 12:06:12 -07001501 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001502 list_move_tail(&obj_priv->list, &ring->active_list);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001503 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001504}
1505
Eric Anholtce44b0e2008-11-06 16:00:31 -08001506static void
1507i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1508{
1509 struct drm_device *dev = obj->dev;
1510 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001511 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001512
1513 BUG_ON(!obj_priv->active);
1514 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1515 obj_priv->last_rendering_seqno = 0;
1516}
Eric Anholt673a3942008-07-30 12:06:12 -07001517
Chris Wilson963b4832009-09-20 23:03:54 +01001518/* Immediately discard the backing storage */
1519static void
1520i915_gem_object_truncate(struct drm_gem_object *obj)
1521{
Daniel Vetter23010e42010-03-08 13:35:02 +01001522 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001523 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001524
Chris Wilsonae9fed62010-08-07 11:01:30 +01001525 /* Our goal here is to return as much of the memory as
1526 * is possible back to the system as we are called from OOM.
1527 * To do this we must instruct the shmfs to drop all of its
1528 * backing pages, *now*. Here we mirror the actions taken
1529 * when by shmem_delete_inode() to release the backing store.
1530 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001531 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001532 truncate_inode_pages(inode->i_mapping, 0);
1533 if (inode->i_op->truncate_range)
1534 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001535
1536 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001537}
1538
1539static inline int
1540i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1541{
1542 return obj_priv->madv == I915_MADV_DONTNEED;
1543}
1544
Eric Anholt673a3942008-07-30 12:06:12 -07001545static void
1546i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1547{
1548 struct drm_device *dev = obj->dev;
1549 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001550 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001551
1552 i915_verify_inactive(dev, __FILE__, __LINE__);
1553 if (obj_priv->pin_count != 0)
1554 list_del_init(&obj_priv->list);
1555 else
1556 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1557
Daniel Vetter99fcb762010-02-07 16:20:18 +01001558 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1559
Eric Anholtce44b0e2008-11-06 16:00:31 -08001560 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001561 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001562 if (obj_priv->active) {
1563 obj_priv->active = 0;
1564 drm_gem_object_unreference(obj);
1565 }
1566 i915_verify_inactive(dev, __FILE__, __LINE__);
1567}
1568
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001569void
Daniel Vetter63560392010-02-19 11:51:59 +01001570i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001571 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001572 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001573{
1574 drm_i915_private_t *dev_priv = dev->dev_private;
1575 struct drm_i915_gem_object *obj_priv, *next;
1576
1577 list_for_each_entry_safe(obj_priv, next,
1578 &dev_priv->mm.gpu_write_list,
1579 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001580 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001581
1582 if ((obj->write_domain & flush_domains) ==
Zou Nan hai852835f2010-05-21 09:08:56 +08001583 obj->write_domain &&
1584 obj_priv->ring->ring_flag == ring->ring_flag) {
Daniel Vetter63560392010-02-19 11:51:59 +01001585 uint32_t old_write_domain = obj->write_domain;
1586
1587 obj->write_domain = 0;
1588 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001589 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001590
1591 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001592 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1593 struct drm_i915_fence_reg *reg =
1594 &dev_priv->fence_regs[obj_priv->fence_reg];
1595 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001596 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001597 }
Daniel Vetter63560392010-02-19 11:51:59 +01001598
1599 trace_i915_gem_object_change_domain(obj,
1600 obj->read_domains,
1601 old_write_domain);
1602 }
1603 }
1604}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001605
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001606uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001607i915_add_request(struct drm_device *dev,
1608 struct drm_file *file_priv,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001609 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001610 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001611{
1612 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtb9624422009-06-03 07:27:35 +00001613 struct drm_i915_file_private *i915_file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001614 uint32_t seqno;
1615 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001616
Eric Anholtb9624422009-06-03 07:27:35 +00001617 if (file_priv != NULL)
1618 i915_file_priv = file_priv->driver_priv;
1619
Chris Wilson8dc5d142010-08-12 12:36:12 +01001620 if (request == NULL) {
1621 request = kzalloc(sizeof(*request), GFP_KERNEL);
1622 if (request == NULL)
1623 return 0;
1624 }
Eric Anholt673a3942008-07-30 12:06:12 -07001625
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001626 seqno = ring->add_request(dev, ring, file_priv, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001627
1628 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001629 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001630 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001631 was_empty = list_empty(&ring->request_list);
1632 list_add_tail(&request->list, &ring->request_list);
1633
Eric Anholtb9624422009-06-03 07:27:35 +00001634 if (i915_file_priv) {
1635 list_add_tail(&request->client_list,
1636 &i915_file_priv->mm.request_list);
1637 } else {
1638 INIT_LIST_HEAD(&request->client_list);
1639 }
Eric Anholt673a3942008-07-30 12:06:12 -07001640
Ben Gamarif65d9422009-09-14 17:48:44 -04001641 if (!dev_priv->mm.suspended) {
1642 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
1643 if (was_empty)
1644 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1645 }
Eric Anholt673a3942008-07-30 12:06:12 -07001646 return seqno;
1647}
1648
1649/**
1650 * Command execution barrier
1651 *
1652 * Ensures that all commands in the ring are finished
1653 * before signalling the CPU
1654 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001655static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001656i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001657{
Eric Anholt673a3942008-07-30 12:06:12 -07001658 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001659
1660 /* The sampler always gets flushed on i965 (sigh) */
1661 if (IS_I965G(dev))
1662 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001663
1664 ring->flush(dev, ring,
1665 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001666}
1667
1668/**
1669 * Moves buffers associated only with the given active seqno from the active
1670 * to inactive list, potentially freeing them.
1671 */
1672static void
1673i915_gem_retire_request(struct drm_device *dev,
1674 struct drm_i915_gem_request *request)
1675{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001676 trace_i915_gem_request_retire(dev, request->seqno);
1677
Eric Anholt673a3942008-07-30 12:06:12 -07001678 /* Move any buffers on the active list that are no longer referenced
1679 * by the ringbuffer to the flushing/inactive lists as appropriate.
1680 */
Zou Nan hai852835f2010-05-21 09:08:56 +08001681 while (!list_empty(&request->ring->active_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001682 struct drm_gem_object *obj;
1683 struct drm_i915_gem_object *obj_priv;
1684
Zou Nan hai852835f2010-05-21 09:08:56 +08001685 obj_priv = list_first_entry(&request->ring->active_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001686 struct drm_i915_gem_object,
1687 list);
Daniel Vettera8089e82010-04-09 19:05:09 +00001688 obj = &obj_priv->base;
Eric Anholt673a3942008-07-30 12:06:12 -07001689
1690 /* If the seqno being retired doesn't match the oldest in the
1691 * list, then the oldest in the list must still be newer than
1692 * this seqno.
1693 */
1694 if (obj_priv->last_rendering_seqno != request->seqno)
Chris Wilsonde227ef2010-07-03 07:58:38 +01001695 return;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001696
Eric Anholt673a3942008-07-30 12:06:12 -07001697#if WATCH_LRU
1698 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1699 __func__, request->seqno, obj);
1700#endif
1701
Eric Anholtce44b0e2008-11-06 16:00:31 -08001702 if (obj->write_domain != 0)
1703 i915_gem_object_move_to_flushing(obj);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001704 else
Eric Anholt673a3942008-07-30 12:06:12 -07001705 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001706 }
1707}
1708
1709/**
1710 * Returns true if seq1 is later than seq2.
1711 */
Ben Gamari22be1722009-09-14 17:48:43 -04001712bool
Eric Anholt673a3942008-07-30 12:06:12 -07001713i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1714{
1715 return (int32_t)(seq1 - seq2) >= 0;
1716}
1717
1718uint32_t
Zou Nan hai852835f2010-05-21 09:08:56 +08001719i915_get_gem_seqno(struct drm_device *dev,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001720 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001721{
Zou Nan hai852835f2010-05-21 09:08:56 +08001722 return ring->get_gem_seqno(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001723}
1724
1725/**
1726 * This function clears the request list as sequence numbers are passed.
1727 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001728static void
1729i915_gem_retire_requests_ring(struct drm_device *dev,
1730 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001731{
1732 drm_i915_private_t *dev_priv = dev->dev_private;
1733 uint32_t seqno;
1734
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001735 if (!ring->status_page.page_addr
Zou Nan hai852835f2010-05-21 09:08:56 +08001736 || list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001737 return;
1738
Zou Nan hai852835f2010-05-21 09:08:56 +08001739 seqno = i915_get_gem_seqno(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001740
Zou Nan hai852835f2010-05-21 09:08:56 +08001741 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001742 struct drm_i915_gem_request *request;
1743 uint32_t retiring_seqno;
1744
Zou Nan hai852835f2010-05-21 09:08:56 +08001745 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001746 struct drm_i915_gem_request,
1747 list);
1748 retiring_seqno = request->seqno;
1749
1750 if (i915_seqno_passed(seqno, retiring_seqno) ||
Ben Gamariba1234d2009-09-14 17:48:47 -04001751 atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001752 i915_gem_retire_request(dev, request);
1753
1754 list_del(&request->list);
Eric Anholtb9624422009-06-03 07:27:35 +00001755 list_del(&request->client_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07001756 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07001757 } else
1758 break;
1759 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001760
1761 if (unlikely (dev_priv->trace_irq_seqno &&
1762 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001763
1764 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001765 dev_priv->trace_irq_seqno = 0;
1766 }
Eric Anholt673a3942008-07-30 12:06:12 -07001767}
1768
1769void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001770i915_gem_retire_requests(struct drm_device *dev)
1771{
1772 drm_i915_private_t *dev_priv = dev->dev_private;
1773
Chris Wilsonbe726152010-07-23 23:18:50 +01001774 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1775 struct drm_i915_gem_object *obj_priv, *tmp;
1776
1777 /* We must be careful that during unbind() we do not
1778 * accidentally infinitely recurse into retire requests.
1779 * Currently:
1780 * retire -> free -> unbind -> wait -> retire_ring
1781 */
1782 list_for_each_entry_safe(obj_priv, tmp,
1783 &dev_priv->mm.deferred_free_list,
1784 list)
1785 i915_gem_free_object_tail(&obj_priv->base);
1786 }
1787
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001788 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1789 if (HAS_BSD(dev))
1790 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1791}
1792
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001793static void
Eric Anholt673a3942008-07-30 12:06:12 -07001794i915_gem_retire_work_handler(struct work_struct *work)
1795{
1796 drm_i915_private_t *dev_priv;
1797 struct drm_device *dev;
1798
1799 dev_priv = container_of(work, drm_i915_private_t,
1800 mm.retire_work.work);
1801 dev = dev_priv->dev;
1802
1803 mutex_lock(&dev->struct_mutex);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001804 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001805
Keith Packard6dbe2772008-10-14 21:41:13 -07001806 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001807 (!list_empty(&dev_priv->render_ring.request_list) ||
1808 (HAS_BSD(dev) &&
1809 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001810 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001811 mutex_unlock(&dev->struct_mutex);
1812}
1813
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001814int
Zou Nan hai852835f2010-05-21 09:08:56 +08001815i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001816 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001817{
1818 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001819 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001820 int ret = 0;
1821
1822 BUG_ON(seqno == 0);
1823
Daniel Vettere35a41d2010-02-11 22:13:59 +01001824 if (seqno == dev_priv->next_seqno) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01001825 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001826 if (seqno == 0)
1827 return -ENOMEM;
1828 }
1829
Ben Gamariba1234d2009-09-14 17:48:47 -04001830 if (atomic_read(&dev_priv->mm.wedged))
Ben Gamariffed1d02009-09-14 17:48:41 -04001831 return -EIO;
1832
Zou Nan hai852835f2010-05-21 09:08:56 +08001833 if (!i915_seqno_passed(ring->get_gem_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001834 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001835 ier = I915_READ(DEIER) | I915_READ(GTIER);
1836 else
1837 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001838 if (!ier) {
1839 DRM_ERROR("something (likely vbetool) disabled "
1840 "interrupts, re-enabling\n");
1841 i915_driver_irq_preinstall(dev);
1842 i915_driver_irq_postinstall(dev);
1843 }
1844
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001845 trace_i915_gem_request_wait_begin(dev, seqno);
1846
Zou Nan hai852835f2010-05-21 09:08:56 +08001847 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001848 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001849 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08001850 ret = wait_event_interruptible(ring->irq_queue,
1851 i915_seqno_passed(
1852 ring->get_gem_seqno(dev, ring), seqno)
1853 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001854 else
Zou Nan hai852835f2010-05-21 09:08:56 +08001855 wait_event(ring->irq_queue,
1856 i915_seqno_passed(
1857 ring->get_gem_seqno(dev, ring), seqno)
1858 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001859
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001860 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001861 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001862
1863 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001864 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001865 if (atomic_read(&dev_priv->mm.wedged))
Eric Anholt673a3942008-07-30 12:06:12 -07001866 ret = -EIO;
1867
1868 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01001869 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
1870 __func__, ret, seqno, ring->get_gem_seqno(dev, ring),
1871 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001872
1873 /* Directly dispatch request retiring. While we have the work queue
1874 * to handle this, the waiter on a request often wants an associated
1875 * buffer to have made it to the inactive list, and we would need
1876 * a separate wait queue to handle that.
1877 */
1878 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001879 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001880
1881 return ret;
1882}
1883
Daniel Vetter48764bf2009-09-15 22:57:32 +02001884/**
1885 * Waits for a sequence number to be signaled, and cleans up the
1886 * request and object lists appropriately for that event.
1887 */
1888static int
Zou Nan hai852835f2010-05-21 09:08:56 +08001889i915_wait_request(struct drm_device *dev, uint32_t seqno,
1890 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02001891{
Zou Nan hai852835f2010-05-21 09:08:56 +08001892 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001893}
1894
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001895static void
1896i915_gem_flush(struct drm_device *dev,
1897 uint32_t invalidate_domains,
1898 uint32_t flush_domains)
1899{
1900 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01001901
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001902 if (flush_domains & I915_GEM_DOMAIN_CPU)
1903 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01001904
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001905 dev_priv->render_ring.flush(dev, &dev_priv->render_ring,
1906 invalidate_domains,
1907 flush_domains);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001908
1909 if (HAS_BSD(dev))
1910 dev_priv->bsd_ring.flush(dev, &dev_priv->bsd_ring,
1911 invalidate_domains,
1912 flush_domains);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001913}
1914
Eric Anholt673a3942008-07-30 12:06:12 -07001915/**
1916 * Ensures that all rendering to the object has completed and the object is
1917 * safe to unbind from the GTT or access from the CPU.
1918 */
1919static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01001920i915_gem_object_wait_rendering(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001921{
1922 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001923 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001924 int ret;
1925
Eric Anholte47c68e2008-11-14 13:35:19 -08001926 /* This function only exists to support waiting for existing rendering,
1927 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001928 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001929 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001930
1931 /* If there is rendering queued on the buffer being evicted, wait for
1932 * it.
1933 */
1934 if (obj_priv->active) {
1935#if WATCH_BUF
1936 DRM_INFO("%s: object %p wait for seqno %08x\n",
1937 __func__, obj, obj_priv->last_rendering_seqno);
1938#endif
Daniel Vetterba3d8d72010-02-11 22:37:04 +01001939 ret = i915_wait_request(dev,
1940 obj_priv->last_rendering_seqno,
1941 obj_priv->ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001942 if (ret != 0)
1943 return ret;
1944 }
1945
1946 return 0;
1947}
1948
1949/**
1950 * Unbinds an object from the GTT aperture.
1951 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08001952int
Eric Anholt673a3942008-07-30 12:06:12 -07001953i915_gem_object_unbind(struct drm_gem_object *obj)
1954{
1955 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001956 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001957 int ret = 0;
1958
1959#if WATCH_BUF
1960 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
1961 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
1962#endif
1963 if (obj_priv->gtt_space == NULL)
1964 return 0;
1965
1966 if (obj_priv->pin_count != 0) {
1967 DRM_ERROR("Attempting to unbind pinned buffer\n");
1968 return -EINVAL;
1969 }
1970
Eric Anholt5323fd02009-09-09 11:50:45 -07001971 /* blow away mappings if mapped through GTT */
1972 i915_gem_release_mmap(obj);
1973
Eric Anholt673a3942008-07-30 12:06:12 -07001974 /* Move the object to the CPU domain to ensure that
1975 * any possible CPU writes while it's not in the GTT
1976 * are flushed when we go to remap it. This will
1977 * also ensure that all pending GPU writes are finished
1978 * before we unbind.
1979 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001980 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01001981 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07001982 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01001983 /* Continue on if we fail due to EIO, the GPU is hung so we
1984 * should be safe and we need to cleanup or else we might
1985 * cause memory corruption through use-after-free.
1986 */
Eric Anholt673a3942008-07-30 12:06:12 -07001987
Daniel Vetter96b47b62009-12-15 17:50:00 +01001988 /* release the fence reg _after_ flushing */
1989 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
1990 i915_gem_clear_fence_reg(obj);
1991
Eric Anholt673a3942008-07-30 12:06:12 -07001992 if (obj_priv->agp_mem != NULL) {
1993 drm_unbind_agp(obj_priv->agp_mem);
1994 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
1995 obj_priv->agp_mem = NULL;
1996 }
1997
Eric Anholt856fa192009-03-19 14:10:50 -07001998 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01001999 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002000
2001 if (obj_priv->gtt_space) {
2002 atomic_dec(&dev->gtt_count);
2003 atomic_sub(obj->size, &dev->gtt_memory);
2004
2005 drm_mm_put_block(obj_priv->gtt_space);
2006 obj_priv->gtt_space = NULL;
2007 }
2008
2009 /* Remove ourselves from the LRU list if present. */
2010 if (!list_empty(&obj_priv->list))
2011 list_del_init(&obj_priv->list);
2012
Chris Wilson963b4832009-09-20 23:03:54 +01002013 if (i915_gem_object_is_purgeable(obj_priv))
2014 i915_gem_object_truncate(obj);
2015
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002016 trace_i915_gem_object_unbind(obj);
2017
Chris Wilson8dc17752010-07-23 23:18:51 +01002018 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002019}
2020
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002021int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002022i915_gpu_idle(struct drm_device *dev)
2023{
2024 drm_i915_private_t *dev_priv = dev->dev_private;
2025 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002026 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002027
Zou Nan haid1b851f2010-05-21 09:08:57 +08002028 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2029 list_empty(&dev_priv->render_ring.active_list) &&
2030 (!HAS_BSD(dev) ||
2031 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002032 if (lists_empty)
2033 return 0;
2034
2035 /* Flush everything onto the inactive list. */
2036 i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Daniel Vetter4fc6ee72010-02-11 22:53:20 +01002037
2038 ret = i915_wait_request(dev,
2039 i915_gem_next_request_seqno(dev, &dev_priv->render_ring),
2040 &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002041 if (ret)
2042 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002043
2044 if (HAS_BSD(dev)) {
Daniel Vetter4fc6ee72010-02-11 22:53:20 +01002045 ret = i915_wait_request(dev,
2046 i915_gem_next_request_seqno(dev, &dev_priv->bsd_ring),
2047 &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002048 if (ret)
2049 return ret;
2050 }
2051
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002052 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002053}
2054
Ben Gamari6911a9b2009-04-02 11:24:54 -07002055int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002056i915_gem_object_get_pages(struct drm_gem_object *obj,
2057 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002058{
Daniel Vetter23010e42010-03-08 13:35:02 +01002059 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002060 int page_count, i;
2061 struct address_space *mapping;
2062 struct inode *inode;
2063 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002064
Daniel Vetter778c3542010-05-13 11:49:44 +02002065 BUG_ON(obj_priv->pages_refcount
2066 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2067
Eric Anholt856fa192009-03-19 14:10:50 -07002068 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002069 return 0;
2070
2071 /* Get the list of pages out of our struct file. They'll be pinned
2072 * at this point until we release them.
2073 */
2074 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002075 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002076 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002077 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002078 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002079 return -ENOMEM;
2080 }
2081
2082 inode = obj->filp->f_path.dentry->d_inode;
2083 mapping = inode->i_mapping;
2084 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002085 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002086 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002087 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002088 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002089 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002090 if (IS_ERR(page))
2091 goto err_pages;
2092
Eric Anholt856fa192009-03-19 14:10:50 -07002093 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002094 }
Eric Anholt280b7132009-03-12 16:56:27 -07002095
2096 if (obj_priv->tiling_mode != I915_TILING_NONE)
2097 i915_gem_object_do_bit_17_swizzle(obj);
2098
Eric Anholt673a3942008-07-30 12:06:12 -07002099 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002100
2101err_pages:
2102 while (i--)
2103 page_cache_release(obj_priv->pages[i]);
2104
2105 drm_free_large(obj_priv->pages);
2106 obj_priv->pages = NULL;
2107 obj_priv->pages_refcount--;
2108 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002109}
2110
Eric Anholt4e901fd2009-10-26 16:44:17 -07002111static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2112{
2113 struct drm_gem_object *obj = reg->obj;
2114 struct drm_device *dev = obj->dev;
2115 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002116 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002117 int regnum = obj_priv->fence_reg;
2118 uint64_t val;
2119
2120 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2121 0xfffff000) << 32;
2122 val |= obj_priv->gtt_offset & 0xfffff000;
2123 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2124 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2125
2126 if (obj_priv->tiling_mode == I915_TILING_Y)
2127 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2128 val |= I965_FENCE_REG_VALID;
2129
2130 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2131}
2132
Jesse Barnesde151cf2008-11-12 10:03:55 -08002133static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2134{
2135 struct drm_gem_object *obj = reg->obj;
2136 struct drm_device *dev = obj->dev;
2137 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002138 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002139 int regnum = obj_priv->fence_reg;
2140 uint64_t val;
2141
2142 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2143 0xfffff000) << 32;
2144 val |= obj_priv->gtt_offset & 0xfffff000;
2145 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2146 if (obj_priv->tiling_mode == I915_TILING_Y)
2147 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2148 val |= I965_FENCE_REG_VALID;
2149
2150 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2151}
2152
2153static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2154{
2155 struct drm_gem_object *obj = reg->obj;
2156 struct drm_device *dev = obj->dev;
2157 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002158 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002159 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002160 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002161 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002162 uint32_t pitch_val;
2163
2164 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2165 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002166 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002167 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002168 return;
2169 }
2170
Jesse Barnes0f973f22009-01-26 17:10:45 -08002171 if (obj_priv->tiling_mode == I915_TILING_Y &&
2172 HAS_128_BYTE_Y_TILING(dev))
2173 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002174 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002175 tile_width = 512;
2176
2177 /* Note: pitch better be a power of two tile widths */
2178 pitch_val = obj_priv->stride / tile_width;
2179 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002180
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002181 if (obj_priv->tiling_mode == I915_TILING_Y &&
2182 HAS_128_BYTE_Y_TILING(dev))
2183 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2184 else
2185 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2186
Jesse Barnesde151cf2008-11-12 10:03:55 -08002187 val = obj_priv->gtt_offset;
2188 if (obj_priv->tiling_mode == I915_TILING_Y)
2189 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2190 val |= I915_FENCE_SIZE_BITS(obj->size);
2191 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2192 val |= I830_FENCE_REG_VALID;
2193
Eric Anholtdc529a42009-03-10 22:34:49 -07002194 if (regnum < 8)
2195 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2196 else
2197 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2198 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002199}
2200
2201static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2202{
2203 struct drm_gem_object *obj = reg->obj;
2204 struct drm_device *dev = obj->dev;
2205 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002206 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002207 int regnum = obj_priv->fence_reg;
2208 uint32_t val;
2209 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002210 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002211
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002212 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002213 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002214 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002215 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002216 return;
2217 }
2218
Eric Anholte76a16d2009-05-26 17:44:56 -07002219 pitch_val = obj_priv->stride / 128;
2220 pitch_val = ffs(pitch_val) - 1;
2221 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2222
Jesse Barnesde151cf2008-11-12 10:03:55 -08002223 val = obj_priv->gtt_offset;
2224 if (obj_priv->tiling_mode == I915_TILING_Y)
2225 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002226 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2227 WARN_ON(fence_size_bits & ~0x00000f00);
2228 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002229 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2230 val |= I830_FENCE_REG_VALID;
2231
2232 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002233}
2234
Daniel Vetterae3db242010-02-19 11:51:58 +01002235static int i915_find_fence_reg(struct drm_device *dev)
2236{
2237 struct drm_i915_fence_reg *reg = NULL;
2238 struct drm_i915_gem_object *obj_priv = NULL;
2239 struct drm_i915_private *dev_priv = dev->dev_private;
2240 struct drm_gem_object *obj = NULL;
2241 int i, avail, ret;
2242
2243 /* First try to find a free reg */
2244 avail = 0;
2245 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2246 reg = &dev_priv->fence_regs[i];
2247 if (!reg->obj)
2248 return i;
2249
Daniel Vetter23010e42010-03-08 13:35:02 +01002250 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002251 if (!obj_priv->pin_count)
2252 avail++;
2253 }
2254
2255 if (avail == 0)
2256 return -ENOSPC;
2257
2258 /* None available, try to steal one or wait for a user to finish */
2259 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002260 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2261 lru_list) {
2262 obj = reg->obj;
2263 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002264
2265 if (obj_priv->pin_count)
2266 continue;
2267
2268 /* found one! */
2269 i = obj_priv->fence_reg;
2270 break;
2271 }
2272
2273 BUG_ON(i == I915_FENCE_REG_NONE);
2274
2275 /* We only have a reference on obj from the active list. put_fence_reg
2276 * might drop that one, causing a use-after-free in it. So hold a
2277 * private reference to obj like the other callers of put_fence_reg
2278 * (set_tiling ioctl) do. */
2279 drm_gem_object_reference(obj);
2280 ret = i915_gem_object_put_fence_reg(obj);
2281 drm_gem_object_unreference(obj);
2282 if (ret != 0)
2283 return ret;
2284
2285 return i;
2286}
2287
Jesse Barnesde151cf2008-11-12 10:03:55 -08002288/**
2289 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2290 * @obj: object to map through a fence reg
2291 *
2292 * When mapping objects through the GTT, userspace wants to be able to write
2293 * to them without having to worry about swizzling if the object is tiled.
2294 *
2295 * This function walks the fence regs looking for a free one for @obj,
2296 * stealing one if it can't find any.
2297 *
2298 * It then sets up the reg based on the object's properties: address, pitch
2299 * and tiling format.
2300 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002301int
2302i915_gem_object_get_fence_reg(struct drm_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002303{
2304 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002305 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002306 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002307 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002308 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002309
Eric Anholta09ba7f2009-08-29 12:49:51 -07002310 /* Just update our place in the LRU if our fence is getting used. */
2311 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002312 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2313 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002314 return 0;
2315 }
2316
Jesse Barnesde151cf2008-11-12 10:03:55 -08002317 switch (obj_priv->tiling_mode) {
2318 case I915_TILING_NONE:
2319 WARN(1, "allocating a fence for non-tiled object?\n");
2320 break;
2321 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002322 if (!obj_priv->stride)
2323 return -EINVAL;
2324 WARN((obj_priv->stride & (512 - 1)),
2325 "object 0x%08x is X tiled but has non-512B pitch\n",
2326 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002327 break;
2328 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002329 if (!obj_priv->stride)
2330 return -EINVAL;
2331 WARN((obj_priv->stride & (128 - 1)),
2332 "object 0x%08x is Y tiled but has non-128B pitch\n",
2333 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002334 break;
2335 }
2336
Daniel Vetterae3db242010-02-19 11:51:58 +01002337 ret = i915_find_fence_reg(dev);
2338 if (ret < 0)
2339 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002340
Daniel Vetterae3db242010-02-19 11:51:58 +01002341 obj_priv->fence_reg = ret;
2342 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002343 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002344
Jesse Barnesde151cf2008-11-12 10:03:55 -08002345 reg->obj = obj;
2346
Eric Anholt4e901fd2009-10-26 16:44:17 -07002347 if (IS_GEN6(dev))
2348 sandybridge_write_fence_reg(reg);
2349 else if (IS_I965G(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08002350 i965_write_fence_reg(reg);
2351 else if (IS_I9XX(dev))
2352 i915_write_fence_reg(reg);
2353 else
2354 i830_write_fence_reg(reg);
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002355
Daniel Vetterae3db242010-02-19 11:51:58 +01002356 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2357 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002358
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002359 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002360}
2361
2362/**
2363 * i915_gem_clear_fence_reg - clear out fence register info
2364 * @obj: object to clear
2365 *
2366 * Zeroes out the fence register itself and clears out the associated
2367 * data structures in dev_priv and obj_priv.
2368 */
2369static void
2370i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2371{
2372 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002373 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002374 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002375 struct drm_i915_fence_reg *reg =
2376 &dev_priv->fence_regs[obj_priv->fence_reg];
Jesse Barnesde151cf2008-11-12 10:03:55 -08002377
Eric Anholt4e901fd2009-10-26 16:44:17 -07002378 if (IS_GEN6(dev)) {
2379 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2380 (obj_priv->fence_reg * 8), 0);
2381 } else if (IS_I965G(dev)) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002382 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002383 } else {
Eric Anholtdc529a42009-03-10 22:34:49 -07002384 uint32_t fence_reg;
2385
2386 if (obj_priv->fence_reg < 8)
2387 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
2388 else
2389 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg -
2390 8) * 4;
2391
2392 I915_WRITE(fence_reg, 0);
2393 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002394
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002395 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002396 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002397 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002398}
2399
Eric Anholt673a3942008-07-30 12:06:12 -07002400/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002401 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2402 * to the buffer to finish, and then resets the fence register.
2403 * @obj: tiled object holding a fence register.
2404 *
2405 * Zeroes out the fence register itself and clears out the associated
2406 * data structures in dev_priv and obj_priv.
2407 */
2408int
2409i915_gem_object_put_fence_reg(struct drm_gem_object *obj)
2410{
2411 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002412 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002413
2414 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2415 return 0;
2416
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002417 /* If we've changed tiling, GTT-mappings of the object
2418 * need to re-fault to ensure that the correct fence register
2419 * setup is in place.
2420 */
2421 i915_gem_release_mmap(obj);
2422
Chris Wilson52dc7d32009-06-06 09:46:01 +01002423 /* On the i915, GPU access to tiled buffers is via a fence,
2424 * therefore we must wait for any outstanding access to complete
2425 * before clearing the fence.
2426 */
2427 if (!IS_I965G(dev)) {
2428 int ret;
2429
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002430 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002431 if (ret != 0)
2432 return ret;
2433 }
2434
Daniel Vetter4a726612010-02-01 13:59:16 +01002435 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002436 i915_gem_clear_fence_reg (obj);
2437
2438 return 0;
2439}
2440
2441/**
Eric Anholt673a3942008-07-30 12:06:12 -07002442 * Finds free space in the GTT aperture and binds the object there.
2443 */
2444static int
2445i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2446{
2447 struct drm_device *dev = obj->dev;
2448 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002449 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002450 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002451 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002452 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002453
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002454 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002455 DRM_ERROR("Attempting to bind a purgeable object\n");
2456 return -EINVAL;
2457 }
2458
Eric Anholt673a3942008-07-30 12:06:12 -07002459 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002460 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002461 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002462 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2463 return -EINVAL;
2464 }
2465
Chris Wilson654fc602010-05-27 13:18:21 +01002466 /* If the object is bigger than the entire aperture, reject it early
2467 * before evicting everything in a vain attempt to find space.
2468 */
2469 if (obj->size > dev->gtt_total) {
2470 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2471 return -E2BIG;
2472 }
2473
Eric Anholt673a3942008-07-30 12:06:12 -07002474 search_free:
2475 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2476 obj->size, alignment, 0);
2477 if (free_space != NULL) {
2478 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2479 alignment);
Daniel Vetterdb3307a2010-07-02 15:02:12 +01002480 if (obj_priv->gtt_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002481 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Eric Anholt673a3942008-07-30 12:06:12 -07002482 }
2483 if (obj_priv->gtt_space == NULL) {
2484 /* If the gtt is empty and we're still having trouble
2485 * fitting our object in, we're out of memory.
2486 */
2487#if WATCH_LRU
2488 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2489#endif
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002490 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002491 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002492 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002493
Eric Anholt673a3942008-07-30 12:06:12 -07002494 goto search_free;
2495 }
2496
2497#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02002498 DRM_INFO("Binding object of size %zd at 0x%08x\n",
Eric Anholt673a3942008-07-30 12:06:12 -07002499 obj->size, obj_priv->gtt_offset);
2500#endif
Chris Wilson4bdadb92010-01-27 13:36:32 +00002501 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002502 if (ret) {
2503 drm_mm_put_block(obj_priv->gtt_space);
2504 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002505
2506 if (ret == -ENOMEM) {
2507 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002508 ret = i915_gem_evict_something(dev, obj->size,
2509 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002510 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002511 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002512 if (gfpmask) {
2513 gfpmask = 0;
2514 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002515 }
2516
2517 return ret;
2518 }
2519
2520 goto search_free;
2521 }
2522
Eric Anholt673a3942008-07-30 12:06:12 -07002523 return ret;
2524 }
2525
Eric Anholt673a3942008-07-30 12:06:12 -07002526 /* Create an AGP memory structure pointing at our pages, and bind it
2527 * into the GTT.
2528 */
2529 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002530 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002531 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002532 obj_priv->gtt_offset,
2533 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002534 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002535 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002536 drm_mm_put_block(obj_priv->gtt_space);
2537 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002538
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002539 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002540 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002541 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002542
2543 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002544 }
2545 atomic_inc(&dev->gtt_count);
2546 atomic_add(obj->size, &dev->gtt_memory);
2547
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002548 /* keep track of bounds object by adding it to the inactive list */
2549 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
2550
Eric Anholt673a3942008-07-30 12:06:12 -07002551 /* Assert that the object is not currently in any GPU domain. As it
2552 * wasn't in the GTT, there shouldn't be any way it could have been in
2553 * a GPU cache
2554 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002555 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2556 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002557
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002558 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2559
Eric Anholt673a3942008-07-30 12:06:12 -07002560 return 0;
2561}
2562
2563void
2564i915_gem_clflush_object(struct drm_gem_object *obj)
2565{
Daniel Vetter23010e42010-03-08 13:35:02 +01002566 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002567
2568 /* If we don't have a page list set up, then we're not pinned
2569 * to GPU, and we can ignore the cache flush because it'll happen
2570 * again at bind time.
2571 */
Eric Anholt856fa192009-03-19 14:10:50 -07002572 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002573 return;
2574
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002575 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002576
Eric Anholt856fa192009-03-19 14:10:50 -07002577 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002578}
2579
Eric Anholte47c68e2008-11-14 13:35:19 -08002580/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002581static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002582i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2583 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002584{
2585 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002586 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002587
2588 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002589 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002590
2591 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002592 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002593 i915_gem_flush(dev, 0, obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002594
2595 trace_i915_gem_object_change_domain(obj,
2596 obj->read_domains,
2597 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002598
2599 if (pipelined)
2600 return 0;
2601
2602 return i915_gem_object_wait_rendering(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002603}
2604
2605/** Flushes the GTT write domain for the object if it's dirty. */
2606static void
2607i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2608{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002609 uint32_t old_write_domain;
2610
Eric Anholte47c68e2008-11-14 13:35:19 -08002611 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2612 return;
2613
2614 /* No actual flushing is required for the GTT write domain. Writes
2615 * to it immediately go to main memory as far as we know, so there's
2616 * no chipset flush. It also doesn't land in render cache.
2617 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002618 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002619 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002620
2621 trace_i915_gem_object_change_domain(obj,
2622 obj->read_domains,
2623 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002624}
2625
2626/** Flushes the CPU write domain for the object if it's dirty. */
2627static void
2628i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2629{
2630 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002631 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002632
2633 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2634 return;
2635
2636 i915_gem_clflush_object(obj);
2637 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002638 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002639 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002640
2641 trace_i915_gem_object_change_domain(obj,
2642 obj->read_domains,
2643 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002644}
2645
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002646int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002647i915_gem_object_flush_write_domain(struct drm_gem_object *obj)
2648{
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002649 int ret = 0;
2650
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002651 switch (obj->write_domain) {
2652 case I915_GEM_DOMAIN_GTT:
2653 i915_gem_object_flush_gtt_write_domain(obj);
2654 break;
2655 case I915_GEM_DOMAIN_CPU:
2656 i915_gem_object_flush_cpu_write_domain(obj);
2657 break;
2658 default:
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002659 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002660 break;
2661 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002662
2663 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002664}
2665
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002666/**
2667 * Moves a single object to the GTT read, and possibly write domain.
2668 *
2669 * This function returns when the move is complete, including waiting on
2670 * flushes to occur.
2671 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002672int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002673i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2674{
Daniel Vetter23010e42010-03-08 13:35:02 +01002675 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002676 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002677 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002678
Eric Anholt02354392008-11-26 13:58:13 -08002679 /* Not valid to be called on unbound objects. */
2680 if (obj_priv->gtt_space == NULL)
2681 return -EINVAL;
2682
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002683 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002684 if (ret != 0)
2685 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002686
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002687 old_write_domain = obj->write_domain;
2688 old_read_domains = obj->read_domains;
2689
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002690 /* If we're writing through the GTT domain, then CPU and GPU caches
2691 * will need to be invalidated at next use.
2692 */
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002693 if (write) {
2694 ret = i915_gem_object_wait_rendering(obj);
2695 if (ret)
2696 return ret;
2697
Eric Anholte47c68e2008-11-14 13:35:19 -08002698 obj->read_domains &= I915_GEM_DOMAIN_GTT;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002699 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002700
Eric Anholte47c68e2008-11-14 13:35:19 -08002701 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002702
2703 /* It should now be out of any other write domains, and we can update
2704 * the domain values for our changes.
2705 */
2706 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2707 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002708 if (write) {
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002709 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002710 obj_priv->dirty = 1;
2711 }
2712
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002713 trace_i915_gem_object_change_domain(obj,
2714 old_read_domains,
2715 old_write_domain);
2716
Eric Anholte47c68e2008-11-14 13:35:19 -08002717 return 0;
2718}
2719
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002720/*
2721 * Prepare buffer for display plane. Use uninterruptible for possible flush
2722 * wait, as in modesetting process we're not supposed to be interrupted.
2723 */
2724int
2725i915_gem_object_set_to_display_plane(struct drm_gem_object *obj)
2726{
Daniel Vetter23010e42010-03-08 13:35:02 +01002727 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002728 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002729 int ret;
2730
2731 /* Not valid to be called on unbound objects. */
2732 if (obj_priv->gtt_space == NULL)
2733 return -EINVAL;
2734
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002735 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Daniel Vettere35a41d2010-02-11 22:13:59 +01002736 if (ret != 0)
2737 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002738
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002739 i915_gem_object_flush_cpu_write_domain(obj);
2740
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002741 old_read_domains = obj->read_domains;
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002742 obj->read_domains = I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002743
2744 trace_i915_gem_object_change_domain(obj,
2745 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002746 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002747
2748 return 0;
2749}
2750
Eric Anholte47c68e2008-11-14 13:35:19 -08002751/**
2752 * Moves a single object to the CPU read, and possibly write domain.
2753 *
2754 * This function returns when the move is complete, including waiting on
2755 * flushes to occur.
2756 */
2757static int
2758i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2759{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002760 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002761 int ret;
2762
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002763 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002764 if (ret != 0)
2765 return ret;
2766
2767 i915_gem_object_flush_gtt_write_domain(obj);
2768
2769 /* If we have a partially-valid cache of the object in the CPU,
2770 * finish invalidating it and free the per-page flags.
2771 */
2772 i915_gem_object_set_to_full_cpu_read_domain(obj);
2773
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002774 old_write_domain = obj->write_domain;
2775 old_read_domains = obj->read_domains;
2776
Eric Anholte47c68e2008-11-14 13:35:19 -08002777 /* Flush the CPU cache if it's still invalid. */
2778 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2779 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002780
2781 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2782 }
2783
2784 /* It should now be out of any other write domains, and we can update
2785 * the domain values for our changes.
2786 */
2787 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2788
2789 /* If we're writing through the CPU, then the GPU read domains will
2790 * need to be invalidated at next use.
2791 */
2792 if (write) {
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002793 ret = i915_gem_object_wait_rendering(obj);
2794 if (ret)
2795 return ret;
2796
Eric Anholte47c68e2008-11-14 13:35:19 -08002797 obj->read_domains &= I915_GEM_DOMAIN_CPU;
2798 obj->write_domain = I915_GEM_DOMAIN_CPU;
2799 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002800
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002801 trace_i915_gem_object_change_domain(obj,
2802 old_read_domains,
2803 old_write_domain);
2804
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002805 return 0;
2806}
2807
Eric Anholt673a3942008-07-30 12:06:12 -07002808/*
2809 * Set the next domain for the specified object. This
2810 * may not actually perform the necessary flushing/invaliding though,
2811 * as that may want to be batched with other set_domain operations
2812 *
2813 * This is (we hope) the only really tricky part of gem. The goal
2814 * is fairly simple -- track which caches hold bits of the object
2815 * and make sure they remain coherent. A few concrete examples may
2816 * help to explain how it works. For shorthand, we use the notation
2817 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2818 * a pair of read and write domain masks.
2819 *
2820 * Case 1: the batch buffer
2821 *
2822 * 1. Allocated
2823 * 2. Written by CPU
2824 * 3. Mapped to GTT
2825 * 4. Read by GPU
2826 * 5. Unmapped from GTT
2827 * 6. Freed
2828 *
2829 * Let's take these a step at a time
2830 *
2831 * 1. Allocated
2832 * Pages allocated from the kernel may still have
2833 * cache contents, so we set them to (CPU, CPU) always.
2834 * 2. Written by CPU (using pwrite)
2835 * The pwrite function calls set_domain (CPU, CPU) and
2836 * this function does nothing (as nothing changes)
2837 * 3. Mapped by GTT
2838 * This function asserts that the object is not
2839 * currently in any GPU-based read or write domains
2840 * 4. Read by GPU
2841 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2842 * As write_domain is zero, this function adds in the
2843 * current read domains (CPU+COMMAND, 0).
2844 * flush_domains is set to CPU.
2845 * invalidate_domains is set to COMMAND
2846 * clflush is run to get data out of the CPU caches
2847 * then i915_dev_set_domain calls i915_gem_flush to
2848 * emit an MI_FLUSH and drm_agp_chipset_flush
2849 * 5. Unmapped from GTT
2850 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2851 * flush_domains and invalidate_domains end up both zero
2852 * so no flushing/invalidating happens
2853 * 6. Freed
2854 * yay, done
2855 *
2856 * Case 2: The shared render buffer
2857 *
2858 * 1. Allocated
2859 * 2. Mapped to GTT
2860 * 3. Read/written by GPU
2861 * 4. set_domain to (CPU,CPU)
2862 * 5. Read/written by CPU
2863 * 6. Read/written by GPU
2864 *
2865 * 1. Allocated
2866 * Same as last example, (CPU, CPU)
2867 * 2. Mapped to GTT
2868 * Nothing changes (assertions find that it is not in the GPU)
2869 * 3. Read/written by GPU
2870 * execbuffer calls set_domain (RENDER, RENDER)
2871 * flush_domains gets CPU
2872 * invalidate_domains gets GPU
2873 * clflush (obj)
2874 * MI_FLUSH and drm_agp_chipset_flush
2875 * 4. set_domain (CPU, CPU)
2876 * flush_domains gets GPU
2877 * invalidate_domains gets CPU
2878 * wait_rendering (obj) to make sure all drawing is complete.
2879 * This will include an MI_FLUSH to get the data from GPU
2880 * to memory
2881 * clflush (obj) to invalidate the CPU cache
2882 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
2883 * 5. Read/written by CPU
2884 * cache lines are loaded and dirtied
2885 * 6. Read written by GPU
2886 * Same as last GPU access
2887 *
2888 * Case 3: The constant buffer
2889 *
2890 * 1. Allocated
2891 * 2. Written by CPU
2892 * 3. Read by GPU
2893 * 4. Updated (written) by CPU again
2894 * 5. Read by GPU
2895 *
2896 * 1. Allocated
2897 * (CPU, CPU)
2898 * 2. Written by CPU
2899 * (CPU, CPU)
2900 * 3. Read by GPU
2901 * (CPU+RENDER, 0)
2902 * flush_domains = CPU
2903 * invalidate_domains = RENDER
2904 * clflush (obj)
2905 * MI_FLUSH
2906 * drm_agp_chipset_flush
2907 * 4. Updated (written) by CPU again
2908 * (CPU, CPU)
2909 * flush_domains = 0 (no previous write domain)
2910 * invalidate_domains = 0 (no new read domains)
2911 * 5. Read by GPU
2912 * (CPU+RENDER, 0)
2913 * flush_domains = CPU
2914 * invalidate_domains = RENDER
2915 * clflush (obj)
2916 * MI_FLUSH
2917 * drm_agp_chipset_flush
2918 */
Keith Packardc0d90822008-11-20 23:11:08 -08002919static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08002920i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002921{
2922 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002923 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002924 uint32_t invalidate_domains = 0;
2925 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002926 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002927
Eric Anholt8b0e3782009-02-19 14:40:50 -08002928 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
2929 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07002930
Jesse Barnes652c3932009-08-17 13:31:43 -07002931 intel_mark_busy(dev, obj);
2932
Eric Anholt673a3942008-07-30 12:06:12 -07002933#if WATCH_BUF
2934 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
2935 __func__, obj,
Eric Anholt8b0e3782009-02-19 14:40:50 -08002936 obj->read_domains, obj->pending_read_domains,
2937 obj->write_domain, obj->pending_write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07002938#endif
2939 /*
2940 * If the object isn't moving to a new write domain,
2941 * let the object stay in multiple read domains
2942 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002943 if (obj->pending_write_domain == 0)
2944 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002945 else
2946 obj_priv->dirty = 1;
2947
2948 /*
2949 * Flush the current write domain if
2950 * the new read domains don't match. Invalidate
2951 * any read domains which differ from the old
2952 * write domain
2953 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002954 if (obj->write_domain &&
2955 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07002956 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08002957 invalidate_domains |=
2958 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07002959 }
2960 /*
2961 * Invalidate any read caches which may have
2962 * stale data. That is, any new read domains.
2963 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08002964 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002965 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
2966#if WATCH_BUF
2967 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
2968 __func__, flush_domains, invalidate_domains);
2969#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002970 i915_gem_clflush_object(obj);
2971 }
2972
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002973 old_read_domains = obj->read_domains;
2974
Eric Anholtefbeed92009-02-19 14:54:51 -08002975 /* The actual obj->write_domain will be updated with
2976 * pending_write_domain after we emit the accumulated flush for all
2977 * of our domain changes in execbuffers (which clears objects'
2978 * write_domains). So if we have a current write domain that we
2979 * aren't changing, set pending_write_domain to that.
2980 */
2981 if (flush_domains == 0 && obj->pending_write_domain == 0)
2982 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08002983 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07002984
2985 dev->invalidate_domains |= invalidate_domains;
2986 dev->flush_domains |= flush_domains;
2987#if WATCH_BUF
2988 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
2989 __func__,
2990 obj->read_domains, obj->write_domain,
2991 dev->invalidate_domains, dev->flush_domains);
2992#endif
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002993
2994 trace_i915_gem_object_change_domain(obj,
2995 old_read_domains,
2996 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07002997}
2998
2999/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003000 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003001 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003002 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3003 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3004 */
3005static void
3006i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3007{
Daniel Vetter23010e42010-03-08 13:35:02 +01003008 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003009
3010 if (!obj_priv->page_cpu_valid)
3011 return;
3012
3013 /* If we're partially in the CPU read domain, finish moving it in.
3014 */
3015 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3016 int i;
3017
3018 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3019 if (obj_priv->page_cpu_valid[i])
3020 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003021 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003022 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003023 }
3024
3025 /* Free the page_cpu_valid mappings which are now stale, whether
3026 * or not we've got I915_GEM_DOMAIN_CPU.
3027 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003028 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003029 obj_priv->page_cpu_valid = NULL;
3030}
3031
3032/**
3033 * Set the CPU read domain on a range of the object.
3034 *
3035 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3036 * not entirely valid. The page_cpu_valid member of the object flags which
3037 * pages have been flushed, and will be respected by
3038 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3039 * of the whole object.
3040 *
3041 * This function returns when the move is complete, including waiting on
3042 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003043 */
3044static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003045i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3046 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003047{
Daniel Vetter23010e42010-03-08 13:35:02 +01003048 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003049 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003050 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003051
Eric Anholte47c68e2008-11-14 13:35:19 -08003052 if (offset == 0 && size == obj->size)
3053 return i915_gem_object_set_to_cpu_domain(obj, 0);
3054
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003055 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003056 if (ret != 0)
3057 return ret;
3058 i915_gem_object_flush_gtt_write_domain(obj);
3059
3060 /* If we're already fully in the CPU read domain, we're done. */
3061 if (obj_priv->page_cpu_valid == NULL &&
3062 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003063 return 0;
3064
Eric Anholte47c68e2008-11-14 13:35:19 -08003065 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3066 * newly adding I915_GEM_DOMAIN_CPU
3067 */
Eric Anholt673a3942008-07-30 12:06:12 -07003068 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003069 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3070 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003071 if (obj_priv->page_cpu_valid == NULL)
3072 return -ENOMEM;
3073 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3074 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003075
3076 /* Flush the cache on any pages that are still invalid from the CPU's
3077 * perspective.
3078 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003079 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3080 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003081 if (obj_priv->page_cpu_valid[i])
3082 continue;
3083
Eric Anholt856fa192009-03-19 14:10:50 -07003084 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003085
3086 obj_priv->page_cpu_valid[i] = 1;
3087 }
3088
Eric Anholte47c68e2008-11-14 13:35:19 -08003089 /* It should now be out of any other write domains, and we can update
3090 * the domain values for our changes.
3091 */
3092 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3093
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003094 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003095 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3096
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003097 trace_i915_gem_object_change_domain(obj,
3098 old_read_domains,
3099 obj->write_domain);
3100
Eric Anholt673a3942008-07-30 12:06:12 -07003101 return 0;
3102}
3103
3104/**
Eric Anholt673a3942008-07-30 12:06:12 -07003105 * Pin an object to the GTT and evaluate the relocations landing in it.
3106 */
3107static int
3108i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3109 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003110 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003111 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003112{
3113 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003114 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003115 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003116 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003117 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003118 bool need_fence;
3119
3120 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3121 obj_priv->tiling_mode != I915_TILING_NONE;
3122
3123 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003124 if (need_fence &&
3125 !i915_gem_object_fence_offset_ok(obj,
3126 obj_priv->tiling_mode)) {
3127 ret = i915_gem_object_unbind(obj);
3128 if (ret)
3129 return ret;
3130 }
Eric Anholt673a3942008-07-30 12:06:12 -07003131
3132 /* Choose the GTT offset for our buffer and put it there. */
3133 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3134 if (ret)
3135 return ret;
3136
Jesse Barnes76446ca2009-12-17 22:05:42 -05003137 /*
3138 * Pre-965 chips need a fence register set up in order to
3139 * properly handle blits to/from tiled surfaces.
3140 */
3141 if (need_fence) {
3142 ret = i915_gem_object_get_fence_reg(obj);
3143 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003144 i915_gem_object_unpin(obj);
3145 return ret;
3146 }
3147 }
3148
Eric Anholt673a3942008-07-30 12:06:12 -07003149 entry->offset = obj_priv->gtt_offset;
3150
Eric Anholt673a3942008-07-30 12:06:12 -07003151 /* Apply the relocations, using the GTT aperture to avoid cache
3152 * flushing requirements.
3153 */
3154 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003155 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003156 struct drm_gem_object *target_obj;
3157 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003158 uint32_t reloc_val, reloc_offset;
3159 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003160
Eric Anholt673a3942008-07-30 12:06:12 -07003161 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003162 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003163 if (target_obj == NULL) {
3164 i915_gem_object_unpin(obj);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003165 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003166 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003167 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003168
Chris Wilson8542a0b2009-09-09 21:15:15 +01003169#if WATCH_RELOC
3170 DRM_INFO("%s: obj %p offset %08x target %d "
3171 "read %08x write %08x gtt %08x "
3172 "presumed %08x delta %08x\n",
3173 __func__,
3174 obj,
3175 (int) reloc->offset,
3176 (int) reloc->target_handle,
3177 (int) reloc->read_domains,
3178 (int) reloc->write_domain,
3179 (int) target_obj_priv->gtt_offset,
3180 (int) reloc->presumed_offset,
3181 reloc->delta);
3182#endif
3183
Eric Anholt673a3942008-07-30 12:06:12 -07003184 /* The target buffer should have appeared before us in the
3185 * exec_object list, so it should have a GTT space bound by now.
3186 */
3187 if (target_obj_priv->gtt_space == NULL) {
3188 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003189 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003190 drm_gem_object_unreference(target_obj);
3191 i915_gem_object_unpin(obj);
3192 return -EINVAL;
3193 }
3194
Chris Wilson8542a0b2009-09-09 21:15:15 +01003195 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003196 if (reloc->write_domain & (reloc->write_domain - 1)) {
3197 DRM_ERROR("reloc with multiple write domains: "
3198 "obj %p target %d offset %d "
3199 "read %08x write %08x",
3200 obj, reloc->target_handle,
3201 (int) reloc->offset,
3202 reloc->read_domains,
3203 reloc->write_domain);
3204 return -EINVAL;
3205 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003206 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3207 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3208 DRM_ERROR("reloc with read/write CPU domains: "
3209 "obj %p target %d offset %d "
3210 "read %08x write %08x",
3211 obj, reloc->target_handle,
3212 (int) reloc->offset,
3213 reloc->read_domains,
3214 reloc->write_domain);
3215 drm_gem_object_unreference(target_obj);
3216 i915_gem_object_unpin(obj);
3217 return -EINVAL;
3218 }
3219 if (reloc->write_domain && target_obj->pending_write_domain &&
3220 reloc->write_domain != target_obj->pending_write_domain) {
3221 DRM_ERROR("Write domain conflict: "
3222 "obj %p target %d offset %d "
3223 "new %08x old %08x\n",
3224 obj, reloc->target_handle,
3225 (int) reloc->offset,
3226 reloc->write_domain,
3227 target_obj->pending_write_domain);
3228 drm_gem_object_unreference(target_obj);
3229 i915_gem_object_unpin(obj);
3230 return -EINVAL;
3231 }
3232
3233 target_obj->pending_read_domains |= reloc->read_domains;
3234 target_obj->pending_write_domain |= reloc->write_domain;
3235
3236 /* If the relocation already has the right value in it, no
3237 * more work needs to be done.
3238 */
3239 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3240 drm_gem_object_unreference(target_obj);
3241 continue;
3242 }
3243
3244 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003245 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003246 DRM_ERROR("Relocation beyond object bounds: "
3247 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003248 obj, reloc->target_handle,
3249 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003250 drm_gem_object_unreference(target_obj);
3251 i915_gem_object_unpin(obj);
3252 return -EINVAL;
3253 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003254 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003255 DRM_ERROR("Relocation not 4-byte aligned: "
3256 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003257 obj, reloc->target_handle,
3258 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003259 drm_gem_object_unreference(target_obj);
3260 i915_gem_object_unpin(obj);
3261 return -EINVAL;
3262 }
3263
Chris Wilson8542a0b2009-09-09 21:15:15 +01003264 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003265 if (reloc->delta >= target_obj->size) {
3266 DRM_ERROR("Relocation beyond target object bounds: "
3267 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003268 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003269 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003270 drm_gem_object_unreference(target_obj);
3271 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003272 return -EINVAL;
3273 }
3274
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003275 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3276 if (ret != 0) {
3277 drm_gem_object_unreference(target_obj);
3278 i915_gem_object_unpin(obj);
3279 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003280 }
3281
3282 /* Map the page containing the relocation we're going to
3283 * perform.
3284 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003285 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003286 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3287 (reloc_offset &
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003288 ~(PAGE_SIZE - 1)),
3289 KM_USER0);
Eric Anholt3043c602008-10-02 12:24:47 -07003290 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003291 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003292 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003293
3294#if WATCH_BUF
3295 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003296 obj, (unsigned int) reloc->offset,
Eric Anholt673a3942008-07-30 12:06:12 -07003297 readl(reloc_entry), reloc_val);
3298#endif
3299 writel(reloc_val, reloc_entry);
Chris Wilsonfca3ec02010-08-04 14:34:24 +01003300 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003301
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003302 /* The updated presumed offset for this entry will be
3303 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003304 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003305 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003306
3307 drm_gem_object_unreference(target_obj);
3308 }
3309
Eric Anholt673a3942008-07-30 12:06:12 -07003310#if WATCH_BUF
3311 if (0)
3312 i915_gem_dump_object(obj, 128, __func__, ~0);
3313#endif
3314 return 0;
3315}
3316
Eric Anholt673a3942008-07-30 12:06:12 -07003317/* Throttle our rendering by waiting until the ring has completed our requests
3318 * emitted over 20 msec ago.
3319 *
Eric Anholtb9624422009-06-03 07:27:35 +00003320 * Note that if we were to use the current jiffies each time around the loop,
3321 * we wouldn't escape the function with any frames outstanding if the time to
3322 * render a frame was over 20ms.
3323 *
Eric Anholt673a3942008-07-30 12:06:12 -07003324 * This should get us reasonable parallelism between CPU and GPU but also
3325 * relatively low latency when blocking on a particular request to finish.
3326 */
3327static int
3328i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3329{
3330 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3331 int ret = 0;
Eric Anholtb9624422009-06-03 07:27:35 +00003332 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Eric Anholt673a3942008-07-30 12:06:12 -07003333
3334 mutex_lock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003335 while (!list_empty(&i915_file_priv->mm.request_list)) {
3336 struct drm_i915_gem_request *request;
3337
3338 request = list_first_entry(&i915_file_priv->mm.request_list,
3339 struct drm_i915_gem_request,
3340 client_list);
3341
3342 if (time_after_eq(request->emitted_jiffies, recent_enough))
3343 break;
3344
Zou Nan hai852835f2010-05-21 09:08:56 +08003345 ret = i915_wait_request(dev, request->seqno, request->ring);
Eric Anholtb9624422009-06-03 07:27:35 +00003346 if (ret != 0)
3347 break;
3348 }
Eric Anholt673a3942008-07-30 12:06:12 -07003349 mutex_unlock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003350
Eric Anholt673a3942008-07-30 12:06:12 -07003351 return ret;
3352}
3353
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003354static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003355i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003356 uint32_t buffer_count,
3357 struct drm_i915_gem_relocation_entry **relocs)
3358{
3359 uint32_t reloc_count = 0, reloc_index = 0, i;
3360 int ret;
3361
3362 *relocs = NULL;
3363 for (i = 0; i < buffer_count; i++) {
3364 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3365 return -EINVAL;
3366 reloc_count += exec_list[i].relocation_count;
3367 }
3368
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003369 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003370 if (*relocs == NULL) {
3371 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003372 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003373 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003374
3375 for (i = 0; i < buffer_count; i++) {
3376 struct drm_i915_gem_relocation_entry __user *user_relocs;
3377
3378 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3379
3380 ret = copy_from_user(&(*relocs)[reloc_index],
3381 user_relocs,
3382 exec_list[i].relocation_count *
3383 sizeof(**relocs));
3384 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003385 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003386 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003387 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003388 }
3389
3390 reloc_index += exec_list[i].relocation_count;
3391 }
3392
Florian Mickler2bc43b52009-04-06 22:55:41 +02003393 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003394}
3395
3396static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003397i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003398 uint32_t buffer_count,
3399 struct drm_i915_gem_relocation_entry *relocs)
3400{
3401 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003402 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003403
Chris Wilson93533c22010-01-31 10:40:48 +00003404 if (relocs == NULL)
3405 return 0;
3406
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003407 for (i = 0; i < buffer_count; i++) {
3408 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003409 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003410
3411 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3412
Florian Mickler2bc43b52009-04-06 22:55:41 +02003413 unwritten = copy_to_user(user_relocs,
3414 &relocs[reloc_count],
3415 exec_list[i].relocation_count *
3416 sizeof(*relocs));
3417
3418 if (unwritten) {
3419 ret = -EFAULT;
3420 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003421 }
3422
3423 reloc_count += exec_list[i].relocation_count;
3424 }
3425
Florian Mickler2bc43b52009-04-06 22:55:41 +02003426err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003427 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003428
3429 return ret;
3430}
3431
Chris Wilson83d60792009-06-06 09:45:57 +01003432static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003433i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003434 uint64_t exec_offset)
3435{
3436 uint32_t exec_start, exec_len;
3437
3438 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3439 exec_len = (uint32_t) exec->batch_len;
3440
3441 if ((exec_start | exec_len) & 0x7)
3442 return -EINVAL;
3443
3444 if (!exec_start)
3445 return -EINVAL;
3446
3447 return 0;
3448}
3449
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003450static int
3451i915_gem_wait_for_pending_flip(struct drm_device *dev,
3452 struct drm_gem_object **object_list,
3453 int count)
3454{
3455 drm_i915_private_t *dev_priv = dev->dev_private;
3456 struct drm_i915_gem_object *obj_priv;
3457 DEFINE_WAIT(wait);
3458 int i, ret = 0;
3459
3460 for (;;) {
3461 prepare_to_wait(&dev_priv->pending_flip_queue,
3462 &wait, TASK_INTERRUPTIBLE);
3463 for (i = 0; i < count; i++) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003464 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003465 if (atomic_read(&obj_priv->pending_flip) > 0)
3466 break;
3467 }
3468 if (i == count)
3469 break;
3470
3471 if (!signal_pending(current)) {
3472 mutex_unlock(&dev->struct_mutex);
3473 schedule();
3474 mutex_lock(&dev->struct_mutex);
3475 continue;
3476 }
3477 ret = -ERESTARTSYS;
3478 break;
3479 }
3480 finish_wait(&dev_priv->pending_flip_queue, &wait);
3481
3482 return ret;
3483}
3484
Chris Wilson8dc5d142010-08-12 12:36:12 +01003485static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003486i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3487 struct drm_file *file_priv,
3488 struct drm_i915_gem_execbuffer2 *args,
3489 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003490{
3491 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003492 struct drm_gem_object **object_list = NULL;
3493 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003494 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003495 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003496 struct drm_i915_gem_relocation_entry *relocs = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003497 struct drm_i915_gem_request *request = NULL;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003498 int ret = 0, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003499 uint64_t exec_offset;
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003500 uint32_t seqno, reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003501 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003502
Zou Nan hai852835f2010-05-21 09:08:56 +08003503 struct intel_ring_buffer *ring = NULL;
3504
Eric Anholt673a3942008-07-30 12:06:12 -07003505#if WATCH_EXEC
3506 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3507 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3508#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003509 if (args->flags & I915_EXEC_BSD) {
3510 if (!HAS_BSD(dev)) {
3511 DRM_ERROR("execbuf with wrong flag\n");
3512 return -EINVAL;
3513 }
3514 ring = &dev_priv->bsd_ring;
3515 } else {
3516 ring = &dev_priv->render_ring;
3517 }
3518
Eric Anholt4f481ed2008-09-10 14:22:49 -07003519 if (args->buffer_count < 1) {
3520 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3521 return -EINVAL;
3522 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003523 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003524 if (object_list == NULL) {
3525 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003526 args->buffer_count);
3527 ret = -ENOMEM;
3528 goto pre_mutex_err;
3529 }
Eric Anholt673a3942008-07-30 12:06:12 -07003530
Eric Anholt201361a2009-03-11 12:30:04 -07003531 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003532 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3533 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003534 if (cliprects == NULL) {
3535 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003536 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003537 }
Eric Anholt201361a2009-03-11 12:30:04 -07003538
3539 ret = copy_from_user(cliprects,
3540 (struct drm_clip_rect __user *)
3541 (uintptr_t) args->cliprects_ptr,
3542 sizeof(*cliprects) * args->num_cliprects);
3543 if (ret != 0) {
3544 DRM_ERROR("copy %d cliprects failed: %d\n",
3545 args->num_cliprects, ret);
Dan Carpenterc877cdce2010-06-23 19:03:01 +02003546 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003547 goto pre_mutex_err;
3548 }
3549 }
3550
Chris Wilson8dc5d142010-08-12 12:36:12 +01003551 request = kzalloc(sizeof(*request), GFP_KERNEL);
3552 if (request == NULL) {
3553 ret = -ENOMEM;
3554 goto pre_mutex_err;
3555 }
3556
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003557 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3558 &relocs);
3559 if (ret != 0)
3560 goto pre_mutex_err;
3561
Eric Anholt673a3942008-07-30 12:06:12 -07003562 mutex_lock(&dev->struct_mutex);
3563
3564 i915_verify_inactive(dev, __FILE__, __LINE__);
3565
Ben Gamariba1234d2009-09-14 17:48:47 -04003566 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003567 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003568 ret = -EIO;
3569 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003570 }
3571
3572 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003573 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003574 ret = -EBUSY;
3575 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003576 }
3577
Keith Packardac94a962008-11-20 23:30:27 -08003578 /* Look up object handles */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003579 flips = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003580 for (i = 0; i < args->buffer_count; i++) {
3581 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3582 exec_list[i].handle);
3583 if (object_list[i] == NULL) {
3584 DRM_ERROR("Invalid object handle %d at index %d\n",
3585 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003586 /* prevent error path from reading uninitialized data */
3587 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003588 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003589 goto err;
3590 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003591
Daniel Vetter23010e42010-03-08 13:35:02 +01003592 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003593 if (obj_priv->in_execbuffer) {
3594 DRM_ERROR("Object %p appears more than once in object list\n",
3595 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003596 /* prevent error path from reading uninitialized data */
3597 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003598 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003599 goto err;
3600 }
3601 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003602 flips += atomic_read(&obj_priv->pending_flip);
3603 }
3604
3605 if (flips > 0) {
3606 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3607 args->buffer_count);
3608 if (ret)
3609 goto err;
Keith Packardac94a962008-11-20 23:30:27 -08003610 }
Eric Anholt673a3942008-07-30 12:06:12 -07003611
Keith Packardac94a962008-11-20 23:30:27 -08003612 /* Pin and relocate */
3613 for (pin_tries = 0; ; pin_tries++) {
3614 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003615 reloc_index = 0;
3616
Keith Packardac94a962008-11-20 23:30:27 -08003617 for (i = 0; i < args->buffer_count; i++) {
3618 object_list[i]->pending_read_domains = 0;
3619 object_list[i]->pending_write_domain = 0;
3620 ret = i915_gem_object_pin_and_relocate(object_list[i],
3621 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003622 &exec_list[i],
3623 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003624 if (ret)
3625 break;
3626 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003627 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003628 }
3629 /* success */
3630 if (ret == 0)
3631 break;
3632
3633 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003634 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003635 if (ret != -ERESTARTSYS) {
3636 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003637 int num_fences = 0;
3638 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson43b27f42010-07-02 08:57:15 +01003639 obj_priv = to_intel_bo(object_list[i]);
Chris Wilson3d1cc472010-05-27 13:18:19 +01003640
Chris Wilson07f73f62009-09-14 16:50:30 +01003641 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003642 num_fences +=
3643 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3644 obj_priv->tiling_mode != I915_TILING_NONE;
3645 }
3646 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003647 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003648 total_size, num_fences,
3649 ret);
Chris Wilson07f73f62009-09-14 16:50:30 +01003650 DRM_ERROR("%d objects [%d pinned], "
3651 "%d object bytes [%d pinned], "
3652 "%d/%d gtt bytes\n",
3653 atomic_read(&dev->object_count),
3654 atomic_read(&dev->pin_count),
3655 atomic_read(&dev->object_memory),
3656 atomic_read(&dev->pin_memory),
3657 atomic_read(&dev->gtt_memory),
3658 dev->gtt_total);
3659 }
Eric Anholt673a3942008-07-30 12:06:12 -07003660 goto err;
3661 }
Keith Packardac94a962008-11-20 23:30:27 -08003662
3663 /* unpin all of our buffers */
3664 for (i = 0; i < pinned; i++)
3665 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003666 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003667
3668 /* evict everyone we can from the aperture */
3669 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003670 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003671 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003672 }
3673
3674 /* Set the pending read domains for the batch buffer to COMMAND */
3675 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003676 if (batch_obj->pending_write_domain) {
3677 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3678 ret = -EINVAL;
3679 goto err;
3680 }
3681 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003682
Chris Wilson83d60792009-06-06 09:45:57 +01003683 /* Sanity check the batch buffer, prior to moving objects */
3684 exec_offset = exec_list[args->buffer_count - 1].offset;
3685 ret = i915_gem_check_execbuffer (args, exec_offset);
3686 if (ret != 0) {
3687 DRM_ERROR("execbuf with invalid offset/length\n");
3688 goto err;
3689 }
3690
Eric Anholt673a3942008-07-30 12:06:12 -07003691 i915_verify_inactive(dev, __FILE__, __LINE__);
3692
Keith Packard646f0f62008-11-20 23:23:03 -08003693 /* Zero the global flush/invalidate flags. These
3694 * will be modified as new domains are computed
3695 * for each object
3696 */
3697 dev->invalidate_domains = 0;
3698 dev->flush_domains = 0;
3699
Eric Anholt673a3942008-07-30 12:06:12 -07003700 for (i = 0; i < args->buffer_count; i++) {
3701 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003702
Keith Packard646f0f62008-11-20 23:23:03 -08003703 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003704 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003705 }
3706
3707 i915_verify_inactive(dev, __FILE__, __LINE__);
3708
Keith Packard646f0f62008-11-20 23:23:03 -08003709 if (dev->invalidate_domains | dev->flush_domains) {
3710#if WATCH_EXEC
3711 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3712 __func__,
3713 dev->invalidate_domains,
3714 dev->flush_domains);
3715#endif
3716 i915_gem_flush(dev,
3717 dev->invalidate_domains,
3718 dev->flush_domains);
Daniel Vettera6910432010-02-02 17:08:37 +01003719 }
3720
3721 if (dev_priv->render_ring.outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01003722 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->render_ring);
Daniel Vettera6910432010-02-02 17:08:37 +01003723 dev_priv->render_ring.outstanding_lazy_request = false;
3724 }
3725 if (dev_priv->bsd_ring.outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01003726 (void)i915_add_request(dev, file_priv, NULL, &dev_priv->bsd_ring);
Daniel Vettera6910432010-02-02 17:08:37 +01003727 dev_priv->bsd_ring.outstanding_lazy_request = false;
Keith Packard646f0f62008-11-20 23:23:03 -08003728 }
Eric Anholt673a3942008-07-30 12:06:12 -07003729
Eric Anholtefbeed92009-02-19 14:54:51 -08003730 for (i = 0; i < args->buffer_count; i++) {
3731 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003732 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003733 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003734
3735 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003736 if (obj->write_domain)
3737 list_move_tail(&obj_priv->gpu_write_list,
3738 &dev_priv->mm.gpu_write_list);
3739 else
3740 list_del_init(&obj_priv->gpu_write_list);
3741
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003742 trace_i915_gem_object_change_domain(obj,
3743 obj->read_domains,
3744 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003745 }
3746
Eric Anholt673a3942008-07-30 12:06:12 -07003747 i915_verify_inactive(dev, __FILE__, __LINE__);
3748
3749#if WATCH_COHERENCY
3750 for (i = 0; i < args->buffer_count; i++) {
3751 i915_gem_object_check_coherency(object_list[i],
3752 exec_list[i].handle);
3753 }
3754#endif
3755
Eric Anholt673a3942008-07-30 12:06:12 -07003756#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003757 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003758 args->batch_len,
3759 __func__,
3760 ~0);
3761#endif
3762
Eric Anholt673a3942008-07-30 12:06:12 -07003763 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003764 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3765 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003766 if (ret) {
3767 DRM_ERROR("dispatch failed %d\n", ret);
3768 goto err;
3769 }
3770
3771 /*
3772 * Ensure that the commands in the batch buffer are
3773 * finished before the interrupt fires
3774 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003775 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003776
3777 i915_verify_inactive(dev, __FILE__, __LINE__);
3778
Daniel Vetter617dbe22010-02-11 22:16:02 +01003779 for (i = 0; i < args->buffer_count; i++) {
3780 struct drm_gem_object *obj = object_list[i];
3781 obj_priv = to_intel_bo(obj);
3782
3783 i915_gem_object_move_to_active(obj, ring);
3784#if WATCH_LRU
3785 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3786#endif
3787 }
3788
Eric Anholt673a3942008-07-30 12:06:12 -07003789 /*
3790 * Get a seqno representing the execution of the current buffer,
3791 * which we can wait on. We would like to mitigate these interrupts,
3792 * likely by only creating seqnos occasionally (so that we have
3793 * *some* interrupts representing completion of buffers that we can
3794 * wait on when trying to clear up gtt space).
3795 */
Chris Wilson8dc5d142010-08-12 12:36:12 +01003796 seqno = i915_add_request(dev, file_priv, request, ring);
3797 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003798
Eric Anholt673a3942008-07-30 12:06:12 -07003799#if WATCH_LRU
3800 i915_dump_lru(dev, __func__);
3801#endif
3802
3803 i915_verify_inactive(dev, __FILE__, __LINE__);
3804
Eric Anholt673a3942008-07-30 12:06:12 -07003805err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003806 for (i = 0; i < pinned; i++)
3807 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003808
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003809 for (i = 0; i < args->buffer_count; i++) {
3810 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003811 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003812 obj_priv->in_execbuffer = false;
3813 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003814 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003815 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003816
Eric Anholt673a3942008-07-30 12:06:12 -07003817 mutex_unlock(&dev->struct_mutex);
3818
Chris Wilson93533c22010-01-31 10:40:48 +00003819pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003820 /* Copy the updated relocations out regardless of current error
3821 * state. Failure to update the relocs would mean that the next
3822 * time userland calls execbuf, it would do so with presumed offset
3823 * state that didn't match the actual object state.
3824 */
3825 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
3826 relocs);
3827 if (ret2 != 0) {
3828 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
3829
3830 if (ret == 0)
3831 ret = ret2;
3832 }
3833
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003834 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003835 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003836 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003837
3838 return ret;
3839}
3840
Jesse Barnes76446ca2009-12-17 22:05:42 -05003841/*
3842 * Legacy execbuffer just creates an exec2 list from the original exec object
3843 * list array and passes it to the real function.
3844 */
3845int
3846i915_gem_execbuffer(struct drm_device *dev, void *data,
3847 struct drm_file *file_priv)
3848{
3849 struct drm_i915_gem_execbuffer *args = data;
3850 struct drm_i915_gem_execbuffer2 exec2;
3851 struct drm_i915_gem_exec_object *exec_list = NULL;
3852 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3853 int ret, i;
3854
3855#if WATCH_EXEC
3856 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3857 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3858#endif
3859
3860 if (args->buffer_count < 1) {
3861 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3862 return -EINVAL;
3863 }
3864
3865 /* Copy in the exec list from userland */
3866 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3867 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3868 if (exec_list == NULL || exec2_list == NULL) {
3869 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3870 args->buffer_count);
3871 drm_free_large(exec_list);
3872 drm_free_large(exec2_list);
3873 return -ENOMEM;
3874 }
3875 ret = copy_from_user(exec_list,
3876 (struct drm_i915_relocation_entry __user *)
3877 (uintptr_t) args->buffers_ptr,
3878 sizeof(*exec_list) * args->buffer_count);
3879 if (ret != 0) {
3880 DRM_ERROR("copy %d exec entries failed %d\n",
3881 args->buffer_count, ret);
3882 drm_free_large(exec_list);
3883 drm_free_large(exec2_list);
3884 return -EFAULT;
3885 }
3886
3887 for (i = 0; i < args->buffer_count; i++) {
3888 exec2_list[i].handle = exec_list[i].handle;
3889 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3890 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3891 exec2_list[i].alignment = exec_list[i].alignment;
3892 exec2_list[i].offset = exec_list[i].offset;
3893 if (!IS_I965G(dev))
3894 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3895 else
3896 exec2_list[i].flags = 0;
3897 }
3898
3899 exec2.buffers_ptr = args->buffers_ptr;
3900 exec2.buffer_count = args->buffer_count;
3901 exec2.batch_start_offset = args->batch_start_offset;
3902 exec2.batch_len = args->batch_len;
3903 exec2.DR1 = args->DR1;
3904 exec2.DR4 = args->DR4;
3905 exec2.num_cliprects = args->num_cliprects;
3906 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08003907 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003908
3909 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3910 if (!ret) {
3911 /* Copy the new buffer offsets back to the user's exec list. */
3912 for (i = 0; i < args->buffer_count; i++)
3913 exec_list[i].offset = exec2_list[i].offset;
3914 /* ... and back out to userspace */
3915 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3916 (uintptr_t) args->buffers_ptr,
3917 exec_list,
3918 sizeof(*exec_list) * args->buffer_count);
3919 if (ret) {
3920 ret = -EFAULT;
3921 DRM_ERROR("failed to copy %d exec entries "
3922 "back to user (%d)\n",
3923 args->buffer_count, ret);
3924 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003925 }
3926
3927 drm_free_large(exec_list);
3928 drm_free_large(exec2_list);
3929 return ret;
3930}
3931
3932int
3933i915_gem_execbuffer2(struct drm_device *dev, void *data,
3934 struct drm_file *file_priv)
3935{
3936 struct drm_i915_gem_execbuffer2 *args = data;
3937 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3938 int ret;
3939
3940#if WATCH_EXEC
3941 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3942 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3943#endif
3944
3945 if (args->buffer_count < 1) {
3946 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
3947 return -EINVAL;
3948 }
3949
3950 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3951 if (exec2_list == NULL) {
3952 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3953 args->buffer_count);
3954 return -ENOMEM;
3955 }
3956 ret = copy_from_user(exec2_list,
3957 (struct drm_i915_relocation_entry __user *)
3958 (uintptr_t) args->buffers_ptr,
3959 sizeof(*exec2_list) * args->buffer_count);
3960 if (ret != 0) {
3961 DRM_ERROR("copy %d exec entries failed %d\n",
3962 args->buffer_count, ret);
3963 drm_free_large(exec2_list);
3964 return -EFAULT;
3965 }
3966
3967 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
3968 if (!ret) {
3969 /* Copy the new buffer offsets back to the user's exec list. */
3970 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3971 (uintptr_t) args->buffers_ptr,
3972 exec2_list,
3973 sizeof(*exec2_list) * args->buffer_count);
3974 if (ret) {
3975 ret = -EFAULT;
3976 DRM_ERROR("failed to copy %d exec entries "
3977 "back to user (%d)\n",
3978 args->buffer_count, ret);
3979 }
3980 }
3981
3982 drm_free_large(exec2_list);
3983 return ret;
3984}
3985
Eric Anholt673a3942008-07-30 12:06:12 -07003986int
3987i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
3988{
3989 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01003990 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003991 int ret;
3992
Daniel Vetter778c3542010-05-13 11:49:44 +02003993 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
3994
Eric Anholt673a3942008-07-30 12:06:12 -07003995 i915_verify_inactive(dev, __FILE__, __LINE__);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003996
3997 if (obj_priv->gtt_space != NULL) {
3998 if (alignment == 0)
3999 alignment = i915_gem_get_gtt_alignment(obj);
4000 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004001 WARN(obj_priv->pin_count,
4002 "bo is already pinned with incorrect alignment:"
4003 " offset=%x, req.alignment=%x\n",
4004 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004005 ret = i915_gem_object_unbind(obj);
4006 if (ret)
4007 return ret;
4008 }
4009 }
4010
Eric Anholt673a3942008-07-30 12:06:12 -07004011 if (obj_priv->gtt_space == NULL) {
4012 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004013 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004014 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004015 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004016
Eric Anholt673a3942008-07-30 12:06:12 -07004017 obj_priv->pin_count++;
4018
4019 /* If the object is not active and not pending a flush,
4020 * remove it from the inactive list
4021 */
4022 if (obj_priv->pin_count == 1) {
4023 atomic_inc(&dev->pin_count);
4024 atomic_add(obj->size, &dev->pin_memory);
4025 if (!obj_priv->active &&
Chris Wilsonbf1a1092010-08-07 11:01:20 +01004026 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004027 list_del_init(&obj_priv->list);
4028 }
4029 i915_verify_inactive(dev, __FILE__, __LINE__);
4030
4031 return 0;
4032}
4033
4034void
4035i915_gem_object_unpin(struct drm_gem_object *obj)
4036{
4037 struct drm_device *dev = obj->dev;
4038 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004039 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004040
4041 i915_verify_inactive(dev, __FILE__, __LINE__);
4042 obj_priv->pin_count--;
4043 BUG_ON(obj_priv->pin_count < 0);
4044 BUG_ON(obj_priv->gtt_space == NULL);
4045
4046 /* If the object is no longer pinned, and is
4047 * neither active nor being flushed, then stick it on
4048 * the inactive list
4049 */
4050 if (obj_priv->pin_count == 0) {
4051 if (!obj_priv->active &&
Chris Wilson21d509e2009-06-06 09:46:02 +01004052 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004053 list_move_tail(&obj_priv->list,
4054 &dev_priv->mm.inactive_list);
4055 atomic_dec(&dev->pin_count);
4056 atomic_sub(obj->size, &dev->pin_memory);
4057 }
4058 i915_verify_inactive(dev, __FILE__, __LINE__);
4059}
4060
4061int
4062i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4063 struct drm_file *file_priv)
4064{
4065 struct drm_i915_gem_pin *args = data;
4066 struct drm_gem_object *obj;
4067 struct drm_i915_gem_object *obj_priv;
4068 int ret;
4069
4070 mutex_lock(&dev->struct_mutex);
4071
4072 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4073 if (obj == NULL) {
4074 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4075 args->handle);
4076 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004077 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004078 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004079 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004080
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004081 if (obj_priv->madv != I915_MADV_WILLNEED) {
4082 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004083 drm_gem_object_unreference(obj);
4084 mutex_unlock(&dev->struct_mutex);
4085 return -EINVAL;
4086 }
4087
Jesse Barnes79e53942008-11-07 14:24:08 -08004088 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4089 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4090 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004091 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004092 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004093 return -EINVAL;
4094 }
4095
4096 obj_priv->user_pin_count++;
4097 obj_priv->pin_filp = file_priv;
4098 if (obj_priv->user_pin_count == 1) {
4099 ret = i915_gem_object_pin(obj, args->alignment);
4100 if (ret != 0) {
4101 drm_gem_object_unreference(obj);
4102 mutex_unlock(&dev->struct_mutex);
4103 return ret;
4104 }
Eric Anholt673a3942008-07-30 12:06:12 -07004105 }
4106
4107 /* XXX - flush the CPU caches for pinned objects
4108 * as the X server doesn't manage domains yet
4109 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004110 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004111 args->offset = obj_priv->gtt_offset;
4112 drm_gem_object_unreference(obj);
4113 mutex_unlock(&dev->struct_mutex);
4114
4115 return 0;
4116}
4117
4118int
4119i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4120 struct drm_file *file_priv)
4121{
4122 struct drm_i915_gem_pin *args = data;
4123 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004124 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07004125
4126 mutex_lock(&dev->struct_mutex);
4127
4128 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4129 if (obj == NULL) {
4130 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4131 args->handle);
4132 mutex_unlock(&dev->struct_mutex);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004133 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004134 }
4135
Daniel Vetter23010e42010-03-08 13:35:02 +01004136 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004137 if (obj_priv->pin_filp != file_priv) {
4138 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4139 args->handle);
4140 drm_gem_object_unreference(obj);
4141 mutex_unlock(&dev->struct_mutex);
4142 return -EINVAL;
4143 }
4144 obj_priv->user_pin_count--;
4145 if (obj_priv->user_pin_count == 0) {
4146 obj_priv->pin_filp = NULL;
4147 i915_gem_object_unpin(obj);
4148 }
Eric Anholt673a3942008-07-30 12:06:12 -07004149
4150 drm_gem_object_unreference(obj);
4151 mutex_unlock(&dev->struct_mutex);
4152 return 0;
4153}
4154
4155int
4156i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4157 struct drm_file *file_priv)
4158{
4159 struct drm_i915_gem_busy *args = data;
4160 struct drm_gem_object *obj;
4161 struct drm_i915_gem_object *obj_priv;
4162
Eric Anholt673a3942008-07-30 12:06:12 -07004163 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4164 if (obj == NULL) {
4165 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4166 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004167 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07004168 }
4169
Chris Wilsonb1ce7862009-06-06 09:46:00 +01004170 mutex_lock(&dev->struct_mutex);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004171
Chris Wilson0be555b2010-08-04 15:36:30 +01004172 /* Count all active objects as busy, even if they are currently not used
4173 * by the gpu. Users of this interface expect objects to eventually
4174 * become non-busy without any further actions, therefore emit any
4175 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004176 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004177 obj_priv = to_intel_bo(obj);
4178 args->busy = obj_priv->active;
4179 if (args->busy) {
4180 /* Unconditionally flush objects, even when the gpu still uses this
4181 * object. Userspace calling this function indicates that it wants to
4182 * use this buffer rather sooner than later, so issuing the required
4183 * flush earlier is beneficial.
4184 */
4185 if (obj->write_domain) {
4186 i915_gem_flush(dev, 0, obj->write_domain);
Chris Wilson8dc5d142010-08-12 12:36:12 +01004187 (void)i915_add_request(dev, file_priv, NULL, obj_priv->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01004188 }
4189
4190 /* Update the active list for the hardware's current position.
4191 * Otherwise this only updates on a delayed timer or when irqs
4192 * are actually unmasked, and our working set ends up being
4193 * larger than required.
4194 */
4195 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4196
4197 args->busy = obj_priv->active;
4198 }
Eric Anholt673a3942008-07-30 12:06:12 -07004199
4200 drm_gem_object_unreference(obj);
4201 mutex_unlock(&dev->struct_mutex);
4202 return 0;
4203}
4204
4205int
4206i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4207 struct drm_file *file_priv)
4208{
4209 return i915_gem_ring_throttle(dev, file_priv);
4210}
4211
Chris Wilson3ef94da2009-09-14 16:50:29 +01004212int
4213i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4214 struct drm_file *file_priv)
4215{
4216 struct drm_i915_gem_madvise *args = data;
4217 struct drm_gem_object *obj;
4218 struct drm_i915_gem_object *obj_priv;
4219
4220 switch (args->madv) {
4221 case I915_MADV_DONTNEED:
4222 case I915_MADV_WILLNEED:
4223 break;
4224 default:
4225 return -EINVAL;
4226 }
4227
4228 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4229 if (obj == NULL) {
4230 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4231 args->handle);
Chris Wilsonbf79cb92010-08-04 14:19:46 +01004232 return -ENOENT;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004233 }
4234
4235 mutex_lock(&dev->struct_mutex);
Daniel Vetter23010e42010-03-08 13:35:02 +01004236 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004237
4238 if (obj_priv->pin_count) {
4239 drm_gem_object_unreference(obj);
4240 mutex_unlock(&dev->struct_mutex);
4241
4242 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4243 return -EINVAL;
4244 }
4245
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004246 if (obj_priv->madv != __I915_MADV_PURGED)
4247 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004248
Chris Wilson2d7ef392009-09-20 23:13:10 +01004249 /* if the object is no longer bound, discard its backing storage */
4250 if (i915_gem_object_is_purgeable(obj_priv) &&
4251 obj_priv->gtt_space == NULL)
4252 i915_gem_object_truncate(obj);
4253
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004254 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4255
Chris Wilson3ef94da2009-09-14 16:50:29 +01004256 drm_gem_object_unreference(obj);
4257 mutex_unlock(&dev->struct_mutex);
4258
4259 return 0;
4260}
4261
Daniel Vetterac52bc52010-04-09 19:05:06 +00004262struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4263 size_t size)
4264{
Daniel Vetterc397b902010-04-09 19:05:07 +00004265 struct drm_i915_gem_object *obj;
4266
4267 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4268 if (obj == NULL)
4269 return NULL;
4270
4271 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4272 kfree(obj);
4273 return NULL;
4274 }
4275
4276 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4277 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4278
4279 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004280 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004281 obj->fence_reg = I915_FENCE_REG_NONE;
4282 INIT_LIST_HEAD(&obj->list);
4283 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004284 obj->madv = I915_MADV_WILLNEED;
4285
4286 trace_i915_gem_object_create(&obj->base);
4287
4288 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004289}
4290
Eric Anholt673a3942008-07-30 12:06:12 -07004291int i915_gem_init_object(struct drm_gem_object *obj)
4292{
Daniel Vetterc397b902010-04-09 19:05:07 +00004293 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004294
Eric Anholt673a3942008-07-30 12:06:12 -07004295 return 0;
4296}
4297
Chris Wilsonbe726152010-07-23 23:18:50 +01004298static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4299{
4300 struct drm_device *dev = obj->dev;
4301 drm_i915_private_t *dev_priv = dev->dev_private;
4302 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4303 int ret;
4304
4305 ret = i915_gem_object_unbind(obj);
4306 if (ret == -ERESTARTSYS) {
4307 list_move(&obj_priv->list,
4308 &dev_priv->mm.deferred_free_list);
4309 return;
4310 }
4311
4312 if (obj_priv->mmap_offset)
4313 i915_gem_free_mmap_offset(obj);
4314
4315 drm_gem_object_release(obj);
4316
4317 kfree(obj_priv->page_cpu_valid);
4318 kfree(obj_priv->bit_17);
4319 kfree(obj_priv);
4320}
4321
Eric Anholt673a3942008-07-30 12:06:12 -07004322void i915_gem_free_object(struct drm_gem_object *obj)
4323{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004324 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004325 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004326
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004327 trace_i915_gem_object_destroy(obj);
4328
Eric Anholt673a3942008-07-30 12:06:12 -07004329 while (obj_priv->pin_count > 0)
4330 i915_gem_object_unpin(obj);
4331
Dave Airlie71acb5e2008-12-30 20:31:46 +10004332 if (obj_priv->phys_obj)
4333 i915_gem_detach_phys_object(dev, obj);
4334
Chris Wilsonbe726152010-07-23 23:18:50 +01004335 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004336}
4337
Jesse Barnes5669fca2009-02-17 15:13:31 -08004338int
Eric Anholt673a3942008-07-30 12:06:12 -07004339i915_gem_idle(struct drm_device *dev)
4340{
4341 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004342 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004343
Keith Packard6dbe2772008-10-14 21:41:13 -07004344 mutex_lock(&dev->struct_mutex);
4345
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004346 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004347 (dev_priv->render_ring.gem_object == NULL) ||
4348 (HAS_BSD(dev) &&
4349 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004350 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004351 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004352 }
Eric Anholt673a3942008-07-30 12:06:12 -07004353
Chris Wilson29105cc2010-01-07 10:39:13 +00004354 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004355 if (ret) {
4356 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004357 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004358 }
Eric Anholt673a3942008-07-30 12:06:12 -07004359
Chris Wilson29105cc2010-01-07 10:39:13 +00004360 /* Under UMS, be paranoid and evict. */
4361 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004362 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004363 if (ret) {
4364 mutex_unlock(&dev->struct_mutex);
4365 return ret;
4366 }
4367 }
4368
4369 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4370 * We need to replace this with a semaphore, or something.
4371 * And not confound mm.suspended!
4372 */
4373 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004374 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004375
4376 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004377 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004378
Keith Packard6dbe2772008-10-14 21:41:13 -07004379 mutex_unlock(&dev->struct_mutex);
4380
Chris Wilson29105cc2010-01-07 10:39:13 +00004381 /* Cancel the retire work handler, which should be idle now. */
4382 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4383
Eric Anholt673a3942008-07-30 12:06:12 -07004384 return 0;
4385}
4386
Jesse Barnese552eb72010-04-21 11:39:23 -07004387/*
4388 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4389 * over cache flushing.
4390 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004391static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004392i915_gem_init_pipe_control(struct drm_device *dev)
4393{
4394 drm_i915_private_t *dev_priv = dev->dev_private;
4395 struct drm_gem_object *obj;
4396 struct drm_i915_gem_object *obj_priv;
4397 int ret;
4398
Eric Anholt34dc4d42010-05-07 14:30:03 -07004399 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004400 if (obj == NULL) {
4401 DRM_ERROR("Failed to allocate seqno page\n");
4402 ret = -ENOMEM;
4403 goto err;
4404 }
4405 obj_priv = to_intel_bo(obj);
4406 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4407
4408 ret = i915_gem_object_pin(obj, 4096);
4409 if (ret)
4410 goto err_unref;
4411
4412 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4413 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4414 if (dev_priv->seqno_page == NULL)
4415 goto err_unpin;
4416
4417 dev_priv->seqno_obj = obj;
4418 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4419
4420 return 0;
4421
4422err_unpin:
4423 i915_gem_object_unpin(obj);
4424err_unref:
4425 drm_gem_object_unreference(obj);
4426err:
4427 return ret;
4428}
4429
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004430
4431static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004432i915_gem_cleanup_pipe_control(struct drm_device *dev)
4433{
4434 drm_i915_private_t *dev_priv = dev->dev_private;
4435 struct drm_gem_object *obj;
4436 struct drm_i915_gem_object *obj_priv;
4437
4438 obj = dev_priv->seqno_obj;
4439 obj_priv = to_intel_bo(obj);
4440 kunmap(obj_priv->pages[0]);
4441 i915_gem_object_unpin(obj);
4442 drm_gem_object_unreference(obj);
4443 dev_priv->seqno_obj = NULL;
4444
4445 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004446}
4447
Eric Anholt673a3942008-07-30 12:06:12 -07004448int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004449i915_gem_init_ringbuffer(struct drm_device *dev)
4450{
4451 drm_i915_private_t *dev_priv = dev->dev_private;
4452 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004453
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004454 dev_priv->render_ring = render_ring;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004455
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004456 if (!I915_NEED_GFX_HWS(dev)) {
4457 dev_priv->render_ring.status_page.page_addr
4458 = dev_priv->status_page_dmah->vaddr;
4459 memset(dev_priv->render_ring.status_page.page_addr,
4460 0, PAGE_SIZE);
4461 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004462
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004463 if (HAS_PIPE_CONTROL(dev)) {
4464 ret = i915_gem_init_pipe_control(dev);
4465 if (ret)
4466 return ret;
4467 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004468
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004469 ret = intel_init_ring_buffer(dev, &dev_priv->render_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004470 if (ret)
4471 goto cleanup_pipe_control;
4472
4473 if (HAS_BSD(dev)) {
Zou Nan haid1b851f2010-05-21 09:08:57 +08004474 dev_priv->bsd_ring = bsd_ring;
4475 ret = intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004476 if (ret)
4477 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004478 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004479
Chris Wilson6f392d52010-08-07 11:01:22 +01004480 dev_priv->next_seqno = 1;
4481
Chris Wilson68f95ba2010-05-27 13:18:22 +01004482 return 0;
4483
4484cleanup_render_ring:
4485 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4486cleanup_pipe_control:
4487 if (HAS_PIPE_CONTROL(dev))
4488 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004489 return ret;
4490}
4491
4492void
4493i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4494{
4495 drm_i915_private_t *dev_priv = dev->dev_private;
4496
4497 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004498 if (HAS_BSD(dev))
4499 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004500 if (HAS_PIPE_CONTROL(dev))
4501 i915_gem_cleanup_pipe_control(dev);
4502}
4503
4504int
Eric Anholt673a3942008-07-30 12:06:12 -07004505i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4506 struct drm_file *file_priv)
4507{
4508 drm_i915_private_t *dev_priv = dev->dev_private;
4509 int ret;
4510
Jesse Barnes79e53942008-11-07 14:24:08 -08004511 if (drm_core_check_feature(dev, DRIVER_MODESET))
4512 return 0;
4513
Ben Gamariba1234d2009-09-14 17:48:47 -04004514 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004515 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004516 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004517 }
4518
Eric Anholt673a3942008-07-30 12:06:12 -07004519 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004520 dev_priv->mm.suspended = 0;
4521
4522 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004523 if (ret != 0) {
4524 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004525 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004526 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004527
Zou Nan hai852835f2010-05-21 09:08:56 +08004528 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004529 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004530 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4531 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004532 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004533 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004534 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004535
Chris Wilson5f353082010-06-07 14:03:03 +01004536 ret = drm_irq_install(dev);
4537 if (ret)
4538 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004539
Eric Anholt673a3942008-07-30 12:06:12 -07004540 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004541
4542cleanup_ringbuffer:
4543 mutex_lock(&dev->struct_mutex);
4544 i915_gem_cleanup_ringbuffer(dev);
4545 dev_priv->mm.suspended = 1;
4546 mutex_unlock(&dev->struct_mutex);
4547
4548 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004549}
4550
4551int
4552i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4553 struct drm_file *file_priv)
4554{
Jesse Barnes79e53942008-11-07 14:24:08 -08004555 if (drm_core_check_feature(dev, DRIVER_MODESET))
4556 return 0;
4557
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004558 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004559 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004560}
4561
4562void
4563i915_gem_lastclose(struct drm_device *dev)
4564{
4565 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004566
Eric Anholte806b492009-01-22 09:56:58 -08004567 if (drm_core_check_feature(dev, DRIVER_MODESET))
4568 return;
4569
Keith Packard6dbe2772008-10-14 21:41:13 -07004570 ret = i915_gem_idle(dev);
4571 if (ret)
4572 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004573}
4574
4575void
4576i915_gem_load(struct drm_device *dev)
4577{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004578 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004579 drm_i915_private_t *dev_priv = dev->dev_private;
4580
Eric Anholt673a3942008-07-30 12:06:12 -07004581 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004582 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004583 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004584 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004585 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004586 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4587 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004588 if (HAS_BSD(dev)) {
4589 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4590 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4591 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004592 for (i = 0; i < 16; i++)
4593 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004594 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4595 i915_gem_retire_work_handler);
Chris Wilson31169712009-09-14 16:50:28 +01004596 spin_lock(&shrink_list_lock);
4597 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4598 spin_unlock(&shrink_list_lock);
4599
Dave Airlie94400122010-07-20 13:15:31 +10004600 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4601 if (IS_GEN3(dev)) {
4602 u32 tmp = I915_READ(MI_ARB_STATE);
4603 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4604 /* arb state is a masked write, so set bit + bit in mask */
4605 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4606 I915_WRITE(MI_ARB_STATE, tmp);
4607 }
4608 }
4609
Jesse Barnesde151cf2008-11-12 10:03:55 -08004610 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004611 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4612 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004613
Jesse Barnes0f973f22009-01-26 17:10:45 -08004614 if (IS_I965G(dev) || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004615 dev_priv->num_fence_regs = 16;
4616 else
4617 dev_priv->num_fence_regs = 8;
4618
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004619 /* Initialize fence registers to zero */
4620 if (IS_I965G(dev)) {
4621 for (i = 0; i < 16; i++)
4622 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
4623 } else {
4624 for (i = 0; i < 8; i++)
4625 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4626 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4627 for (i = 0; i < 8; i++)
4628 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
4629 }
Eric Anholt673a3942008-07-30 12:06:12 -07004630 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004631 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004632}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004633
4634/*
4635 * Create a physically contiguous memory object for this object
4636 * e.g. for cursor + overlay regs
4637 */
Chris Wilson995b6762010-08-20 13:23:26 +01004638static int i915_gem_init_phys_object(struct drm_device *dev,
4639 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004640{
4641 drm_i915_private_t *dev_priv = dev->dev_private;
4642 struct drm_i915_gem_phys_object *phys_obj;
4643 int ret;
4644
4645 if (dev_priv->mm.phys_objs[id - 1] || !size)
4646 return 0;
4647
Eric Anholt9a298b22009-03-24 12:23:04 -07004648 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004649 if (!phys_obj)
4650 return -ENOMEM;
4651
4652 phys_obj->id = id;
4653
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004654 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004655 if (!phys_obj->handle) {
4656 ret = -ENOMEM;
4657 goto kfree_obj;
4658 }
4659#ifdef CONFIG_X86
4660 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4661#endif
4662
4663 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4664
4665 return 0;
4666kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004667 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004668 return ret;
4669}
4670
Chris Wilson995b6762010-08-20 13:23:26 +01004671static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004672{
4673 drm_i915_private_t *dev_priv = dev->dev_private;
4674 struct drm_i915_gem_phys_object *phys_obj;
4675
4676 if (!dev_priv->mm.phys_objs[id - 1])
4677 return;
4678
4679 phys_obj = dev_priv->mm.phys_objs[id - 1];
4680 if (phys_obj->cur_obj) {
4681 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4682 }
4683
4684#ifdef CONFIG_X86
4685 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4686#endif
4687 drm_pci_free(dev, phys_obj->handle);
4688 kfree(phys_obj);
4689 dev_priv->mm.phys_objs[id - 1] = NULL;
4690}
4691
4692void i915_gem_free_all_phys_object(struct drm_device *dev)
4693{
4694 int i;
4695
Dave Airlie260883c2009-01-22 17:58:49 +10004696 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004697 i915_gem_free_phys_object(dev, i);
4698}
4699
4700void i915_gem_detach_phys_object(struct drm_device *dev,
4701 struct drm_gem_object *obj)
4702{
4703 struct drm_i915_gem_object *obj_priv;
4704 int i;
4705 int ret;
4706 int page_count;
4707
Daniel Vetter23010e42010-03-08 13:35:02 +01004708 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004709 if (!obj_priv->phys_obj)
4710 return;
4711
Chris Wilson4bdadb92010-01-27 13:36:32 +00004712 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004713 if (ret)
4714 goto out;
4715
4716 page_count = obj->size / PAGE_SIZE;
4717
4718 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004719 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004720 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4721
4722 memcpy(dst, src, PAGE_SIZE);
4723 kunmap_atomic(dst, KM_USER0);
4724 }
Eric Anholt856fa192009-03-19 14:10:50 -07004725 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004726 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004727
4728 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004729out:
4730 obj_priv->phys_obj->cur_obj = NULL;
4731 obj_priv->phys_obj = NULL;
4732}
4733
4734int
4735i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004736 struct drm_gem_object *obj,
4737 int id,
4738 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004739{
4740 drm_i915_private_t *dev_priv = dev->dev_private;
4741 struct drm_i915_gem_object *obj_priv;
4742 int ret = 0;
4743 int page_count;
4744 int i;
4745
4746 if (id > I915_MAX_PHYS_OBJECT)
4747 return -EINVAL;
4748
Daniel Vetter23010e42010-03-08 13:35:02 +01004749 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004750
4751 if (obj_priv->phys_obj) {
4752 if (obj_priv->phys_obj->id == id)
4753 return 0;
4754 i915_gem_detach_phys_object(dev, obj);
4755 }
4756
Dave Airlie71acb5e2008-12-30 20:31:46 +10004757 /* create a new object */
4758 if (!dev_priv->mm.phys_objs[id - 1]) {
4759 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004760 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004761 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004762 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004763 goto out;
4764 }
4765 }
4766
4767 /* bind to the object */
4768 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4769 obj_priv->phys_obj->cur_obj = obj;
4770
Chris Wilson4bdadb92010-01-27 13:36:32 +00004771 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004772 if (ret) {
4773 DRM_ERROR("failed to get page list\n");
4774 goto out;
4775 }
4776
4777 page_count = obj->size / PAGE_SIZE;
4778
4779 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004780 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004781 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4782
4783 memcpy(dst, src, PAGE_SIZE);
4784 kunmap_atomic(src, KM_USER0);
4785 }
4786
Chris Wilsond78b47b2009-06-17 21:52:49 +01004787 i915_gem_object_put_pages(obj);
4788
Dave Airlie71acb5e2008-12-30 20:31:46 +10004789 return 0;
4790out:
4791 return ret;
4792}
4793
4794static int
4795i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4796 struct drm_i915_gem_pwrite *args,
4797 struct drm_file *file_priv)
4798{
Daniel Vetter23010e42010-03-08 13:35:02 +01004799 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004800 void *obj_addr;
4801 int ret;
4802 char __user *user_data;
4803
4804 user_data = (char __user *) (uintptr_t) args->data_ptr;
4805 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4806
Zhao Yakui44d98a62009-10-09 11:39:40 +08004807 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004808 ret = copy_from_user(obj_addr, user_data, args->size);
4809 if (ret)
4810 return -EFAULT;
4811
4812 drm_agp_chipset_flush(dev);
4813 return 0;
4814}
Eric Anholtb9624422009-06-03 07:27:35 +00004815
4816void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
4817{
4818 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
4819
4820 /* Clean up our request list when the client is going away, so that
4821 * later retire_requests won't dereference our soon-to-be-gone
4822 * file_priv.
4823 */
4824 mutex_lock(&dev->struct_mutex);
4825 while (!list_empty(&i915_file_priv->mm.request_list))
4826 list_del_init(i915_file_priv->mm.request_list.next);
4827 mutex_unlock(&dev->struct_mutex);
4828}
Chris Wilson31169712009-09-14 16:50:28 +01004829
Chris Wilson31169712009-09-14 16:50:28 +01004830static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004831i915_gpu_is_active(struct drm_device *dev)
4832{
4833 drm_i915_private_t *dev_priv = dev->dev_private;
4834 int lists_empty;
4835
Chris Wilson1637ef42010-04-20 17:10:35 +01004836 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08004837 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004838 if (HAS_BSD(dev))
4839 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004840
4841 return !lists_empty;
4842}
4843
4844static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10004845i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004846{
4847 drm_i915_private_t *dev_priv, *next_dev;
4848 struct drm_i915_gem_object *obj_priv, *next_obj;
4849 int cnt = 0;
4850 int would_deadlock = 1;
4851
4852 /* "fast-path" to count number of available objects */
4853 if (nr_to_scan == 0) {
4854 spin_lock(&shrink_list_lock);
4855 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4856 struct drm_device *dev = dev_priv->dev;
4857
4858 if (mutex_trylock(&dev->struct_mutex)) {
4859 list_for_each_entry(obj_priv,
4860 &dev_priv->mm.inactive_list,
4861 list)
4862 cnt++;
4863 mutex_unlock(&dev->struct_mutex);
4864 }
4865 }
4866 spin_unlock(&shrink_list_lock);
4867
4868 return (cnt / 100) * sysctl_vfs_cache_pressure;
4869 }
4870
4871 spin_lock(&shrink_list_lock);
4872
Chris Wilson1637ef42010-04-20 17:10:35 +01004873rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004874 /* first scan for clean buffers */
4875 list_for_each_entry_safe(dev_priv, next_dev,
4876 &shrink_list, mm.shrink_list) {
4877 struct drm_device *dev = dev_priv->dev;
4878
4879 if (! mutex_trylock(&dev->struct_mutex))
4880 continue;
4881
4882 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01004883 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004884
Chris Wilson31169712009-09-14 16:50:28 +01004885 list_for_each_entry_safe(obj_priv, next_obj,
4886 &dev_priv->mm.inactive_list,
4887 list) {
4888 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004889 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004890 if (--nr_to_scan <= 0)
4891 break;
4892 }
4893 }
4894
4895 spin_lock(&shrink_list_lock);
4896 mutex_unlock(&dev->struct_mutex);
4897
Chris Wilson963b4832009-09-20 23:03:54 +01004898 would_deadlock = 0;
4899
Chris Wilson31169712009-09-14 16:50:28 +01004900 if (nr_to_scan <= 0)
4901 break;
4902 }
4903
4904 /* second pass, evict/count anything still on the inactive list */
4905 list_for_each_entry_safe(dev_priv, next_dev,
4906 &shrink_list, mm.shrink_list) {
4907 struct drm_device *dev = dev_priv->dev;
4908
4909 if (! mutex_trylock(&dev->struct_mutex))
4910 continue;
4911
4912 spin_unlock(&shrink_list_lock);
4913
4914 list_for_each_entry_safe(obj_priv, next_obj,
4915 &dev_priv->mm.inactive_list,
4916 list) {
4917 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004918 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004919 nr_to_scan--;
4920 } else
4921 cnt++;
4922 }
4923
4924 spin_lock(&shrink_list_lock);
4925 mutex_unlock(&dev->struct_mutex);
4926
4927 would_deadlock = 0;
4928 }
4929
Chris Wilson1637ef42010-04-20 17:10:35 +01004930 if (nr_to_scan) {
4931 int active = 0;
4932
4933 /*
4934 * We are desperate for pages, so as a last resort, wait
4935 * for the GPU to finish and discard whatever we can.
4936 * This has a dramatic impact to reduce the number of
4937 * OOM-killer events whilst running the GPU aggressively.
4938 */
4939 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4940 struct drm_device *dev = dev_priv->dev;
4941
4942 if (!mutex_trylock(&dev->struct_mutex))
4943 continue;
4944
4945 spin_unlock(&shrink_list_lock);
4946
4947 if (i915_gpu_is_active(dev)) {
4948 i915_gpu_idle(dev);
4949 active++;
4950 }
4951
4952 spin_lock(&shrink_list_lock);
4953 mutex_unlock(&dev->struct_mutex);
4954 }
4955
4956 if (active)
4957 goto rescan;
4958 }
4959
Chris Wilson31169712009-09-14 16:50:28 +01004960 spin_unlock(&shrink_list_lock);
4961
4962 if (would_deadlock)
4963 return -1;
4964 else if (cnt > 0)
4965 return (cnt / 100) * sysctl_vfs_cache_pressure;
4966 else
4967 return 0;
4968}
4969
4970static struct shrinker shrinker = {
4971 .shrink = i915_gem_shrink,
4972 .seeks = DEFAULT_SEEKS,
4973};
4974
4975__init void
4976i915_gem_shrinker_init(void)
4977{
4978 register_shrinker(&shrinker);
4979}
4980
4981__exit void
4982i915_gem_shrinker_exit(void)
4983{
4984 unregister_shrinker(&shrinker);
4985}