blob: 5db2d4c6a55faf7940be63b8b03ee2a7383fe988 [file] [log] [blame]
Christoffer Dall749cf76c2013-01-20 18:28:06 -05001/*
2 * Copyright (C) 2012 - Virtual Open Systems and Columbia University
3 * Author: Christoffer Dall <c.dall@virtualopensystems.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License, version 2, as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
17 */
18
19#ifndef __ARM_KVM_H__
20#define __ARM_KVM_H__
21
22#include <linux/types.h>
Anup Patel7d0f84a2014-04-29 11:24:16 +053023#include <linux/psci.h>
Christoffer Dall749cf76c2013-01-20 18:28:06 -050024#include <asm/ptrace.h>
25
26#define __KVM_HAVE_GUEST_DEBUG
Christoffer Dall86ce8532013-01-20 18:28:08 -050027#define __KVM_HAVE_IRQ_LINE
Christoffer Dall98047882014-08-19 12:18:04 +020028#define __KVM_HAVE_READONLY_MEM
Christoffer Dall749cf76c2013-01-20 18:28:06 -050029
Paolo Bonzini4b4357e2017-03-31 13:53:23 +020030#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
31
Christoffer Dall749cf76c2013-01-20 18:28:06 -050032#define KVM_REG_SIZE(id) \
33 (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
34
35/* Valid for svc_regs, abt_regs, und_regs, irq_regs in struct kvm_regs */
36#define KVM_ARM_SVC_sp svc_regs[0]
37#define KVM_ARM_SVC_lr svc_regs[1]
38#define KVM_ARM_SVC_spsr svc_regs[2]
39#define KVM_ARM_ABT_sp abt_regs[0]
40#define KVM_ARM_ABT_lr abt_regs[1]
41#define KVM_ARM_ABT_spsr abt_regs[2]
42#define KVM_ARM_UND_sp und_regs[0]
43#define KVM_ARM_UND_lr und_regs[1]
44#define KVM_ARM_UND_spsr und_regs[2]
45#define KVM_ARM_IRQ_sp irq_regs[0]
46#define KVM_ARM_IRQ_lr irq_regs[1]
47#define KVM_ARM_IRQ_spsr irq_regs[2]
48
49/* Valid only for fiq_regs in struct kvm_regs */
50#define KVM_ARM_FIQ_r8 fiq_regs[0]
51#define KVM_ARM_FIQ_r9 fiq_regs[1]
52#define KVM_ARM_FIQ_r10 fiq_regs[2]
53#define KVM_ARM_FIQ_fp fiq_regs[3]
54#define KVM_ARM_FIQ_ip fiq_regs[4]
55#define KVM_ARM_FIQ_sp fiq_regs[5]
56#define KVM_ARM_FIQ_lr fiq_regs[6]
57#define KVM_ARM_FIQ_spsr fiq_regs[7]
58
59struct kvm_regs {
Marc Zyngierdb730d82012-10-03 11:17:02 +010060 struct pt_regs usr_regs; /* R0_usr - R14_usr, PC, CPSR */
61 unsigned long svc_regs[3]; /* SP_svc, LR_svc, SPSR_svc */
62 unsigned long abt_regs[3]; /* SP_abt, LR_abt, SPSR_abt */
63 unsigned long und_regs[3]; /* SP_und, LR_und, SPSR_und */
64 unsigned long irq_regs[3]; /* SP_irq, LR_irq, SPSR_irq */
65 unsigned long fiq_regs[8]; /* R8_fiq - R14_fiq, SPSR_fiq */
Christoffer Dall749cf76c2013-01-20 18:28:06 -050066};
67
68/* Supported Processor Types */
69#define KVM_ARM_TARGET_CORTEX_A15 0
Jonathan Austine8c2d992013-09-26 16:49:28 +010070#define KVM_ARM_TARGET_CORTEX_A7 1
71#define KVM_ARM_NUM_TARGETS 2
Christoffer Dall749cf76c2013-01-20 18:28:06 -050072
Christoffer Dall3401d5462013-01-23 13:18:04 -050073/* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
74#define KVM_ARM_DEVICE_TYPE_SHIFT 0
75#define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
76#define KVM_ARM_DEVICE_ID_SHIFT 16
77#define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
78
79/* Supported device IDs */
80#define KVM_ARM_DEVICE_VGIC_V2 0
81
82/* Supported VGIC address types */
83#define KVM_VGIC_V2_ADDR_TYPE_DIST 0
84#define KVM_VGIC_V2_ADDR_TYPE_CPU 1
85
Christoffer Dall330690c2013-01-21 19:36:13 -050086#define KVM_VGIC_V2_DIST_SIZE 0x1000
87#define KVM_VGIC_V2_CPU_SIZE 0x2000
88
Vladimir Murzinacda5432016-09-12 15:49:24 +010089/* Supported VGICv3 address types */
90#define KVM_VGIC_V3_ADDR_TYPE_DIST 2
91#define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
Vladimir Murzin29885092016-11-02 11:55:34 +000092#define KVM_VGIC_ITS_ADDR_TYPE 4
Vladimir Murzinacda5432016-09-12 15:49:24 +010093
94#define KVM_VGIC_V3_DIST_SIZE SZ_64K
95#define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
Vladimir Murzin29885092016-11-02 11:55:34 +000096#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
Vladimir Murzinacda5432016-09-12 15:49:24 +010097
Marc Zyngieraa024c22013-01-20 18:28:13 -050098#define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
Anup Patel7d0f84a2014-04-29 11:24:16 +053099#define KVM_ARM_VCPU_PSCI_0_2 1 /* CPU uses PSCI v0.2 */
Marc Zyngieraa024c22013-01-20 18:28:13 -0500100
Christoffer Dall749cf76c2013-01-20 18:28:06 -0500101struct kvm_vcpu_init {
102 __u32 target;
103 __u32 features[7];
104};
105
106struct kvm_sregs {
107};
108
109struct kvm_fpu {
110};
111
112struct kvm_guest_debug_arch {
113};
114
115struct kvm_debug_exit_arch {
116};
117
118struct kvm_sync_regs {
Alexander Graf3fe17e62016-09-27 21:08:05 +0200119 /* Used with KVM_CAP_ARM_USER_IRQ */
120 __u64 device_irq_level;
Christoffer Dall749cf76c2013-01-20 18:28:06 -0500121};
122
123struct kvm_arch_memory_slot {
124};
125
126/* If you need to interpret the index values, here is the key: */
127#define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
128#define KVM_REG_ARM_COPROC_SHIFT 16
129#define KVM_REG_ARM_32_OPC2_MASK 0x0000000000000007
130#define KVM_REG_ARM_32_OPC2_SHIFT 0
131#define KVM_REG_ARM_OPC1_MASK 0x0000000000000078
132#define KVM_REG_ARM_OPC1_SHIFT 3
133#define KVM_REG_ARM_CRM_MASK 0x0000000000000780
134#define KVM_REG_ARM_CRM_SHIFT 7
135#define KVM_REG_ARM_32_CRN_MASK 0x0000000000007800
136#define KVM_REG_ARM_32_CRN_SHIFT 11
137
Andre Przywara39735a32013-12-13 14:23:26 +0100138#define ARM_CP15_REG_SHIFT_MASK(x,n) \
139 (((x) << KVM_REG_ARM_ ## n ## _SHIFT) & KVM_REG_ARM_ ## n ## _MASK)
140
141#define __ARM_CP15_REG(op1,crn,crm,op2) \
142 (KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | \
143 ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | \
144 ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | \
145 ARM_CP15_REG_SHIFT_MASK(crm, CRM) | \
146 ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2))
147
148#define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32)
149
150#define __ARM_CP15_REG64(op1,crm) \
151 (__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64)
152#define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__)
153
154#define KVM_REG_ARM_TIMER_CTL ARM_CP15_REG32(0, 14, 3, 1)
Arnaldo Carvalho de Melof2d3adf2016-07-12 10:54:45 -0300155#define KVM_REG_ARM_TIMER_CNT ARM_CP15_REG64(1, 14)
156#define KVM_REG_ARM_TIMER_CVAL ARM_CP15_REG64(3, 14)
Andre Przywara39735a32013-12-13 14:23:26 +0100157
Christoffer Dall749cf76c2013-01-20 18:28:06 -0500158/* Normal registers are mapped as coprocessor 16. */
159#define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
160#define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / 4)
161
Christoffer Dallc27581e2013-01-20 18:28:10 -0500162/* Some registers need more space to represent values. */
163#define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
164#define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
165#define KVM_REG_ARM_DEMUX_ID_SHIFT 8
166#define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
167#define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
168#define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
169
Rusty Russell4fe21e42013-01-20 18:28:11 -0500170/* VFP registers: we could overload CP10 like ARM does, but that's ugly. */
171#define KVM_REG_ARM_VFP (0x0012 << KVM_REG_ARM_COPROC_SHIFT)
172#define KVM_REG_ARM_VFP_MASK 0x000000000000FFFF
173#define KVM_REG_ARM_VFP_BASE_REG 0x0
174#define KVM_REG_ARM_VFP_FPSID 0x1000
175#define KVM_REG_ARM_VFP_FPSCR 0x1001
176#define KVM_REG_ARM_VFP_MVFR1 0x1006
177#define KVM_REG_ARM_VFP_MVFR0 0x1007
178#define KVM_REG_ARM_VFP_FPEXC 0x1008
179#define KVM_REG_ARM_VFP_FPINST 0x1009
180#define KVM_REG_ARM_VFP_FPINST2 0x100A
181
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700182/* Device Control API: ARM VGIC */
183#define KVM_DEV_ARM_VGIC_GRP_ADDR 0
Christoffer Dallc07a0192013-10-25 21:17:31 +0100184#define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
185#define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
186#define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
187#define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
Vijaya Kumar K94574c92017-01-26 19:50:47 +0530188#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
189#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
190 (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
Christoffer Dallc07a0192013-10-25 21:17:31 +0100191#define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
192#define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530193#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
Marc Zyngiera98f26f2014-07-08 12:09:07 +0100194#define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
Eric Auger065c0032014-12-15 18:43:33 +0100195#define KVM_DEV_ARM_VGIC_GRP_CTRL 4
Vijaya Kumar K94574c92017-01-26 19:50:47 +0530196#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530197#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
Vijaya Kumar Ke96a0062017-01-26 19:50:52 +0530198#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
Eric Auger876ae232016-12-20 01:36:35 -0500199#define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
Vijaya Kumar Ke96a0062017-01-26 19:50:52 +0530200#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
201#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
202 (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
203#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
204#define VGIC_LEVEL_INFO_LINE_LEVEL 0
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530205
Christoffer Dall99a1db72017-05-02 20:19:15 +0200206/* Device Control API on vcpu fd */
207#define KVM_ARM_VCPU_PMU_V3_CTRL 0
208#define KVM_ARM_VCPU_PMU_V3_IRQ 0
209#define KVM_ARM_VCPU_PMU_V3_INIT 1
210#define KVM_ARM_VCPU_TIMER_CTRL 1
211#define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0
212#define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1
213
Eric Auger3b658082016-12-24 18:48:04 +0100214#define KVM_DEV_ARM_VGIC_CTRL_INIT 0
215#define KVM_DEV_ARM_ITS_SAVE_TABLES 1
216#define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
Eric Auger28077122017-01-09 16:28:27 +0100217#define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
Christoffer Dallc27581e2013-01-20 18:28:10 -0500218
Christoffer Dall86ce8532013-01-20 18:28:08 -0500219/* KVM_IRQ_LINE irq field index values */
220#define KVM_ARM_IRQ_TYPE_SHIFT 24
221#define KVM_ARM_IRQ_TYPE_MASK 0xff
222#define KVM_ARM_IRQ_VCPU_SHIFT 16
223#define KVM_ARM_IRQ_VCPU_MASK 0xff
224#define KVM_ARM_IRQ_NUM_SHIFT 0
225#define KVM_ARM_IRQ_NUM_MASK 0xffff
226
227/* irq_type field */
228#define KVM_ARM_IRQ_TYPE_CPU 0
229#define KVM_ARM_IRQ_TYPE_SPI 1
230#define KVM_ARM_IRQ_TYPE_PPI 2
231
232/* out-of-kernel GIC cpu interrupt injection irq_number field */
233#define KVM_ARM_IRQ_CPU_IRQ 0
234#define KVM_ARM_IRQ_CPU_FIQ 1
235
Andre Przywarafd1d0dd2015-04-10 16:17:59 +0100236/*
237 * This used to hold the highest supported SPI, but it is now obsolete
238 * and only here to provide source code level compatibility with older
239 * userland. The highest SPI number can be set via KVM_DEV_ARM_VGIC_GRP_NR_IRQS.
240 */
241#ifndef __KERNEL__
Christoffer Dall86ce8532013-01-20 18:28:08 -0500242#define KVM_ARM_IRQ_GIC_MAX 127
Andre Przywarafd1d0dd2015-04-10 16:17:59 +0100243#endif
Christoffer Dall86ce8532013-01-20 18:28:08 -0500244
Eric Auger174178f2015-03-04 11:14:36 +0100245/* One single KVM irqchip, ie. the VGIC */
246#define KVM_NR_IRQCHIPS 1
247
Marc Zyngieraa024c22013-01-20 18:28:13 -0500248/* PSCI interface */
249#define KVM_PSCI_FN_BASE 0x95c1ba5e
250#define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
251
252#define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
253#define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
254#define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
255#define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
256
Anup Patel7d0f84a2014-04-29 11:24:16 +0530257#define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
258#define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
259#define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
260#define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
Marc Zyngieraa024c22013-01-20 18:28:13 -0500261
Christoffer Dall749cf76c2013-01-20 18:28:06 -0500262#endif /* __ARM_KVM_H__ */