blob: 56cdd34cce41ee3200b111a05bbf0a196acd86c0 [file] [log] [blame]
Ben Dooksa21765a2007-02-11 18:31:01 +01001/* linux/arch/arm/plat-s3c24xx/cpu.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Copyright (c) 2004-2005 Simtec Electronics
4 * http://www.simtec.co.uk/products/SWLINUX/
5 * Ben Dooks <ben@simtec.co.uk>
6 *
Heiko Stuebner4a9f52f2012-05-12 16:22:17 +09007 * Common code for S3C24XX machines
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22*/
23
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/interrupt.h>
28#include <linux/ioport.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010029#include <linux/serial_core.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010030#include <linux/platform_device.h>
Ben Dooks3c7d9c82008-04-16 00:15:20 +010031#include <linux/delay.h>
Russell Kingfced80c2008-09-06 12:10:45 +010032#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Russell Kinga09e64f2008-08-05 16:14:15 +010034#include <mach/hardware.h>
Nicolas Pitre92311272011-08-03 11:34:59 -040035#include <mach/regs-clock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/irq.h>
Ben Dooks3c7d9c82008-04-16 00:15:20 +010037#include <asm/cacheflush.h>
David Howells9f97da72012-03-28 18:30:01 +010038#include <asm/system_info.h>
Olof Johansson86dfe442012-03-29 23:22:44 -070039#include <asm/system_misc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
41#include <asm/mach/arch.h>
42#include <asm/mach/map.h>
43
Heiko Stuebner2473f712012-05-12 16:22:18 +090044#include <mach/regs-clock.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010045#include <mach/regs-gpio.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010046#include <plat/regs-serial.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
Ben Dooksa2b7ba92008-10-07 22:26:09 +010048#include <plat/cpu.h>
49#include <plat/devs.h>
Ben Dooksd5120ae2008-10-07 23:09:51 +010050#include <plat/clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010051#include <plat/s3c2410.h>
Ben Dooksd5120ae2008-10-07 23:09:51 +010052#include <plat/s3c2412.h>
Yauhen Kharuzhyf1290a42010-04-28 18:09:01 +090053#include <plat/s3c2416.h>
Ben Dooks58bac7b2010-01-26 16:47:41 +090054#include <plat/s3c244x.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010055#include <plat/s3c2443.h>
Heiko Stuebner2473f712012-05-12 16:22:18 +090056#include <plat/cpu-freq.h>
57#include <plat/pll.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* table of supported CPUs */
60
61static const char name_s3c2410[] = "S3C2410";
Ben Dooks68d9ab32006-06-24 21:21:27 +010062static const char name_s3c2412[] = "S3C2412";
Ben Dooks63b1f512010-04-30 16:32:26 +090063static const char name_s3c2416[] = "S3C2416/S3C2450";
Linus Torvalds1da177e2005-04-16 15:20:36 -070064static const char name_s3c2440[] = "S3C2440";
Ben Dooks96ce2382006-06-18 23:06:41 +010065static const char name_s3c2442[] = "S3C2442";
Harald Weltef5fb9b12009-09-22 21:40:39 +010066static const char name_s3c2442b[] = "S3C2442B";
Ben Dookse4d06e32007-02-16 12:12:31 +010067static const char name_s3c2443[] = "S3C2443";
Linus Torvalds1da177e2005-04-16 15:20:36 -070068static const char name_s3c2410a[] = "S3C2410A";
69static const char name_s3c2440a[] = "S3C2440A";
70
71static struct cpu_table cpu_ids[] __initdata = {
72 {
73 .idcode = 0x32410000,
74 .idmask = 0xffffffff,
75 .map_io = s3c2410_map_io,
76 .init_clocks = s3c2410_init_clocks,
77 .init_uarts = s3c2410_init_uarts,
78 .init = s3c2410_init,
79 .name = name_s3c2410
80 },
81 {
82 .idcode = 0x32410002,
83 .idmask = 0xffffffff,
84 .map_io = s3c2410_map_io,
85 .init_clocks = s3c2410_init_clocks,
86 .init_uarts = s3c2410_init_uarts,
Ben Dooksf0176792009-07-30 23:23:38 +010087 .init = s3c2410a_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 .name = name_s3c2410a
89 },
90 {
91 .idcode = 0x32440000,
92 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +020093 .map_io = s3c2440_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +010094 .init_clocks = s3c244x_init_clocks,
95 .init_uarts = s3c244x_init_uarts,
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 .init = s3c2440_init,
97 .name = name_s3c2440
98 },
99 {
100 .idcode = 0x32440001,
101 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200102 .map_io = s3c2440_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +0100103 .init_clocks = s3c244x_init_clocks,
104 .init_uarts = s3c244x_init_uarts,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 .init = s3c2440_init,
106 .name = name_s3c2440a
Lucas Correia Villa Real83f755f2006-02-01 21:24:24 +0000107 },
108 {
Ben Dooks96ce2382006-06-18 23:06:41 +0100109 .idcode = 0x32440aaa,
110 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200111 .map_io = s3c2442_map_io,
Ben Dooks96ce2382006-06-18 23:06:41 +0100112 .init_clocks = s3c244x_init_clocks,
113 .init_uarts = s3c244x_init_uarts,
114 .init = s3c2442_init,
115 .name = name_s3c2442
116 },
117 {
Harald Weltef5fb9b12009-09-22 21:40:39 +0100118 .idcode = 0x32440aab,
119 .idmask = 0xffffffff,
Vasily Khoruzhick812c4e42010-12-01 08:29:23 +0200120 .map_io = s3c2442_map_io,
Harald Weltef5fb9b12009-09-22 21:40:39 +0100121 .init_clocks = s3c244x_init_clocks,
122 .init_uarts = s3c244x_init_uarts,
123 .init = s3c2442_init,
124 .name = name_s3c2442b
125 },
126 {
Ben Dooks68d9ab32006-06-24 21:21:27 +0100127 .idcode = 0x32412001,
128 .idmask = 0xffffffff,
129 .map_io = s3c2412_map_io,
130 .init_clocks = s3c2412_init_clocks,
131 .init_uarts = s3c2412_init_uarts,
132 .init = s3c2412_init,
133 .name = name_s3c2412,
134 },
Ben Dooksd9bc55f2006-09-20 20:39:15 +0100135 { /* a newer version of the s3c2412 */
136 .idcode = 0x32412003,
137 .idmask = 0xffffffff,
138 .map_io = s3c2412_map_io,
139 .init_clocks = s3c2412_init_clocks,
140 .init_uarts = s3c2412_init_uarts,
141 .init = s3c2412_init,
142 .name = name_s3c2412,
143 },
Yauhen Kharuzhyf1290a42010-04-28 18:09:01 +0900144 { /* a strange version of the s3c2416 */
145 .idcode = 0x32450003,
146 .idmask = 0xffffffff,
147 .map_io = s3c2416_map_io,
148 .init_clocks = s3c2416_init_clocks,
149 .init_uarts = s3c2416_init_uarts,
150 .init = s3c2416_init,
151 .name = name_s3c2416,
152 },
Ben Dooks68d9ab32006-06-24 21:21:27 +0100153 {
Ben Dookse4d06e32007-02-16 12:12:31 +0100154 .idcode = 0x32443001,
155 .idmask = 0xffffffff,
156 .map_io = s3c2443_map_io,
157 .init_clocks = s3c2443_init_clocks,
158 .init_uarts = s3c2443_init_uarts,
159 .init = s3c2443_init,
160 .name = name_s3c2443,
161 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162};
163
164/* minimal IO mapping */
165
166static struct map_desc s3c_iodesc[] __initdata = {
167 IODESC_ENT(GPIO),
168 IODESC_ENT(IRQ),
169 IODESC_ENT(MEMCTRL),
170 IODESC_ENT(UART)
171};
172
Ben Dooks74b265d2008-10-21 14:06:31 +0100173/* read cpu identificaiton code */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
Ben Dooks68d9ab32006-06-24 21:21:27 +0100175static unsigned long s3c24xx_read_idcode_v5(void)
176{
Ben Dooksd11a7d72010-04-28 18:00:07 +0900177#if defined(CONFIG_CPU_S3C2416)
178 /* s3c2416 is v5, with S3C24XX_GSTATUS1 instead of S3C2412_GSTATUS1 */
179
180 u32 gs = __raw_readl(S3C24XX_GSTATUS1);
181
182 /* test for s3c2416 or similar device */
183 if ((gs >> 16) == 0x3245)
184 return gs;
185#endif
186
Ben Dooks68d9ab32006-06-24 21:21:27 +0100187#if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
188 return __raw_readl(S3C2412_GSTATUS1);
189#else
190 return 1UL; /* don't look like an 2400 */
191#endif
192}
193
194static unsigned long s3c24xx_read_idcode_v4(void)
195{
Ben Dooks68d9ab32006-06-24 21:21:27 +0100196 return __raw_readl(S3C2410_GSTATUS1);
Ben Dooks68d9ab32006-06-24 21:21:27 +0100197}
198
Nicolas Pitre92311272011-08-03 11:34:59 -0400199static void s3c24xx_default_idle(void)
200{
201 unsigned long tmp;
202 int i;
203
204 /* idle the system by using the idle mode which will wait for an
205 * interrupt to happen before restarting the system.
206 */
207
208 /* Warning: going into idle state upsets jtag scanning */
209
210 __raw_writel(__raw_readl(S3C2410_CLKCON) | S3C2410_CLKCON_IDLE,
211 S3C2410_CLKCON);
212
213 /* the samsung port seems to do a loop and then unset idle.. */
214 for (i = 0; i < 50; i++)
215 tmp += __raw_readl(S3C2410_CLKCON); /* ensure loop not optimised out */
216
217 /* this bit is not cleared on re-start... */
218
219 __raw_writel(__raw_readl(S3C2410_CLKCON) & ~S3C2410_CLKCON_IDLE,
220 S3C2410_CLKCON);
221}
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223void __init s3c24xx_init_io(struct map_desc *mach_desc, int size)
224{
Nicolas Pitre92311272011-08-03 11:34:59 -0400225 arm_pm_idle = s3c24xx_default_idle;
226
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 /* initialise the io descriptors we need for initialisation */
Ben Dooks74b265d2008-10-21 14:06:31 +0100228 iotable_init(mach_desc, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
230
Ben Dooks68d9ab32006-06-24 21:21:27 +0100231 if (cpu_architecture() >= CPU_ARCH_ARMv5) {
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900232 samsung_cpu_id = s3c24xx_read_idcode_v5();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100233 } else {
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900234 samsung_cpu_id = s3c24xx_read_idcode_v4();
Ben Dooks68d9ab32006-06-24 21:21:27 +0100235 }
Kukjin Kime6d1cb92011-08-20 12:18:07 +0900236 s3c24xx_init_cpu();
Lucas Correia Villa Real83f755f2006-02-01 21:24:24 +0000237
Kukjin Kimc06af3c2011-08-20 02:18:18 +0900238 s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239}
Heiko Stuebner618ae082012-05-12 16:22:17 +0900240
241/* Serial port registrations */
242
243static struct resource s3c2410_uart0_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900244 [0] = DEFINE_RES_MEM(S3C2410_PA_UART0, SZ_16K),
245 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX0, \
246 IRQ_S3CUART_ERR0 - IRQ_S3CUART_RX0 + 1, \
247 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900248};
249
250static struct resource s3c2410_uart1_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900251 [0] = DEFINE_RES_MEM(S3C2410_PA_UART1, SZ_16K),
252 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX1, \
253 IRQ_S3CUART_ERR1 - IRQ_S3CUART_RX1 + 1, \
254 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900255};
256
257static struct resource s3c2410_uart2_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900258 [0] = DEFINE_RES_MEM(S3C2410_PA_UART2, SZ_16K),
259 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX2, \
260 IRQ_S3CUART_ERR2 - IRQ_S3CUART_RX2 + 1, \
261 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900262};
263
264static struct resource s3c2410_uart3_resource[] = {
Tushar Behera99dbdd92012-05-12 16:24:59 +0900265 [0] = DEFINE_RES_MEM(S3C2443_PA_UART3, SZ_16K),
266 [1] = DEFINE_RES_NAMED(IRQ_S3CUART_RX3, \
267 IRQ_S3CUART_ERR3 - IRQ_S3CUART_RX3 + 1, \
268 NULL, IORESOURCE_IRQ)
Heiko Stuebner618ae082012-05-12 16:22:17 +0900269};
270
271struct s3c24xx_uart_resources s3c2410_uart_resources[] __initdata = {
272 [0] = {
273 .resources = s3c2410_uart0_resource,
274 .nr_resources = ARRAY_SIZE(s3c2410_uart0_resource),
275 },
276 [1] = {
277 .resources = s3c2410_uart1_resource,
278 .nr_resources = ARRAY_SIZE(s3c2410_uart1_resource),
279 },
280 [2] = {
281 .resources = s3c2410_uart2_resource,
282 .nr_resources = ARRAY_SIZE(s3c2410_uart2_resource),
283 },
284 [3] = {
285 .resources = s3c2410_uart3_resource,
286 .nr_resources = ARRAY_SIZE(s3c2410_uart3_resource),
287 },
288};
Heiko Stuebner2473f712012-05-12 16:22:18 +0900289
290/* initialise all the clocks */
291
292void __init_or_cpufreq s3c24xx_setup_clocks(unsigned long fclk,
293 unsigned long hclk,
294 unsigned long pclk)
295{
296 clk_upll.rate = s3c24xx_get_pll(__raw_readl(S3C2410_UPLLCON),
297 clk_xtal.rate);
298
299 clk_mpll.rate = fclk;
300 clk_h.rate = hclk;
301 clk_p.rate = pclk;
302 clk_f.rate = fclk;
303}