blob: eec641a34fc54816684648c7bfa788e75874758f [file] [log] [blame]
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +05301/*
2 * PCIe host controller driver for NWL PCIe Bridge
3 * Based on pcie-xilinx.c, pci-tegra.c
4 *
5 * (C) Copyright 2014 - 2015, Xilinx, Inc.
6 *
7 * This program is free software: you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation, either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
13#include <linux/delay.h>
14#include <linux/interrupt.h>
15#include <linux/irq.h>
16#include <linux/irqdomain.h>
17#include <linux/kernel.h>
Paul Gortmakerff187e772016-08-24 16:57:50 -040018#include <linux/init.h>
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +053019#include <linux/msi.h>
20#include <linux/of_address.h>
21#include <linux/of_pci.h>
22#include <linux/of_platform.h>
23#include <linux/of_irq.h>
24#include <linux/pci.h>
25#include <linux/platform_device.h>
26#include <linux/irqchip/chained_irq.h>
27
28/* Bridge core config registers */
29#define BRCFG_PCIE_RX0 0x00000000
30#define BRCFG_INTERRUPT 0x00000010
31#define BRCFG_PCIE_RX_MSG_FILTER 0x00000020
32
33/* Egress - Bridge translation registers */
34#define E_BREG_CAPABILITIES 0x00000200
35#define E_BREG_CONTROL 0x00000208
36#define E_BREG_BASE_LO 0x00000210
37#define E_BREG_BASE_HI 0x00000214
38#define E_ECAM_CAPABILITIES 0x00000220
39#define E_ECAM_CONTROL 0x00000228
40#define E_ECAM_BASE_LO 0x00000230
41#define E_ECAM_BASE_HI 0x00000234
42
43/* Ingress - address translations */
44#define I_MSII_CAPABILITIES 0x00000300
45#define I_MSII_CONTROL 0x00000308
46#define I_MSII_BASE_LO 0x00000310
47#define I_MSII_BASE_HI 0x00000314
48
49#define I_ISUB_CONTROL 0x000003E8
50#define SET_ISUB_CONTROL BIT(0)
51/* Rxed msg fifo - Interrupt status registers */
52#define MSGF_MISC_STATUS 0x00000400
53#define MSGF_MISC_MASK 0x00000404
54#define MSGF_LEG_STATUS 0x00000420
55#define MSGF_LEG_MASK 0x00000424
56#define MSGF_MSI_STATUS_LO 0x00000440
57#define MSGF_MSI_STATUS_HI 0x00000444
58#define MSGF_MSI_MASK_LO 0x00000448
59#define MSGF_MSI_MASK_HI 0x0000044C
60
61/* Msg filter mask bits */
62#define CFG_ENABLE_PM_MSG_FWD BIT(1)
63#define CFG_ENABLE_INT_MSG_FWD BIT(2)
64#define CFG_ENABLE_ERR_MSG_FWD BIT(3)
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +053065#define CFG_ENABLE_MSG_FILTER_MASK (CFG_ENABLE_PM_MSG_FWD | \
66 CFG_ENABLE_INT_MSG_FWD | \
Bharat Kumar Gogada26b54be2017-01-31 14:29:30 +053067 CFG_ENABLE_ERR_MSG_FWD)
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +053068
69/* Misc interrupt status mask bits */
70#define MSGF_MISC_SR_RXMSG_AVAIL BIT(0)
71#define MSGF_MISC_SR_RXMSG_OVER BIT(1)
72#define MSGF_MISC_SR_SLAVE_ERR BIT(4)
73#define MSGF_MISC_SR_MASTER_ERR BIT(5)
74#define MSGF_MISC_SR_I_ADDR_ERR BIT(6)
75#define MSGF_MISC_SR_E_ADDR_ERR BIT(7)
Bharat Kumar Gogadac2a7ff12016-08-30 16:09:16 +053076#define MSGF_MISC_SR_FATAL_AER BIT(16)
77#define MSGF_MISC_SR_NON_FATAL_AER BIT(17)
78#define MSGF_MISC_SR_CORR_AER BIT(18)
79#define MSGF_MISC_SR_UR_DETECT BIT(20)
80#define MSGF_MISC_SR_NON_FATAL_DEV BIT(22)
81#define MSGF_MISC_SR_FATAL_DEV BIT(23)
82#define MSGF_MISC_SR_LINK_DOWN BIT(24)
83#define MSGF_MSIC_SR_LINK_AUTO_BWIDTH BIT(25)
84#define MSGF_MSIC_SR_LINK_BWIDTH BIT(26)
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +053085
86#define MSGF_MISC_SR_MASKALL (MSGF_MISC_SR_RXMSG_AVAIL | \
87 MSGF_MISC_SR_RXMSG_OVER | \
88 MSGF_MISC_SR_SLAVE_ERR | \
89 MSGF_MISC_SR_MASTER_ERR | \
90 MSGF_MISC_SR_I_ADDR_ERR | \
91 MSGF_MISC_SR_E_ADDR_ERR | \
Bharat Kumar Gogadac2a7ff12016-08-30 16:09:16 +053092 MSGF_MISC_SR_FATAL_AER | \
93 MSGF_MISC_SR_NON_FATAL_AER | \
94 MSGF_MISC_SR_CORR_AER | \
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +053095 MSGF_MISC_SR_UR_DETECT | \
Bharat Kumar Gogadac2a7ff12016-08-30 16:09:16 +053096 MSGF_MISC_SR_NON_FATAL_DEV | \
97 MSGF_MISC_SR_FATAL_DEV | \
98 MSGF_MISC_SR_LINK_DOWN | \
99 MSGF_MSIC_SR_LINK_AUTO_BWIDTH | \
100 MSGF_MSIC_SR_LINK_BWIDTH)
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530101
102/* Legacy interrupt status mask bits */
103#define MSGF_LEG_SR_INTA BIT(0)
104#define MSGF_LEG_SR_INTB BIT(1)
105#define MSGF_LEG_SR_INTC BIT(2)
106#define MSGF_LEG_SR_INTD BIT(3)
107#define MSGF_LEG_SR_MASKALL (MSGF_LEG_SR_INTA | MSGF_LEG_SR_INTB | \
108 MSGF_LEG_SR_INTC | MSGF_LEG_SR_INTD)
109
110/* MSI interrupt status mask bits */
Bharat Kumar Gogadaf665bd12016-08-30 16:09:17 +0530111#define MSGF_MSI_SR_LO_MASK GENMASK(31, 0)
112#define MSGF_MSI_SR_HI_MASK GENMASK(31, 0)
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530113
114#define MSII_PRESENT BIT(0)
115#define MSII_ENABLE BIT(0)
116#define MSII_STATUS_ENABLE BIT(15)
117
118/* Bridge config interrupt mask */
119#define BRCFG_INTERRUPT_MASK BIT(0)
120#define BREG_PRESENT BIT(0)
121#define BREG_ENABLE BIT(0)
122#define BREG_ENABLE_FORCE BIT(1)
123
124/* E_ECAM status mask bits */
125#define E_ECAM_PRESENT BIT(0)
126#define E_ECAM_CR_ENABLE BIT(0)
127#define E_ECAM_SIZE_LOC GENMASK(20, 16)
128#define E_ECAM_SIZE_SHIFT 16
129#define ECAM_BUS_LOC_SHIFT 20
130#define ECAM_DEV_LOC_SHIFT 12
131#define NWL_ECAM_VALUE_DEFAULT 12
132
133#define CFG_DMA_REG_BAR GENMASK(2, 0)
134
135#define INT_PCI_MSI_NR (2 * 32)
136#define INTX_NUM 4
137
138/* Readin the PS_LINKUP */
139#define PS_LINKUP_OFFSET 0x00000238
140#define PCIE_PHY_LINKUP_BIT BIT(0)
141#define PHY_RDY_LINKUP_BIT BIT(1)
142
143/* Parameters for the waiting for link up routine */
144#define LINK_WAIT_MAX_RETRIES 10
145#define LINK_WAIT_USLEEP_MIN 90000
146#define LINK_WAIT_USLEEP_MAX 100000
147
148struct nwl_msi { /* MSI information */
149 struct irq_domain *msi_domain;
150 unsigned long *bitmap;
151 struct irq_domain *dev_domain;
152 struct mutex lock; /* protect bitmap variable */
153 int irq_msi0;
154 int irq_msi1;
155};
156
157struct nwl_pcie {
158 struct device *dev;
159 void __iomem *breg_base;
160 void __iomem *pcireg_base;
161 void __iomem *ecam_base;
162 phys_addr_t phys_breg_base; /* Physical Bridge Register Base */
163 phys_addr_t phys_pcie_reg_base; /* Physical PCIe Controller Base */
164 phys_addr_t phys_ecam_base; /* Physical Configuration Base */
165 u32 breg_size;
166 u32 pcie_reg_size;
167 u32 ecam_size;
168 int irq_intx;
169 int irq_misc;
170 u32 ecam_value;
171 u8 last_busno;
172 u8 root_busno;
173 struct nwl_msi msi;
174 struct irq_domain *legacy_irq_domain;
Bharat Kumar Gogada9a181e12017-04-14 20:34:32 +0530175 raw_spinlock_t leg_mask_lock;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530176};
177
178static inline u32 nwl_bridge_readl(struct nwl_pcie *pcie, u32 off)
179{
180 return readl(pcie->breg_base + off);
181}
182
183static inline void nwl_bridge_writel(struct nwl_pcie *pcie, u32 val, u32 off)
184{
185 writel(val, pcie->breg_base + off);
186}
187
188static bool nwl_pcie_link_up(struct nwl_pcie *pcie)
189{
190 if (readl(pcie->pcireg_base + PS_LINKUP_OFFSET) & PCIE_PHY_LINKUP_BIT)
191 return true;
192 return false;
193}
194
195static bool nwl_phy_link_up(struct nwl_pcie *pcie)
196{
197 if (readl(pcie->pcireg_base + PS_LINKUP_OFFSET) & PHY_RDY_LINKUP_BIT)
198 return true;
199 return false;
200}
201
202static int nwl_wait_for_link(struct nwl_pcie *pcie)
203{
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500204 struct device *dev = pcie->dev;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530205 int retries;
206
207 /* check if the link is up or not */
208 for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
209 if (nwl_phy_link_up(pcie))
210 return 0;
211 usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
212 }
213
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500214 dev_err(dev, "PHY link never came up\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530215 return -ETIMEDOUT;
216}
217
218static bool nwl_pcie_valid_device(struct pci_bus *bus, unsigned int devfn)
219{
220 struct nwl_pcie *pcie = bus->sysdata;
221
222 /* Check link before accessing downstream ports */
223 if (bus->number != pcie->root_busno) {
224 if (!nwl_pcie_link_up(pcie))
225 return false;
226 }
227
228 /* Only one device down on each root port */
229 if (bus->number == pcie->root_busno && devfn > 0)
230 return false;
231
232 return true;
233}
234
235/**
236 * nwl_pcie_map_bus - Get configuration base
237 *
238 * @bus: Bus structure of current bus
239 * @devfn: Device/function
240 * @where: Offset from base
241 *
242 * Return: Base address of the configuration space needed to be
243 * accessed.
244 */
245static void __iomem *nwl_pcie_map_bus(struct pci_bus *bus, unsigned int devfn,
246 int where)
247{
248 struct nwl_pcie *pcie = bus->sysdata;
249 int relbus;
250
251 if (!nwl_pcie_valid_device(bus, devfn))
252 return NULL;
253
254 relbus = (bus->number << ECAM_BUS_LOC_SHIFT) |
255 (devfn << ECAM_DEV_LOC_SHIFT);
256
257 return pcie->ecam_base + relbus + where;
258}
259
260/* PCIe operations */
261static struct pci_ops nwl_pcie_ops = {
262 .map_bus = nwl_pcie_map_bus,
263 .read = pci_generic_config_read,
264 .write = pci_generic_config_write,
265};
266
267static irqreturn_t nwl_pcie_misc_handler(int irq, void *data)
268{
269 struct nwl_pcie *pcie = data;
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500270 struct device *dev = pcie->dev;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530271 u32 misc_stat;
272
273 /* Checking for misc interrupts */
274 misc_stat = nwl_bridge_readl(pcie, MSGF_MISC_STATUS) &
275 MSGF_MISC_SR_MASKALL;
276 if (!misc_stat)
277 return IRQ_NONE;
278
279 if (misc_stat & MSGF_MISC_SR_RXMSG_OVER)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500280 dev_err(dev, "Received Message FIFO Overflow\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530281
282 if (misc_stat & MSGF_MISC_SR_SLAVE_ERR)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500283 dev_err(dev, "Slave error\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530284
285 if (misc_stat & MSGF_MISC_SR_MASTER_ERR)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500286 dev_err(dev, "Master error\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530287
288 if (misc_stat & MSGF_MISC_SR_I_ADDR_ERR)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500289 dev_err(dev, "In Misc Ingress address translation error\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530290
291 if (misc_stat & MSGF_MISC_SR_E_ADDR_ERR)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500292 dev_err(dev, "In Misc Egress address translation error\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530293
Bharat Kumar Gogadac2a7ff12016-08-30 16:09:16 +0530294 if (misc_stat & MSGF_MISC_SR_FATAL_AER)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500295 dev_err(dev, "Fatal Error in AER Capability\n");
Bharat Kumar Gogadac2a7ff12016-08-30 16:09:16 +0530296
297 if (misc_stat & MSGF_MISC_SR_NON_FATAL_AER)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500298 dev_err(dev, "Non-Fatal Error in AER Capability\n");
Bharat Kumar Gogadac2a7ff12016-08-30 16:09:16 +0530299
300 if (misc_stat & MSGF_MISC_SR_CORR_AER)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500301 dev_err(dev, "Correctable Error in AER Capability\n");
Bharat Kumar Gogadac2a7ff12016-08-30 16:09:16 +0530302
303 if (misc_stat & MSGF_MISC_SR_UR_DETECT)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500304 dev_err(dev, "Unsupported request Detected\n");
Bharat Kumar Gogadac2a7ff12016-08-30 16:09:16 +0530305
306 if (misc_stat & MSGF_MISC_SR_NON_FATAL_DEV)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500307 dev_err(dev, "Non-Fatal Error Detected\n");
Bharat Kumar Gogadac2a7ff12016-08-30 16:09:16 +0530308
309 if (misc_stat & MSGF_MISC_SR_FATAL_DEV)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500310 dev_err(dev, "Fatal Error Detected\n");
Bharat Kumar Gogadac2a7ff12016-08-30 16:09:16 +0530311
312 if (misc_stat & MSGF_MSIC_SR_LINK_AUTO_BWIDTH)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500313 dev_info(dev, "Link Autonomous Bandwidth Management Status bit set\n");
Bharat Kumar Gogadac2a7ff12016-08-30 16:09:16 +0530314
315 if (misc_stat & MSGF_MSIC_SR_LINK_BWIDTH)
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500316 dev_info(dev, "Link Bandwidth Management Status bit set\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530317
318 /* Clear misc interrupt status */
319 nwl_bridge_writel(pcie, misc_stat, MSGF_MISC_STATUS);
320
321 return IRQ_HANDLED;
322}
323
324static void nwl_pcie_leg_handler(struct irq_desc *desc)
325{
326 struct irq_chip *chip = irq_desc_get_chip(desc);
327 struct nwl_pcie *pcie;
328 unsigned long status;
329 u32 bit;
330 u32 virq;
331
332 chained_irq_enter(chip, desc);
333 pcie = irq_desc_get_handler_data(desc);
334
335 while ((status = nwl_bridge_readl(pcie, MSGF_LEG_STATUS) &
336 MSGF_LEG_SR_MASKALL) != 0) {
337 for_each_set_bit(bit, &status, INTX_NUM) {
338 virq = irq_find_mapping(pcie->legacy_irq_domain,
339 bit + 1);
340 if (virq)
341 generic_handle_irq(virq);
342 }
343 }
344
345 chained_irq_exit(chip, desc);
346}
347
348static void nwl_pcie_handle_msi_irq(struct nwl_pcie *pcie, u32 status_reg)
349{
350 struct nwl_msi *msi;
351 unsigned long status;
352 u32 bit;
353 u32 virq;
354
355 msi = &pcie->msi;
356
357 while ((status = nwl_bridge_readl(pcie, status_reg)) != 0) {
358 for_each_set_bit(bit, &status, 32) {
359 nwl_bridge_writel(pcie, 1 << bit, status_reg);
360 virq = irq_find_mapping(msi->dev_domain, bit);
361 if (virq)
362 generic_handle_irq(virq);
363 }
364 }
365}
366
367static void nwl_pcie_msi_handler_high(struct irq_desc *desc)
368{
369 struct irq_chip *chip = irq_desc_get_chip(desc);
370 struct nwl_pcie *pcie = irq_desc_get_handler_data(desc);
371
372 chained_irq_enter(chip, desc);
373 nwl_pcie_handle_msi_irq(pcie, MSGF_MSI_STATUS_HI);
374 chained_irq_exit(chip, desc);
375}
376
377static void nwl_pcie_msi_handler_low(struct irq_desc *desc)
378{
379 struct irq_chip *chip = irq_desc_get_chip(desc);
380 struct nwl_pcie *pcie = irq_desc_get_handler_data(desc);
381
382 chained_irq_enter(chip, desc);
383 nwl_pcie_handle_msi_irq(pcie, MSGF_MSI_STATUS_LO);
384 chained_irq_exit(chip, desc);
385}
386
Bharat Kumar Gogada9a181e12017-04-14 20:34:32 +0530387static void nwl_mask_leg_irq(struct irq_data *data)
388{
389 struct irq_desc *desc = irq_to_desc(data->irq);
390 struct nwl_pcie *pcie;
391 unsigned long flags;
392 u32 mask;
393 u32 val;
394
395 pcie = irq_desc_get_chip_data(desc);
396 mask = 1 << (data->hwirq - 1);
397 raw_spin_lock_irqsave(&pcie->leg_mask_lock, flags);
398 val = nwl_bridge_readl(pcie, MSGF_LEG_MASK);
399 nwl_bridge_writel(pcie, (val & (~mask)), MSGF_LEG_MASK);
400 raw_spin_unlock_irqrestore(&pcie->leg_mask_lock, flags);
401}
402
403static void nwl_unmask_leg_irq(struct irq_data *data)
404{
405 struct irq_desc *desc = irq_to_desc(data->irq);
406 struct nwl_pcie *pcie;
407 unsigned long flags;
408 u32 mask;
409 u32 val;
410
411 pcie = irq_desc_get_chip_data(desc);
412 mask = 1 << (data->hwirq - 1);
413 raw_spin_lock_irqsave(&pcie->leg_mask_lock, flags);
414 val = nwl_bridge_readl(pcie, MSGF_LEG_MASK);
415 nwl_bridge_writel(pcie, (val | mask), MSGF_LEG_MASK);
416 raw_spin_unlock_irqrestore(&pcie->leg_mask_lock, flags);
417}
418
419static struct irq_chip nwl_leg_irq_chip = {
420 .name = "nwl_pcie:legacy",
421 .irq_enable = nwl_unmask_leg_irq,
422 .irq_disable = nwl_mask_leg_irq,
423 .irq_mask = nwl_mask_leg_irq,
424 .irq_unmask = nwl_unmask_leg_irq,
425};
426
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530427static int nwl_legacy_map(struct irq_domain *domain, unsigned int irq,
428 irq_hw_number_t hwirq)
429{
Bharat Kumar Gogada9a181e12017-04-14 20:34:32 +0530430 irq_set_chip_and_handler(irq, &nwl_leg_irq_chip, handle_level_irq);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530431 irq_set_chip_data(irq, domain->host_data);
Bharat Kumar Gogada9a181e12017-04-14 20:34:32 +0530432 irq_set_status_flags(irq, IRQ_LEVEL);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530433
434 return 0;
435}
436
437static const struct irq_domain_ops legacy_domain_ops = {
438 .map = nwl_legacy_map,
439};
440
441#ifdef CONFIG_PCI_MSI
442static struct irq_chip nwl_msi_irq_chip = {
443 .name = "nwl_pcie:msi",
444 .irq_enable = unmask_msi_irq,
445 .irq_disable = mask_msi_irq,
446 .irq_mask = mask_msi_irq,
447 .irq_unmask = unmask_msi_irq,
448
449};
450
451static struct msi_domain_info nwl_msi_domain_info = {
452 .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
453 MSI_FLAG_MULTI_PCI_MSI),
454 .chip = &nwl_msi_irq_chip,
455};
456#endif
457
458static void nwl_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
459{
460 struct nwl_pcie *pcie = irq_data_get_irq_chip_data(data);
461 phys_addr_t msi_addr = pcie->phys_pcie_reg_base;
462
463 msg->address_lo = lower_32_bits(msi_addr);
464 msg->address_hi = upper_32_bits(msi_addr);
465 msg->data = data->hwirq;
466}
467
468static int nwl_msi_set_affinity(struct irq_data *irq_data,
469 const struct cpumask *mask, bool force)
470{
471 return -EINVAL;
472}
473
474static struct irq_chip nwl_irq_chip = {
475 .name = "Xilinx MSI",
476 .irq_compose_msi_msg = nwl_compose_msi_msg,
477 .irq_set_affinity = nwl_msi_set_affinity,
478};
479
480static int nwl_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
481 unsigned int nr_irqs, void *args)
482{
483 struct nwl_pcie *pcie = domain->host_data;
484 struct nwl_msi *msi = &pcie->msi;
485 int bit;
486 int i;
487
488 mutex_lock(&msi->lock);
489 bit = bitmap_find_next_zero_area(msi->bitmap, INT_PCI_MSI_NR, 0,
490 nr_irqs, 0);
491 if (bit >= INT_PCI_MSI_NR) {
492 mutex_unlock(&msi->lock);
493 return -ENOSPC;
494 }
495
496 bitmap_set(msi->bitmap, bit, nr_irqs);
497
498 for (i = 0; i < nr_irqs; i++) {
499 irq_domain_set_info(domain, virq + i, bit + i, &nwl_irq_chip,
500 domain->host_data, handle_simple_irq,
501 NULL, NULL);
502 }
503 mutex_unlock(&msi->lock);
504 return 0;
505}
506
507static void nwl_irq_domain_free(struct irq_domain *domain, unsigned int virq,
508 unsigned int nr_irqs)
509{
510 struct irq_data *data = irq_domain_get_irq_data(domain, virq);
511 struct nwl_pcie *pcie = irq_data_get_irq_chip_data(data);
512 struct nwl_msi *msi = &pcie->msi;
513
514 mutex_lock(&msi->lock);
515 bitmap_clear(msi->bitmap, data->hwirq, nr_irqs);
516 mutex_unlock(&msi->lock);
517}
518
519static const struct irq_domain_ops dev_msi_domain_ops = {
520 .alloc = nwl_irq_domain_alloc,
521 .free = nwl_irq_domain_free,
522};
523
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530524static int nwl_pcie_init_msi_irq_domain(struct nwl_pcie *pcie)
525{
526#ifdef CONFIG_PCI_MSI
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500527 struct device *dev = pcie->dev;
528 struct fwnode_handle *fwnode = of_node_to_fwnode(dev->of_node);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530529 struct nwl_msi *msi = &pcie->msi;
530
531 msi->dev_domain = irq_domain_add_linear(NULL, INT_PCI_MSI_NR,
532 &dev_msi_domain_ops, pcie);
533 if (!msi->dev_domain) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500534 dev_err(dev, "failed to create dev IRQ domain\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530535 return -ENOMEM;
536 }
537 msi->msi_domain = pci_msi_create_irq_domain(fwnode,
538 &nwl_msi_domain_info,
539 msi->dev_domain);
540 if (!msi->msi_domain) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500541 dev_err(dev, "failed to create msi IRQ domain\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530542 irq_domain_remove(msi->dev_domain);
543 return -ENOMEM;
544 }
545#endif
546 return 0;
547}
548
549static int nwl_pcie_init_irq_domain(struct nwl_pcie *pcie)
550{
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500551 struct device *dev = pcie->dev;
552 struct device_node *node = dev->of_node;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530553 struct device_node *legacy_intc_node;
554
555 legacy_intc_node = of_get_next_child(node, NULL);
556 if (!legacy_intc_node) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500557 dev_err(dev, "No legacy intc node found\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530558 return -EINVAL;
559 }
560
561 pcie->legacy_irq_domain = irq_domain_add_linear(legacy_intc_node,
562 INTX_NUM,
563 &legacy_domain_ops,
564 pcie);
565
566 if (!pcie->legacy_irq_domain) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500567 dev_err(dev, "failed to create IRQ domain\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530568 return -ENOMEM;
569 }
570
Bharat Kumar Gogada9a181e12017-04-14 20:34:32 +0530571 raw_spin_lock_init(&pcie->leg_mask_lock);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530572 nwl_pcie_init_msi_irq_domain(pcie);
573 return 0;
574}
575
Lorenzo Pieralisi5cbd6782017-06-28 15:13:50 -0500576static int nwl_pcie_enable_msi(struct nwl_pcie *pcie)
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530577{
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500578 struct device *dev = pcie->dev;
579 struct platform_device *pdev = to_platform_device(dev);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530580 struct nwl_msi *msi = &pcie->msi;
581 unsigned long base;
582 int ret;
583 int size = BITS_TO_LONGS(INT_PCI_MSI_NR) * sizeof(long);
584
585 mutex_init(&msi->lock);
586
587 msi->bitmap = kzalloc(size, GFP_KERNEL);
588 if (!msi->bitmap)
589 return -ENOMEM;
590
591 /* Get msi_1 IRQ number */
592 msi->irq_msi1 = platform_get_irq_byname(pdev, "msi1");
593 if (msi->irq_msi1 < 0) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500594 dev_err(dev, "failed to get IRQ#%d\n", msi->irq_msi1);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530595 ret = -EINVAL;
596 goto err;
597 }
598
599 irq_set_chained_handler_and_data(msi->irq_msi1,
600 nwl_pcie_msi_handler_high, pcie);
601
602 /* Get msi_0 IRQ number */
603 msi->irq_msi0 = platform_get_irq_byname(pdev, "msi0");
604 if (msi->irq_msi0 < 0) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500605 dev_err(dev, "failed to get IRQ#%d\n", msi->irq_msi0);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530606 ret = -EINVAL;
607 goto err;
608 }
609
610 irq_set_chained_handler_and_data(msi->irq_msi0,
611 nwl_pcie_msi_handler_low, pcie);
612
613 /* Check for msii_present bit */
614 ret = nwl_bridge_readl(pcie, I_MSII_CAPABILITIES) & MSII_PRESENT;
615 if (!ret) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500616 dev_err(dev, "MSI not present\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530617 ret = -EIO;
618 goto err;
619 }
620
621 /* Enable MSII */
622 nwl_bridge_writel(pcie, nwl_bridge_readl(pcie, I_MSII_CONTROL) |
623 MSII_ENABLE, I_MSII_CONTROL);
624
625 /* Enable MSII status */
626 nwl_bridge_writel(pcie, nwl_bridge_readl(pcie, I_MSII_CONTROL) |
627 MSII_STATUS_ENABLE, I_MSII_CONTROL);
628
629 /* setup AFI/FPCI range */
630 base = pcie->phys_pcie_reg_base;
631 nwl_bridge_writel(pcie, lower_32_bits(base), I_MSII_BASE_LO);
632 nwl_bridge_writel(pcie, upper_32_bits(base), I_MSII_BASE_HI);
633
634 /*
635 * For high range MSI interrupts: disable, clear any pending,
636 * and enable
637 */
638 nwl_bridge_writel(pcie, (u32)~MSGF_MSI_SR_HI_MASK, MSGF_MSI_MASK_HI);
639
640 nwl_bridge_writel(pcie, nwl_bridge_readl(pcie, MSGF_MSI_STATUS_HI) &
641 MSGF_MSI_SR_HI_MASK, MSGF_MSI_STATUS_HI);
642
643 nwl_bridge_writel(pcie, MSGF_MSI_SR_HI_MASK, MSGF_MSI_MASK_HI);
644
645 /*
646 * For low range MSI interrupts: disable, clear any pending,
647 * and enable
648 */
649 nwl_bridge_writel(pcie, (u32)~MSGF_MSI_SR_LO_MASK, MSGF_MSI_MASK_LO);
650
651 nwl_bridge_writel(pcie, nwl_bridge_readl(pcie, MSGF_MSI_STATUS_LO) &
652 MSGF_MSI_SR_LO_MASK, MSGF_MSI_STATUS_LO);
653
654 nwl_bridge_writel(pcie, MSGF_MSI_SR_LO_MASK, MSGF_MSI_MASK_LO);
655
656 return 0;
657err:
658 kfree(msi->bitmap);
659 msi->bitmap = NULL;
660 return ret;
661}
662
663static int nwl_pcie_bridge_init(struct nwl_pcie *pcie)
664{
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500665 struct device *dev = pcie->dev;
666 struct platform_device *pdev = to_platform_device(dev);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530667 u32 breg_val, ecam_val, first_busno = 0;
668 int err;
669
670 breg_val = nwl_bridge_readl(pcie, E_BREG_CAPABILITIES) & BREG_PRESENT;
671 if (!breg_val) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500672 dev_err(dev, "BREG is not present\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530673 return breg_val;
674 }
675
676 /* Write bridge_off to breg base */
677 nwl_bridge_writel(pcie, lower_32_bits(pcie->phys_breg_base),
678 E_BREG_BASE_LO);
679 nwl_bridge_writel(pcie, upper_32_bits(pcie->phys_breg_base),
680 E_BREG_BASE_HI);
681
682 /* Enable BREG */
683 nwl_bridge_writel(pcie, ~BREG_ENABLE_FORCE & BREG_ENABLE,
684 E_BREG_CONTROL);
685
686 /* Disable DMA channel registers */
687 nwl_bridge_writel(pcie, nwl_bridge_readl(pcie, BRCFG_PCIE_RX0) |
688 CFG_DMA_REG_BAR, BRCFG_PCIE_RX0);
689
690 /* Enable Ingress subtractive decode translation */
691 nwl_bridge_writel(pcie, SET_ISUB_CONTROL, I_ISUB_CONTROL);
692
693 /* Enable msg filtering details */
694 nwl_bridge_writel(pcie, CFG_ENABLE_MSG_FILTER_MASK,
695 BRCFG_PCIE_RX_MSG_FILTER);
696
697 err = nwl_wait_for_link(pcie);
698 if (err)
699 return err;
700
701 ecam_val = nwl_bridge_readl(pcie, E_ECAM_CAPABILITIES) & E_ECAM_PRESENT;
702 if (!ecam_val) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500703 dev_err(dev, "ECAM is not present\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530704 return ecam_val;
705 }
706
707 /* Enable ECAM */
708 nwl_bridge_writel(pcie, nwl_bridge_readl(pcie, E_ECAM_CONTROL) |
709 E_ECAM_CR_ENABLE, E_ECAM_CONTROL);
710
711 nwl_bridge_writel(pcie, nwl_bridge_readl(pcie, E_ECAM_CONTROL) |
712 (pcie->ecam_value << E_ECAM_SIZE_SHIFT),
713 E_ECAM_CONTROL);
714
715 nwl_bridge_writel(pcie, lower_32_bits(pcie->phys_ecam_base),
716 E_ECAM_BASE_LO);
717 nwl_bridge_writel(pcie, upper_32_bits(pcie->phys_ecam_base),
718 E_ECAM_BASE_HI);
719
720 /* Get bus range */
721 ecam_val = nwl_bridge_readl(pcie, E_ECAM_CONTROL);
722 pcie->last_busno = (ecam_val & E_ECAM_SIZE_LOC) >> E_ECAM_SIZE_SHIFT;
723 /* Write primary, secondary and subordinate bus numbers */
724 ecam_val = first_busno;
725 ecam_val |= (first_busno + 1) << 8;
726 ecam_val |= (pcie->last_busno << E_ECAM_SIZE_SHIFT);
727 writel(ecam_val, (pcie->ecam_base + PCI_PRIMARY_BUS));
728
729 if (nwl_pcie_link_up(pcie))
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500730 dev_info(dev, "Link is UP\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530731 else
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500732 dev_info(dev, "Link is DOWN\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530733
734 /* Get misc IRQ number */
735 pcie->irq_misc = platform_get_irq_byname(pdev, "misc");
736 if (pcie->irq_misc < 0) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500737 dev_err(dev, "failed to get misc IRQ %d\n",
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530738 pcie->irq_misc);
739 return -EINVAL;
740 }
741
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500742 err = devm_request_irq(dev, pcie->irq_misc,
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530743 nwl_pcie_misc_handler, IRQF_SHARED,
744 "nwl_pcie:misc", pcie);
745 if (err) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500746 dev_err(dev, "fail to register misc IRQ#%d\n",
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530747 pcie->irq_misc);
748 return err;
749 }
750
751 /* Disable all misc interrupts */
752 nwl_bridge_writel(pcie, (u32)~MSGF_MISC_SR_MASKALL, MSGF_MISC_MASK);
753
754 /* Clear pending misc interrupts */
755 nwl_bridge_writel(pcie, nwl_bridge_readl(pcie, MSGF_MISC_STATUS) &
756 MSGF_MISC_SR_MASKALL, MSGF_MISC_STATUS);
757
758 /* Enable all misc interrupts */
759 nwl_bridge_writel(pcie, MSGF_MISC_SR_MASKALL, MSGF_MISC_MASK);
760
761
762 /* Disable all legacy interrupts */
763 nwl_bridge_writel(pcie, (u32)~MSGF_LEG_SR_MASKALL, MSGF_LEG_MASK);
764
765 /* Clear pending legacy interrupts */
766 nwl_bridge_writel(pcie, nwl_bridge_readl(pcie, MSGF_LEG_STATUS) &
767 MSGF_LEG_SR_MASKALL, MSGF_LEG_STATUS);
768
769 /* Enable all legacy interrupts */
770 nwl_bridge_writel(pcie, MSGF_LEG_SR_MASKALL, MSGF_LEG_MASK);
771
772 /* Enable the bridge config interrupt */
773 nwl_bridge_writel(pcie, nwl_bridge_readl(pcie, BRCFG_INTERRUPT) |
774 BRCFG_INTERRUPT_MASK, BRCFG_INTERRUPT);
775
776 return 0;
777}
778
779static int nwl_pcie_parse_dt(struct nwl_pcie *pcie,
780 struct platform_device *pdev)
781{
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500782 struct device *dev = pcie->dev;
783 struct device_node *node = dev->of_node;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530784 struct resource *res;
785 const char *type;
786
787 /* Check for device type */
788 type = of_get_property(node, "device_type", NULL);
789 if (!type || strcmp(type, "pci")) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500790 dev_err(dev, "invalid \"device_type\" %s\n", type);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530791 return -EINVAL;
792 }
793
794 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "breg");
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500795 pcie->breg_base = devm_ioremap_resource(dev, res);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530796 if (IS_ERR(pcie->breg_base))
797 return PTR_ERR(pcie->breg_base);
798 pcie->phys_breg_base = res->start;
799
800 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pcireg");
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500801 pcie->pcireg_base = devm_ioremap_resource(dev, res);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530802 if (IS_ERR(pcie->pcireg_base))
803 return PTR_ERR(pcie->pcireg_base);
804 pcie->phys_pcie_reg_base = res->start;
805
806 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cfg");
Lorenzo Pieralisicd00f082017-04-19 17:48:58 +0100807 pcie->ecam_base = devm_pci_remap_cfg_resource(dev, res);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530808 if (IS_ERR(pcie->ecam_base))
809 return PTR_ERR(pcie->ecam_base);
810 pcie->phys_ecam_base = res->start;
811
812 /* Get intx IRQ number */
813 pcie->irq_intx = platform_get_irq_byname(pdev, "intx");
814 if (pcie->irq_intx < 0) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500815 dev_err(dev, "failed to get intx IRQ %d\n", pcie->irq_intx);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530816 return -EINVAL;
817 }
818
819 irq_set_chained_handler_and_data(pcie->irq_intx,
820 nwl_pcie_leg_handler, pcie);
821
822 return 0;
823}
824
825static const struct of_device_id nwl_pcie_of_match[] = {
826 { .compatible = "xlnx,nwl-pcie-2.11", },
827 {}
828};
829
830static int nwl_pcie_probe(struct platform_device *pdev)
831{
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500832 struct device *dev = &pdev->dev;
833 struct device_node *node = dev->of_node;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530834 struct nwl_pcie *pcie;
835 struct pci_bus *bus;
836 struct pci_bus *child;
Lorenzo Pieralisi123db532017-06-28 15:14:01 -0500837 struct pci_host_bridge *bridge;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530838 int err;
839 resource_size_t iobase = 0;
840 LIST_HEAD(res);
841
Lorenzo Pieralisi123db532017-06-28 15:14:01 -0500842 bridge = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
843 if (!bridge)
844 return -ENODEV;
845
846 pcie = pci_host_bridge_priv(bridge);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530847
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500848 pcie->dev = dev;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530849 pcie->ecam_value = NWL_ECAM_VALUE_DEFAULT;
850
851 err = nwl_pcie_parse_dt(pcie, pdev);
852 if (err) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500853 dev_err(dev, "Parsing DT failed\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530854 return err;
855 }
856
857 err = nwl_pcie_bridge_init(pcie);
858 if (err) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500859 dev_err(dev, "HW Initialization failed\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530860 return err;
861 }
862
863 err = of_pci_get_host_bridge_resources(node, 0, 0xff, &res, &iobase);
864 if (err) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500865 dev_err(dev, "Getting bridge resources failed\n");
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530866 return err;
867 }
868
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500869 err = devm_request_pci_bus_resources(dev, &res);
Bjorn Helgaas21f7fc242016-05-28 18:24:36 -0500870 if (err)
871 goto error;
872
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530873 err = nwl_pcie_init_irq_domain(pcie);
874 if (err) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500875 dev_err(dev, "Failed creating IRQ Domain\n");
Bjorn Helgaas0bb01302016-05-31 11:26:01 -0500876 goto error;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530877 }
878
Lorenzo Pieralisi123db532017-06-28 15:14:01 -0500879 list_splice_init(&res, &bridge->windows);
880 bridge->dev.parent = dev;
881 bridge->sysdata = pcie;
882 bridge->busnr = pcie->root_busno;
883 bridge->ops = &nwl_pcie_ops;
Lorenzo Pieralisi1ee4d932017-06-28 15:14:11 -0500884 bridge->map_irq = of_irq_parse_and_map_pci;
885 bridge->swizzle_irq = pci_common_swizzle;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530886
887 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Lorenzo Pieralisi5cbd6782017-06-28 15:13:50 -0500888 err = nwl_pcie_enable_msi(pcie);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530889 if (err < 0) {
Bjorn Helgaasadf9e282016-10-06 13:44:43 -0500890 dev_err(dev, "failed to enable MSI support: %d\n", err);
Bjorn Helgaas0bb01302016-05-31 11:26:01 -0500891 goto error;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530892 }
893 }
Lorenzo Pieralisi123db532017-06-28 15:14:01 -0500894
895 err = pci_scan_root_bus_bridge(bridge);
896 if (err)
897 goto error;
898
899 bus = bridge->bus;
900
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530901 pci_assign_unassigned_bus_resources(bus);
902 list_for_each_entry(child, &bus->children, node)
903 pcie_bus_configure_settings(child);
904 pci_bus_add_devices(bus);
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530905 return 0;
Bjorn Helgaas0bb01302016-05-31 11:26:01 -0500906
907error:
908 pci_free_resource_list(&res);
909 return err;
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530910}
911
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530912static struct platform_driver nwl_pcie_driver = {
913 .driver = {
914 .name = "nwl-pcie",
Paul Gortmakerff187e772016-08-24 16:57:50 -0400915 .suppress_bind_attrs = true,
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530916 .of_match_table = nwl_pcie_of_match,
917 },
918 .probe = nwl_pcie_probe,
Bharat Kumar Gogadaab597d32016-03-06 22:02:14 +0530919};
Paul Gortmakerff187e772016-08-24 16:57:50 -0400920builtin_platform_driver(nwl_pcie_driver);