blob: 5a206c100ce287b34ce35f454d80749dfe6e9f06 [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Florian Vaussard98ef79572013-05-31 14:32:55 +020013#include "skeleton.dtsi"
Benoit Coussond9fda072011-08-09 17:15:17 +020014
15/ {
16 compatible = "ti,omap4430", "ti,omap4";
Marc Zyngier7136d452015-03-11 15:43:49 +000017 interrupt-parent = <&wakeupgen>;
Benoit Coussond9fda072011-08-09 17:15:17 +020018
19 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050020 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 reg = <0x0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060039
40 clocks = <&dpll_mpu_ck>;
41 clock-names = "cpu";
42
43 clock-latency = <300000>; /* From omap-cpufreq driver */
Benoit Cousson476b6792011-08-16 11:49:08 +020044 };
45 cpu@1 {
46 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010047 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053048 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010049 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020050 };
51 };
52
Benoit Cousson56351212012-09-03 17:56:32 +020053 gic: interrupt-controller@48241000 {
54 compatible = "arm,cortex-a9-gic";
55 interrupt-controller;
56 #interrupt-cells = <3>;
57 reg = <0x48241000 0x1000>,
58 <0x48240100 0x0100>;
Marc Zyngier7136d452015-03-11 15:43:49 +000059 interrupt-parent = <&gic>;
Benoit Cousson56351212012-09-03 17:56:32 +020060 };
61
Santosh Shilimkar926fd452012-07-04 17:57:34 +053062 L2: l2-cache-controller@48242000 {
63 compatible = "arm,pl310-cache";
64 reg = <0x48242000 0x1000>;
65 cache-unified;
66 cache-level = <2>;
67 };
68
Lee Jones75d71d42013-07-22 11:52:36 +010069 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053070 compatible = "arm,cortex-a9-twd-timer";
Gilles Chanteperdrix23c47372014-04-07 22:05:39 +020071 clocks = <&mpu_periphclk>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053072 reg = <0x48240600 0x20>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +020073 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000074 interrupt-parent = <&gic>;
75 };
76
77 wakeupgen: interrupt-controller@48281000 {
78 compatible = "ti,omap4-wugen-mpu";
79 interrupt-controller;
80 #interrupt-cells = <3>;
81 reg = <0x48281000 0x1000>;
82 interrupt-parent = <&gic>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053083 };
84
Benoit Coussond9fda072011-08-09 17:15:17 +020085 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +010086 * The soc node represents the soc top level view. It is used for IPs
Benoit Coussond9fda072011-08-09 17:15:17 +020087 * that are not memory mapped in the MPU view or for the MPU itself.
88 */
89 soc {
90 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020091 mpu {
92 compatible = "ti,omap4-mpu";
93 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -050094 sram = <&ocmcram>;
Benoit Cousson476b6792011-08-16 11:49:08 +020095 };
96
97 dsp {
98 compatible = "ti,omap3-c64";
99 ti,hwmods = "dsp";
100 };
101
102 iva {
103 compatible = "ti,ivahd";
104 ti,hwmods = "iva";
105 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200106 };
107
108 /*
109 * XXX: Use a flat representation of the OMAP4 interconnect.
110 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100111 * Since it will not bring real advantage to represent that in DT for
Benoit Coussond9fda072011-08-09 17:15:17 +0200112 * the moment, just use a fake OCP bus entry to represent the whole bus
113 * hierarchy.
114 */
115 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200116 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200117 #address-cells = <1>;
118 #size-cells = <1>;
119 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200120 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530121 reg = <0x44000000 0x1000>,
122 <0x44800000 0x2000>,
123 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200124 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
125 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200126
Tero Kristo7415b0b2015-02-12 11:32:14 +0200127 l4_cfg: l4@4a000000 {
128 compatible = "ti,omap4-l4-cfg", "simple-bus";
Tony Lindgren679e3312012-09-10 10:34:51 -0700129 #address-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200130 #size-cells = <1>;
131 ranges = <0 0x4a000000 0x1000000>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700132
Tero Kristo7415b0b2015-02-12 11:32:14 +0200133 cm1: cm1@4000 {
134 compatible = "ti,omap4-cm1";
135 reg = <0x4000 0x2000>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530136
Tero Kristo7415b0b2015-02-12 11:32:14 +0200137 cm1_clocks: clocks {
138 #address-cells = <1>;
139 #size-cells = <0>;
140 };
141
142 cm1_clockdomains: clockdomains {
143 };
144 };
145
146 cm2: cm2@8000 {
147 compatible = "ti,omap4-cm2";
148 reg = <0x8000 0x3000>;
149
150 cm2_clocks: clocks {
151 #address-cells = <1>;
152 #size-cells = <0>;
153 };
154
155 cm2_clockdomains: clockdomains {
156 };
157 };
158
159 omap4_scm_core: scm@2000 {
160 compatible = "ti,omap4-scm-core", "simple-bus";
161 reg = <0x2000 0x1000>;
162 #address-cells = <1>;
163 #size-cells = <1>;
164 ranges = <0 0x2000 0x1000>;
165
166 scm_conf: scm_conf@0 {
167 compatible = "syscon";
168 reg = <0x0 0x800>;
169 #address-cells = <1>;
170 #size-cells = <1>;
171 };
172 };
173
174 omap4_padconf_core: scm@100000 {
175 compatible = "ti,omap4-scm-padconf-core",
176 "simple-bus";
177 #address-cells = <1>;
178 #size-cells = <1>;
179 ranges = <0 0x100000 0x1000>;
180
181 omap4_pmx_core: pinmux@40 {
182 compatible = "ti,omap4-padconf",
183 "pinctrl-single";
184 reg = <0x40 0x0196>;
185 #address-cells = <1>;
186 #size-cells = <0>;
187 #interrupt-cells = <1>;
188 interrupt-controller;
189 pinctrl-single,register-width = <16>;
190 pinctrl-single,function-mask = <0x7fff>;
191 };
192
193 omap4_padconf_global: omap4_padconf_global@5a0 {
Kishon Vijay Abraham I89a898d2015-07-27 17:46:39 +0530194 compatible = "syscon",
195 "simple-bus";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200196 reg = <0x5a0 0x170>;
197 #address-cells = <1>;
198 #size-cells = <1>;
Kishon Vijay Abraham I9a5e3f22015-09-04 17:38:24 +0530199 ranges = <0 0x5a0 0x170>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200200
201 pbias_regulator: pbias_regulator {
Kishon Vijay Abraham I737f1462015-09-04 17:30:25 +0530202 compatible = "ti,pbias-omap4", "ti,pbias-omap";
Tero Kristo7415b0b2015-02-12 11:32:14 +0200203 reg = <0x60 0x4>;
204 syscon = <&omap4_padconf_global>;
205 pbias_mmc_reg: pbias_mmc_omap4 {
206 regulator-name = "pbias_mmc_omap4";
207 regulator-min-microvolt = <1800000>;
208 regulator-max-microvolt = <3000000>;
209 };
210 };
211 };
212 };
213
214 l4_wkup: l4@300000 {
215 compatible = "ti,omap4-l4-wkup", "simple-bus";
216 #address-cells = <1>;
217 #size-cells = <1>;
218 ranges = <0 0x300000 0x40000>;
219
220 counter32k: counter@4000 {
221 compatible = "ti,omap-counter32k";
222 reg = <0x4000 0x20>;
223 ti,hwmods = "counter_32k";
224 };
225
226 prm: prm@6000 {
227 compatible = "ti,omap4-prm";
228 reg = <0x6000 0x3000>;
229 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
230
231 prm_clocks: clocks {
232 #address-cells = <1>;
233 #size-cells = <0>;
234 };
235
236 prm_clockdomains: clockdomains {
237 };
238 };
239
240 scrm: scrm@a000 {
241 compatible = "ti,omap4-scrm";
242 reg = <0xa000 0x2000>;
243
244 scrm_clocks: clocks {
245 #address-cells = <1>;
246 #size-cells = <0>;
247 };
248
249 scrm_clockdomains: clockdomains {
250 };
251 };
252
253 omap4_pmx_wkup: pinmux@1e040 {
254 compatible = "ti,omap4-padconf",
255 "pinctrl-single";
256 reg = <0x1e040 0x0038>;
257 #address-cells = <1>;
258 #size-cells = <0>;
259 #interrupt-cells = <1>;
260 interrupt-controller;
261 pinctrl-single,register-width = <16>;
262 pinctrl-single,function-mask = <0x7fff>;
263 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530264 };
265 };
266
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500267 ocmcram: ocmcram@40304000 {
268 compatible = "mmio-sram";
269 reg = <0x40304000 0xa000>; /* 40k */
270 };
271
Jon Hunter2c2dc542012-04-26 13:47:59 -0500272 sdma: dma-controller@4a056000 {
273 compatible = "ti,omap4430-sdma";
274 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200275 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
276 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
277 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
278 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500279 #dma-cells = <1>;
Peter Ujfalusi24ac1772015-02-20 15:42:04 +0200280 dma-channels = <32>;
281 dma-requests = <127>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500282 };
283
Benoit Coussone3e5a922011-08-16 11:51:54 +0200284 gpio1: gpio@4a310000 {
285 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200286 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200287 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200288 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500289 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200290 gpio-controller;
291 #gpio-cells = <2>;
292 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600293 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200294 };
295
296 gpio2: gpio@48055000 {
297 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200298 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200299 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200300 ti,hwmods = "gpio2";
301 gpio-controller;
302 #gpio-cells = <2>;
303 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600304 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200305 };
306
307 gpio3: gpio@48057000 {
308 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200309 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200310 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200311 ti,hwmods = "gpio3";
312 gpio-controller;
313 #gpio-cells = <2>;
314 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600315 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200316 };
317
318 gpio4: gpio@48059000 {
319 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200320 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200321 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200322 ti,hwmods = "gpio4";
323 gpio-controller;
324 #gpio-cells = <2>;
325 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600326 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200327 };
328
329 gpio5: gpio@4805b000 {
330 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200331 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200332 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200333 ti,hwmods = "gpio5";
334 gpio-controller;
335 #gpio-cells = <2>;
336 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600337 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200338 };
339
340 gpio6: gpio@4805d000 {
341 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200342 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200343 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200344 ti,hwmods = "gpio6";
345 gpio-controller;
346 #gpio-cells = <2>;
347 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600348 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200349 };
350
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600351 gpmc: gpmc@50000000 {
352 compatible = "ti,omap4430-gpmc";
353 reg = <0x50000000 0x1000>;
354 #address-cells = <2>;
355 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200356 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600357 gpmc,num-cs = <8>;
358 gpmc,num-waitpins = <4>;
359 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530360 ti,no-idle-on-init;
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100361 clocks = <&l3_div_ck>;
362 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600363 };
364
Benoit Cousson19bfb762012-02-16 11:55:27 +0100365 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530366 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200367 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200368 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530369 ti,hwmods = "uart1";
370 clock-frequency = <48000000>;
371 };
372
Benoit Cousson19bfb762012-02-16 11:55:27 +0100373 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530374 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200375 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000376 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530377 ti,hwmods = "uart2";
378 clock-frequency = <48000000>;
379 };
380
Benoit Cousson19bfb762012-02-16 11:55:27 +0100381 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530382 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200383 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000384 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530385 ti,hwmods = "uart3";
386 clock-frequency = <48000000>;
387 };
388
Benoit Cousson19bfb762012-02-16 11:55:27 +0100389 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530390 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200391 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000392 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530393 ti,hwmods = "uart4";
394 clock-frequency = <48000000>;
395 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530396
Suman Anna04c7d922013-10-10 16:15:33 -0500397 hwspinlock: spinlock@4a0f6000 {
398 compatible = "ti,omap4-hwspinlock";
399 reg = <0x4a0f6000 0x1000>;
400 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600401 #hwlock-cells = <1>;
Suman Anna04c7d922013-10-10 16:15:33 -0500402 };
403
Benoit Cousson58e778f2011-08-17 19:00:03 +0530404 i2c1: i2c@48070000 {
405 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200406 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200407 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530408 #address-cells = <1>;
409 #size-cells = <0>;
410 ti,hwmods = "i2c1";
411 };
412
413 i2c2: i2c@48072000 {
414 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200415 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200416 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530417 #address-cells = <1>;
418 #size-cells = <0>;
419 ti,hwmods = "i2c2";
420 };
421
422 i2c3: i2c@48060000 {
423 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200424 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200425 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530426 #address-cells = <1>;
427 #size-cells = <0>;
428 ti,hwmods = "i2c3";
429 };
430
431 i2c4: i2c@48350000 {
432 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200433 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200434 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530435 #address-cells = <1>;
436 #size-cells = <0>;
437 ti,hwmods = "i2c4";
438 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100439
440 mcspi1: spi@48098000 {
441 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200442 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200443 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100444 #address-cells = <1>;
445 #size-cells = <0>;
446 ti,hwmods = "mcspi1";
447 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500448 dmas = <&sdma 35>,
449 <&sdma 36>,
450 <&sdma 37>,
451 <&sdma 38>,
452 <&sdma 39>,
453 <&sdma 40>,
454 <&sdma 41>,
455 <&sdma 42>;
456 dma-names = "tx0", "rx0", "tx1", "rx1",
457 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100458 };
459
460 mcspi2: spi@4809a000 {
461 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200462 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200463 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100464 #address-cells = <1>;
465 #size-cells = <0>;
466 ti,hwmods = "mcspi2";
467 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500468 dmas = <&sdma 43>,
469 <&sdma 44>,
470 <&sdma 45>,
471 <&sdma 46>;
472 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100473 };
474
475 mcspi3: spi@480b8000 {
476 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200477 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200478 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100479 #address-cells = <1>;
480 #size-cells = <0>;
481 ti,hwmods = "mcspi3";
482 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500483 dmas = <&sdma 15>, <&sdma 16>;
484 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100485 };
486
487 mcspi4: spi@480ba000 {
488 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200489 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200490 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100491 #address-cells = <1>;
492 #size-cells = <0>;
493 ti,hwmods = "mcspi4";
494 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500495 dmas = <&sdma 70>, <&sdma 71>;
496 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100497 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530498
499 mmc1: mmc@4809c000 {
500 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200501 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200502 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530503 ti,hwmods = "mmc1";
504 ti,dual-volt;
505 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500506 dmas = <&sdma 61>, <&sdma 62>;
507 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530508 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530509 };
510
511 mmc2: mmc@480b4000 {
512 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200513 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200514 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530515 ti,hwmods = "mmc2";
516 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500517 dmas = <&sdma 47>, <&sdma 48>;
518 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530519 };
520
521 mmc3: mmc@480ad000 {
522 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200523 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200524 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530525 ti,hwmods = "mmc3";
526 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500527 dmas = <&sdma 77>, <&sdma 78>;
528 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530529 };
530
531 mmc4: mmc@480d1000 {
532 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200533 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200534 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530535 ti,hwmods = "mmc4";
536 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500537 dmas = <&sdma 57>, <&sdma 58>;
538 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530539 };
540
541 mmc5: mmc@480d5000 {
542 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200543 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200544 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530545 ti,hwmods = "mmc5";
546 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500547 dmas = <&sdma 59>, <&sdma 60>;
548 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530549 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800550
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600551 mmu_dsp: mmu@4a066000 {
552 compatible = "ti,omap4-iommu";
553 reg = <0x4a066000 0x100>;
554 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
555 ti,hwmods = "mmu_dsp";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500556 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600557 };
558
559 mmu_ipu: mmu@55082000 {
560 compatible = "ti,omap4-iommu";
561 reg = <0x55082000 0x100>;
562 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
563 ti,hwmods = "mmu_ipu";
Suman Anna22e3bcc2015-07-10 12:28:55 -0500564 #iommu-cells = <0>;
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600565 ti,iommu-bus-err-back;
566 };
567
Xiao Jiang94c30732012-06-01 12:44:14 +0800568 wdt2: wdt@4a314000 {
569 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200570 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200571 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800572 ti,hwmods = "wd_timer2";
573 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300574
575 mcpdm: mcpdm@40132000 {
576 compatible = "ti,omap4-mcpdm";
577 reg = <0x40132000 0x7f>, /* MPU private access */
578 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300579 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200580 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300581 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100582 dmas = <&sdma 65>,
583 <&sdma 66>;
584 dma-names = "up_link", "dn_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200585 status = "disabled";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300586 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300587
588 dmic: dmic@4012e000 {
589 compatible = "ti,omap4-dmic";
590 reg = <0x4012e000 0x7f>, /* MPU private access */
591 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300592 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200593 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300594 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100595 dmas = <&sdma 67>;
596 dma-names = "up_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200597 status = "disabled";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300598 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530599
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300600 mcbsp1: mcbsp@40122000 {
601 compatible = "ti,omap4-mcbsp";
602 reg = <0x40122000 0xff>, /* MPU private access */
603 <0x49022000 0xff>; /* L3 Interconnect */
604 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200605 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300606 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300607 ti,buffer-size = <128>;
608 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100609 dmas = <&sdma 33>,
610 <&sdma 34>;
611 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200612 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300613 };
614
615 mcbsp2: mcbsp@40124000 {
616 compatible = "ti,omap4-mcbsp";
617 reg = <0x40124000 0xff>, /* MPU private access */
618 <0x49024000 0xff>; /* L3 Interconnect */
619 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200620 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300621 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300622 ti,buffer-size = <128>;
623 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100624 dmas = <&sdma 17>,
625 <&sdma 18>;
626 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200627 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300628 };
629
630 mcbsp3: mcbsp@40126000 {
631 compatible = "ti,omap4-mcbsp";
632 reg = <0x40126000 0xff>, /* MPU private access */
633 <0x49026000 0xff>; /* L3 Interconnect */
634 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200635 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300636 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300637 ti,buffer-size = <128>;
638 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100639 dmas = <&sdma 19>,
640 <&sdma 20>;
641 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200642 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300643 };
644
645 mcbsp4: mcbsp@48096000 {
646 compatible = "ti,omap4-mcbsp";
647 reg = <0x48096000 0xff>; /* L4 Interconnect */
648 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200649 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300650 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300651 ti,buffer-size = <128>;
652 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100653 dmas = <&sdma 31>,
654 <&sdma 32>;
655 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200656 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300657 };
658
Sourav Poddar61bc3542012-08-14 16:45:37 +0530659 keypad: keypad@4a31c000 {
660 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200661 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200662 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200663 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530664 ti,hwmods = "kbd";
665 };
Aneesh V11c27062012-01-20 20:35:26 +0530666
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530667 dmm@4e000000 {
668 compatible = "ti,omap4-dmm";
669 reg = <0x4e000000 0x800>;
670 interrupts = <0 113 0x4>;
671 ti,hwmods = "dmm";
672 };
673
Aneesh V11c27062012-01-20 20:35:26 +0530674 emif1: emif@4c000000 {
675 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200676 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200677 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530678 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530679 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530680 phy-type = <1>;
681 hw-caps-read-idle-ctrl;
682 hw-caps-ll-interface;
683 hw-caps-temp-alert;
684 };
685
686 emif2: emif@4d000000 {
687 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200688 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200689 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530690 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530691 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530692 phy-type = <1>;
693 hw-caps-read-idle-ctrl;
694 hw-caps-ll-interface;
695 hw-caps-temp-alert;
696 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700697
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530698 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530699 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530700 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530701 #address-cells = <1>;
702 #size-cells = <1>;
703 ranges;
704 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530705 usb2_phy: usb2phy@4a0ad080 {
706 compatible = "ti,omap-usb2";
707 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300708 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300709 clocks = <&usb_phy_cm_clk32k>;
710 clock-names = "wkupclk";
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530711 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530712 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530713 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500714
Suman Anna8ebc30d2014-07-11 16:44:35 -0500715 mailbox: mailbox@4a0f4000 {
716 compatible = "ti,omap4-mailbox";
717 reg = <0x4a0f4000 0x200>;
718 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
719 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600720 #mbox-cells = <1>;
Suman Anna8ebc30d2014-07-11 16:44:35 -0500721 ti,mbox-num-users = <3>;
722 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500723 mbox_ipu: mbox_ipu {
724 ti,mbox-tx = <0 0 0>;
725 ti,mbox-rx = <1 0 0>;
726 };
727 mbox_dsp: mbox_dsp {
728 ti,mbox-tx = <3 0 0>;
729 ti,mbox-rx = <2 0 0>;
730 };
Suman Anna8ebc30d2014-07-11 16:44:35 -0500731 };
732
Jon Hunterfab8ad02012-10-19 09:59:00 -0500733 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500734 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500735 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200736 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500737 ti,hwmods = "timer1";
738 ti,timer-alwon;
739 };
740
741 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500742 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500743 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200744 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500745 ti,hwmods = "timer2";
746 };
747
748 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500749 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500750 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200751 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500752 ti,hwmods = "timer3";
753 };
754
755 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500756 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500757 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200758 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500759 ti,hwmods = "timer4";
760 };
761
Jon Hunterd03a93b2012-11-01 08:57:08 -0500762 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500763 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500764 reg = <0x40138000 0x80>,
765 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200766 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500767 ti,hwmods = "timer5";
768 ti,timer-dsp;
769 };
770
Jon Hunterd03a93b2012-11-01 08:57:08 -0500771 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500772 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500773 reg = <0x4013a000 0x80>,
774 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200775 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500776 ti,hwmods = "timer6";
777 ti,timer-dsp;
778 };
779
Jon Hunterd03a93b2012-11-01 08:57:08 -0500780 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500781 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500782 reg = <0x4013c000 0x80>,
783 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200784 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500785 ti,hwmods = "timer7";
786 ti,timer-dsp;
787 };
788
Jon Hunterd03a93b2012-11-01 08:57:08 -0500789 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500790 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500791 reg = <0x4013e000 0x80>,
792 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200793 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500794 ti,hwmods = "timer8";
795 ti,timer-pwm;
796 ti,timer-dsp;
797 };
798
799 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500800 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500801 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200802 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500803 ti,hwmods = "timer9";
804 ti,timer-pwm;
805 };
806
807 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500808 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500809 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200810 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500811 ti,hwmods = "timer10";
812 ti,timer-pwm;
813 };
814
815 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500816 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500817 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200818 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500819 ti,hwmods = "timer11";
820 ti,timer-pwm;
821 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200822
823 usbhstll: usbhstll@4a062000 {
824 compatible = "ti,usbhs-tll";
825 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200826 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200827 ti,hwmods = "usb_tll_hs";
828 };
829
830 usbhshost: usbhshost@4a064000 {
831 compatible = "ti,usbhs-host";
832 reg = <0x4a064000 0x800>;
833 ti,hwmods = "usb_host_hs";
834 #address-cells = <1>;
835 #size-cells = <1>;
836 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200837 clocks = <&init_60m_fclk>,
838 <&xclk60mhsp1_ck>,
839 <&xclk60mhsp2_ck>;
840 clock-names = "refclk_60m_int",
841 "refclk_60m_ext_p1",
842 "refclk_60m_ext_p2";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200843
844 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200845 compatible = "ti,ohci-omap3";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200846 reg = <0x4a064800 0x400>;
847 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200848 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200849 };
850
851 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200852 compatible = "ti,ehci-omap";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200853 reg = <0x4a064c00 0x400>;
854 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200855 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200856 };
857 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530858
Roger Quadros470019a2013-10-03 18:12:36 +0300859 omap_control_usb2phy: control-phy@4a002300 {
860 compatible = "ti,control-phy-usb2";
861 reg = <0x4a002300 0x4>;
862 reg-names = "power";
863 };
864
865 omap_control_usbotg: control-phy@4a00233c {
866 compatible = "ti,control-phy-otghs";
867 reg = <0x4a00233c 0x4>;
868 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530869 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530870
871 usb_otg_hs: usb_otg_hs@4a0ab000 {
872 compatible = "ti,omap4-musb";
873 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200874 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530875 interrupt-names = "mc", "dma";
876 ti,hwmods = "usb_otg_hs";
877 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d963e2013-09-27 11:53:29 +0530878 phys = <&usb2_phy>;
879 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530880 multipoint = <1>;
881 num-eps = <16>;
882 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300883 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530884 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500885
886 aes: aes@4b501000 {
887 compatible = "ti,omap4-aes";
888 ti,hwmods = "aes";
889 reg = <0x4b501000 0xa0>;
890 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
891 dmas = <&sdma 111>, <&sdma 110>;
892 dma-names = "tx", "rx";
893 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500894
895 des: des@480a5000 {
896 compatible = "ti,omap4-des";
897 ti,hwmods = "des";
898 reg = <0x480a5000 0xa0>;
899 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
900 dmas = <&sdma 117>, <&sdma 116>;
901 dma-names = "tx", "rx";
902 };
Andrii.Tseglytskyie12c7732014-03-03 20:20:22 +0530903
904 abb_mpu: regulator-abb-mpu {
905 compatible = "ti,abb-v2";
906 regulator-name = "abb_mpu";
907 #address-cells = <0>;
908 #size-cells = <0>;
909 ti,tranxdone-status-mask = <0x80>;
910 clocks = <&sys_clkin_ck>;
911 ti,settling-time = <50>;
912 ti,clock-cycles = <16>;
913
914 status = "disabled";
915 };
916
917 abb_iva: regulator-abb-iva {
918 compatible = "ti,abb-v2";
919 regulator-name = "abb_iva";
920 #address-cells = <0>;
921 #size-cells = <0>;
922 ti,tranxdone-status-mask = <0x80000000>;
923 clocks = <&sys_clkin_ck>;
924 ti,settling-time = <50>;
925 ti,clock-cycles = <16>;
926
927 status = "disabled";
928 };
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300929
930 dss: dss@58000000 {
931 compatible = "ti,omap4-dss";
932 reg = <0x58000000 0x80>;
933 status = "disabled";
934 ti,hwmods = "dss_core";
935 clocks = <&dss_dss_clk>;
936 clock-names = "fck";
937 #address-cells = <1>;
938 #size-cells = <1>;
939 ranges;
940
941 dispc@58001000 {
942 compatible = "ti,omap4-dispc";
943 reg = <0x58001000 0x1000>;
944 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
945 ti,hwmods = "dss_dispc";
946 clocks = <&dss_dss_clk>;
947 clock-names = "fck";
948 };
949
950 rfbi: encoder@58002000 {
951 compatible = "ti,omap4-rfbi";
952 reg = <0x58002000 0x1000>;
953 status = "disabled";
954 ti,hwmods = "dss_rfbi";
Tomi Valkeinen2cc84f42014-10-09 17:03:18 +0300955 clocks = <&dss_dss_clk>, <&l3_div_ck>;
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300956 clock-names = "fck", "ick";
957 };
958
959 venc: encoder@58003000 {
960 compatible = "ti,omap4-venc";
961 reg = <0x58003000 0x1000>;
962 status = "disabled";
963 ti,hwmods = "dss_venc";
964 clocks = <&dss_tv_clk>;
965 clock-names = "fck";
966 };
967
968 dsi1: encoder@58004000 {
969 compatible = "ti,omap4-dsi";
970 reg = <0x58004000 0x200>,
971 <0x58004200 0x40>,
972 <0x58004300 0x20>;
973 reg-names = "proto", "phy", "pll";
974 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
975 status = "disabled";
976 ti,hwmods = "dss_dsi1";
977 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
978 clock-names = "fck", "sys_clk";
979 };
980
981 dsi2: encoder@58005000 {
982 compatible = "ti,omap4-dsi";
983 reg = <0x58005000 0x200>,
984 <0x58005200 0x40>,
985 <0x58005300 0x20>;
986 reg-names = "proto", "phy", "pll";
987 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
988 status = "disabled";
989 ti,hwmods = "dss_dsi2";
990 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
991 clock-names = "fck", "sys_clk";
992 };
993
994 hdmi: encoder@58006000 {
995 compatible = "ti,omap4-hdmi";
996 reg = <0x58006000 0x200>,
997 <0x58006200 0x100>,
998 <0x58006300 0x100>,
999 <0x58006400 0x1000>;
1000 reg-names = "wp", "pll", "phy", "core";
1001 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1002 status = "disabled";
1003 ti,hwmods = "dss_hdmi";
1004 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1005 clock-names = "fck", "sys_clk";
Jyri Sarha53855b32014-05-12 12:12:24 +03001006 dmas = <&sdma 76>;
1007 dma-names = "audio_tx";
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +03001008 };
1009 };
Benoit Coussond9fda072011-08-09 17:15:17 +02001010 };
1011};
Tero Kristo2488ff62013-07-18 12:42:02 +03001012
1013/include/ "omap44xx-clocks.dtsi"