blob: 161f9758c631b3ca89da36d0691b951493a98078 [file] [log] [blame]
Michal Simekd3afa582010-01-18 14:42:34 +01001/*
2 * Contains common pci routines for ALL ppc platform
3 * (based on pci_32.c and pci_64.c)
4 *
5 * Port for PPC64 David Engebretsen, IBM Corp.
6 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7 *
8 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9 * Rework, based on alpha PCI code.
10 *
11 * Common pmac/prep/chrp pci routines. -- Cort
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License
15 * as published by the Free Software Foundation; either version
16 * 2 of the License, or (at your option) any later version.
17 */
18
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/string.h>
22#include <linux/init.h>
23#include <linux/bootmem.h>
24#include <linux/mm.h>
Hugh Dickins3a4f8a02017-02-24 14:59:36 -080025#include <linux/shmem_fs.h>
Michal Simekd3afa582010-01-18 14:42:34 +010026#include <linux/list.h>
27#include <linux/syscalls.h>
28#include <linux/irq.h>
29#include <linux/vmalloc.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Grant Likelyf1ca09b2010-08-16 23:44:49 -060031#include <linux/of.h>
32#include <linux/of_address.h>
Rob Herring5c9f3032013-09-07 14:05:10 -050033#include <linux/of_irq.h>
Sebastian Andrzej Siewior04bea682011-01-24 09:58:55 +053034#include <linux/of_pci.h>
Paul Gortmaker66421a62011-09-22 11:22:55 -040035#include <linux/export.h>
Michal Simekd3afa582010-01-18 14:42:34 +010036
37#include <asm/processor.h>
Michal Simek6bd55f02012-12-27 10:40:38 +010038#include <linux/io.h>
Michal Simekd3afa582010-01-18 14:42:34 +010039#include <asm/pci-bridge.h>
40#include <asm/byteorder.h>
41
42static DEFINE_SPINLOCK(hose_spinlock);
43LIST_HEAD(hose_list);
44
45/* XXX kill that some day ... */
46static int global_phb_number; /* Global phb counter */
47
48/* ISA Memory physical address */
49resource_size_t isa_mem_base;
50
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +100051unsigned long isa_io_base;
Fengguang Wu52e9e6e2016-03-17 10:36:28 +080052EXPORT_SYMBOL(isa_io_base);
53
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +100054static int pci_bus_count;
55
Michal Simekd3afa582010-01-18 14:42:34 +010056struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
57{
58 struct pci_controller *phb;
59
60 phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
61 if (!phb)
62 return NULL;
63 spin_lock(&hose_spinlock);
64 phb->global_number = global_phb_number++;
65 list_add_tail(&phb->list_node, &hose_list);
66 spin_unlock(&hose_spinlock);
67 phb->dn = dev;
68 phb->is_dynamic = mem_init_done;
69 return phb;
70}
71
72void pcibios_free_controller(struct pci_controller *phb)
73{
74 spin_lock(&hose_spinlock);
75 list_del(&phb->list_node);
76 spin_unlock(&hose_spinlock);
77
78 if (phb->is_dynamic)
79 kfree(phb);
80}
81
82static resource_size_t pcibios_io_size(const struct pci_controller *hose)
83{
Joe Perches28f65c112011-06-09 09:13:32 -070084 return resource_size(&hose->io_resource);
Michal Simekd3afa582010-01-18 14:42:34 +010085}
86
87int pcibios_vaddr_is_ioport(void __iomem *address)
88{
89 int ret = 0;
90 struct pci_controller *hose;
91 resource_size_t size;
92
93 spin_lock(&hose_spinlock);
94 list_for_each_entry(hose, &hose_list, list_node) {
95 size = pcibios_io_size(hose);
96 if (address >= hose->io_base_virt &&
97 address < (hose->io_base_virt + size)) {
98 ret = 1;
99 break;
100 }
101 }
102 spin_unlock(&hose_spinlock);
103 return ret;
104}
105
106unsigned long pci_address_to_pio(phys_addr_t address)
107{
108 struct pci_controller *hose;
109 resource_size_t size;
110 unsigned long ret = ~0;
111
112 spin_lock(&hose_spinlock);
113 list_for_each_entry(hose, &hose_list, list_node) {
114 size = pcibios_io_size(hose);
115 if (address >= hose->io_base_phys &&
116 address < (hose->io_base_phys + size)) {
117 unsigned long base =
118 (unsigned long)hose->io_base_virt - _IO_BASE;
119 ret = base + (address - hose->io_base_phys);
120 break;
121 }
122 }
123 spin_unlock(&hose_spinlock);
124
125 return ret;
126}
127EXPORT_SYMBOL_GPL(pci_address_to_pio);
128
Michal Simekd3afa582010-01-18 14:42:34 +0100129/* This routine is meant to be used early during boot, when the
130 * PCI bus numbers have not yet been assigned, and you need to
131 * issue PCI config cycles to an OF device.
132 * It could also be used to "fix" RTAS config cycles if you want
133 * to set pci_assign_all_buses to 1 and still use RTAS for PCI
134 * config cycles.
135 */
136struct pci_controller *pci_find_hose_for_OF_device(struct device_node *node)
137{
138 while (node) {
139 struct pci_controller *hose, *tmp;
140 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
141 if (hose->dn == node)
142 return hose;
143 node = node->parent;
144 }
145 return NULL;
146}
147
Myron Stoweb51d4a32011-10-28 15:47:56 -0600148void pcibios_set_master(struct pci_dev *dev)
149{
150 /* No special bus mastering setup handling */
151}
152
Michal Simekd3afa582010-01-18 14:42:34 +0100153/*
David Woodhouse70f62832018-02-19 13:01:23 +0000154 * Platform support for /proc/bus/pci/X/Y mmap()s.
Michal Simekd3afa582010-01-18 14:42:34 +0100155 */
156
David Woodhouse70f62832018-02-19 13:01:23 +0000157int pci_iobar_pfn(struct pci_dev *pdev, int bar, struct vm_area_struct *vma)
Michal Simekd3afa582010-01-18 14:42:34 +0100158{
David Woodhouse70f62832018-02-19 13:01:23 +0000159 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
160 resource_size_t ioaddr = pci_resource_start(pdev, bar);
Michal Simekd3afa582010-01-18 14:42:34 +0100161
Michal Simekf7eaacc2013-01-04 09:14:46 +0100162 if (!hose)
David Woodhouse70f62832018-02-19 13:01:23 +0000163 return -EINVAL; /* should never happen */
Michal Simekd3afa582010-01-18 14:42:34 +0100164
David Woodhouse70f62832018-02-19 13:01:23 +0000165 /* Convert to an offset within this PCI controller */
166 ioaddr -= (unsigned long)hose->io_base_virt - _IO_BASE;
Michal Simekd3afa582010-01-18 14:42:34 +0100167
David Woodhouse70f62832018-02-19 13:01:23 +0000168 vma->vm_pgoff += (ioaddr + hose->io_base_phys) >> PAGE_SHIFT;
169 return 0;
Michal Simekd3afa582010-01-18 14:42:34 +0100170}
171
172/*
Michal Simekd3afa582010-01-18 14:42:34 +0100173 * This one is used by /dev/mem and fbdev who have no clue about the
174 * PCI device, it tries to find the PCI device first and calls the
175 * above routine
176 */
177pgprot_t pci_phys_mem_access_prot(struct file *file,
178 unsigned long pfn,
179 unsigned long size,
180 pgprot_t prot)
181{
182 struct pci_dev *pdev = NULL;
183 struct resource *found = NULL;
184 resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
185 int i;
186
187 if (page_is_ram(pfn))
188 return prot;
189
190 prot = pgprot_noncached(prot);
191 for_each_pci_dev(pdev) {
192 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
193 struct resource *rp = &pdev->resource[i];
194 int flags = rp->flags;
195
196 /* Active and same type? */
197 if ((flags & IORESOURCE_MEM) == 0)
198 continue;
199 /* In the range of this resource? */
200 if (offset < (rp->start & PAGE_MASK) ||
201 offset > rp->end)
202 continue;
203 found = rp;
204 break;
205 }
206 if (found)
207 break;
208 }
209 if (found) {
210 if (found->flags & IORESOURCE_PREFETCH)
211 prot = pgprot_noncached_wc(prot);
212 pci_dev_put(pdev);
213 }
214
215 pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
216 (unsigned long long)offset, pgprot_val(prot));
217
218 return prot;
219}
220
Michal Simekd3afa582010-01-18 14:42:34 +0100221/* This provides legacy IO read access on a bus */
222int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
223{
224 unsigned long offset;
225 struct pci_controller *hose = pci_bus_to_host(bus);
226 struct resource *rp = &hose->io_resource;
227 void __iomem *addr;
228
229 /* Check if port can be supported by that bus. We only check
230 * the ranges of the PHB though, not the bus itself as the rules
231 * for forwarding legacy cycles down bridges are not our problem
232 * here. So if the host bridge supports it, we do it.
233 */
234 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
235 offset += port;
236
237 if (!(rp->flags & IORESOURCE_IO))
238 return -ENXIO;
239 if (offset < rp->start || (offset + size) > rp->end)
240 return -ENXIO;
241 addr = hose->io_base_virt + port;
242
243 switch (size) {
244 case 1:
245 *((u8 *)val) = in_8(addr);
246 return 1;
247 case 2:
248 if (port & 1)
249 return -EINVAL;
250 *((u16 *)val) = in_le16(addr);
251 return 2;
252 case 4:
253 if (port & 3)
254 return -EINVAL;
255 *((u32 *)val) = in_le32(addr);
256 return 4;
257 }
258 return -EINVAL;
259}
260
261/* This provides legacy IO write access on a bus */
262int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
263{
264 unsigned long offset;
265 struct pci_controller *hose = pci_bus_to_host(bus);
266 struct resource *rp = &hose->io_resource;
267 void __iomem *addr;
268
269 /* Check if port can be supported by that bus. We only check
270 * the ranges of the PHB though, not the bus itself as the rules
271 * for forwarding legacy cycles down bridges are not our problem
272 * here. So if the host bridge supports it, we do it.
273 */
274 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
275 offset += port;
276
277 if (!(rp->flags & IORESOURCE_IO))
278 return -ENXIO;
279 if (offset < rp->start || (offset + size) > rp->end)
280 return -ENXIO;
281 addr = hose->io_base_virt + port;
282
283 /* WARNING: The generic code is idiotic. It gets passed a pointer
284 * to what can be a 1, 2 or 4 byte quantity and always reads that
285 * as a u32, which means that we have to correct the location of
286 * the data read within those 32 bits for size 1 and 2
287 */
288 switch (size) {
289 case 1:
290 out_8(addr, val >> 24);
291 return 1;
292 case 2:
293 if (port & 1)
294 return -EINVAL;
295 out_le16(addr, val >> 16);
296 return 2;
297 case 4:
298 if (port & 3)
299 return -EINVAL;
300 out_le32(addr, val);
301 return 4;
302 }
303 return -EINVAL;
304}
305
306/* This provides legacy IO or memory mmap access on a bus */
307int pci_mmap_legacy_page_range(struct pci_bus *bus,
308 struct vm_area_struct *vma,
309 enum pci_mmap_state mmap_state)
310{
311 struct pci_controller *hose = pci_bus_to_host(bus);
312 resource_size_t offset =
313 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
314 resource_size_t size = vma->vm_end - vma->vm_start;
315 struct resource *rp;
316
317 pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
318 pci_domain_nr(bus), bus->number,
319 mmap_state == pci_mmap_mem ? "MEM" : "IO",
320 (unsigned long long)offset,
321 (unsigned long long)(offset + size - 1));
322
323 if (mmap_state == pci_mmap_mem) {
324 /* Hack alert !
325 *
326 * Because X is lame and can fail starting if it gets an error
327 * trying to mmap legacy_mem (instead of just moving on without
328 * legacy memory access) we fake it here by giving it anonymous
329 * memory, effectively behaving just like /dev/zero
330 */
331 if ((offset + size) > hose->isa_mem_size) {
Michal Simek79bf3a12010-01-20 15:17:08 +0100332#ifdef CONFIG_MMU
Michal Simek6bd55f02012-12-27 10:40:38 +0100333 pr_debug("Process %s (pid:%d) mapped non-existing PCI",
334 current->comm, current->pid);
335 pr_debug("legacy memory for 0%04x:%02x\n",
336 pci_domain_nr(bus), bus->number);
Michal Simek79bf3a12010-01-20 15:17:08 +0100337#endif
Michal Simekd3afa582010-01-18 14:42:34 +0100338 if (vma->vm_flags & VM_SHARED)
339 return shmem_zero_setup(vma);
340 return 0;
341 }
342 offset += hose->isa_mem_phys;
343 } else {
Michal Simek6bd55f02012-12-27 10:40:38 +0100344 unsigned long io_offset = (unsigned long)hose->io_base_virt -
Michal Simekd3afa582010-01-18 14:42:34 +0100345 _IO_BASE;
346 unsigned long roffset = offset + io_offset;
347 rp = &hose->io_resource;
348 if (!(rp->flags & IORESOURCE_IO))
349 return -ENXIO;
350 if (roffset < rp->start || (roffset + size) > rp->end)
351 return -ENXIO;
352 offset += hose->io_base_phys;
353 }
354 pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
355
356 vma->vm_pgoff = offset >> PAGE_SHIFT;
357 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
358 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
359 vma->vm_end - vma->vm_start,
360 vma->vm_page_prot);
361}
362
363void pci_resource_to_user(const struct pci_dev *dev, int bar,
364 const struct resource *rsrc,
365 resource_size_t *start, resource_size_t *end)
366{
Bjorn Helgaas0ad8f062016-06-17 14:43:34 -0500367 struct pci_bus_region region;
Michal Simekd3afa582010-01-18 14:42:34 +0100368
Bjorn Helgaas0ad8f062016-06-17 14:43:34 -0500369 if (rsrc->flags & IORESOURCE_IO) {
370 pcibios_resource_to_bus(dev->bus, &region,
371 (struct resource *) rsrc);
372 *start = region.start;
373 *end = region.end;
Michal Simekd3afa582010-01-18 14:42:34 +0100374 return;
Bjorn Helgaas0ad8f062016-06-17 14:43:34 -0500375 }
Michal Simekd3afa582010-01-18 14:42:34 +0100376
Bjorn Helgaas0ad8f062016-06-17 14:43:34 -0500377 /* We pass a CPU physical address to userland for MMIO instead of a
378 * BAR value because X is lame and expects to be able to use that
379 * to pass to /dev/mem!
Michal Simekd3afa582010-01-18 14:42:34 +0100380 *
Bjorn Helgaas0ad8f062016-06-17 14:43:34 -0500381 * That means we may have 64-bit values where some apps only expect
382 * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
Michal Simekd3afa582010-01-18 14:42:34 +0100383 */
Bjorn Helgaas0ad8f062016-06-17 14:43:34 -0500384 *start = rsrc->start;
385 *end = rsrc->end;
Michal Simekd3afa582010-01-18 14:42:34 +0100386}
387
388/**
389 * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
390 * @hose: newly allocated pci_controller to be setup
391 * @dev: device node of the host bridge
392 * @primary: set if primary bus (32 bits only, soon to be deprecated)
393 *
394 * This function will parse the "ranges" property of a PCI host bridge device
395 * node and setup the resource mapping of a pci controller based on its
396 * content.
397 *
398 * Life would be boring if it wasn't for a few issues that we have to deal
399 * with here:
400 *
401 * - We can only cope with one IO space range and up to 3 Memory space
402 * ranges. However, some machines (thanks Apple !) tend to split their
403 * space into lots of small contiguous ranges. So we have to coalesce.
404 *
405 * - We can only cope with all memory ranges having the same offset
406 * between CPU addresses and PCI addresses. Unfortunately, some bridges
407 * are setup for a large 1:1 mapping along with a small "window" which
408 * maps PCI address 0 to some arbitrary high address of the CPU space in
409 * order to give access to the ISA memory hole.
410 * The way out of here that I've chosen for now is to always set the
411 * offset based on the first resource found, then override it if we
412 * have a different offset and the previous was set by an ISA hole.
413 *
414 * - Some busses have IO space not starting at 0, which causes trouble with
415 * the way we do our IO resource renumbering. The code somewhat deals with
416 * it for 64 bits but I would expect problems on 32 bits.
417 *
418 * - Some 32 bits platforms such as 4xx can have physical space larger than
419 * 32 bits so we need to use 64 bits values for the parsing
420 */
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -0800421void pci_process_bridge_OF_ranges(struct pci_controller *hose,
422 struct device_node *dev, int primary)
Michal Simekd3afa582010-01-18 14:42:34 +0100423{
Michal Simekd3afa582010-01-18 14:42:34 +0100424 int memno = 0, isa_hole = -1;
Michal Simekd3afa582010-01-18 14:42:34 +0100425 unsigned long long isa_mb = 0;
426 struct resource *res;
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100427 struct of_pci_range range;
428 struct of_pci_range_parser parser;
Michal Simekd3afa582010-01-18 14:42:34 +0100429
Rob Herringf2b8ae02017-06-06 15:57:36 -0500430 pr_info("PCI host bridge %pOF %s ranges:\n",
431 dev, primary ? "(primary)" : "");
Michal Simekd3afa582010-01-18 14:42:34 +0100432
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100433 /* Check for ranges property */
434 if (of_pci_range_parser_init(&parser, dev))
Michal Simekd3afa582010-01-18 14:42:34 +0100435 return;
436
Michal Simekd3afa582010-01-18 14:42:34 +0100437 pr_debug("Parsing ranges property...\n");
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100438 for_each_of_pci_range(&parser, &range) {
Michal Simekd3afa582010-01-18 14:42:34 +0100439 /* Read next ranges element */
Michal Simek6bd55f02012-12-27 10:40:38 +0100440 pr_debug("pci_space: 0x%08x pci_addr:0x%016llx ",
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100441 range.pci_space, range.pci_addr);
Michal Simek6bd55f02012-12-27 10:40:38 +0100442 pr_debug("cpu_addr:0x%016llx size:0x%016llx\n",
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100443 range.cpu_addr, range.size);
Michal Simekd3afa582010-01-18 14:42:34 +0100444
445 /* If we failed translation or got a zero-sized region
446 * (some FW try to feed us with non sensical zero sized regions
447 * such as power3 which look like some kind of attempt
448 * at exposing the VGA memory hole)
449 */
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100450 if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
Michal Simekd3afa582010-01-18 14:42:34 +0100451 continue;
452
Michal Simekd3afa582010-01-18 14:42:34 +0100453 /* Act based on address space type */
454 res = NULL;
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100455 switch (range.flags & IORESOURCE_TYPE_BITS) {
456 case IORESOURCE_IO:
Michal Simek6bd55f02012-12-27 10:40:38 +0100457 pr_info(" IO 0x%016llx..0x%016llx -> 0x%016llx\n",
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100458 range.cpu_addr, range.cpu_addr + range.size - 1,
459 range.pci_addr);
Michal Simekd3afa582010-01-18 14:42:34 +0100460
461 /* We support only one IO range */
462 if (hose->pci_io_size) {
Michal Simek6bd55f02012-12-27 10:40:38 +0100463 pr_info(" \\--> Skipped (too many) !\n");
Michal Simekd3afa582010-01-18 14:42:34 +0100464 continue;
465 }
466 /* On 32 bits, limit I/O space to 16MB */
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100467 if (range.size > 0x01000000)
468 range.size = 0x01000000;
Michal Simekd3afa582010-01-18 14:42:34 +0100469
470 /* 32 bits needs to map IOs here */
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100471 hose->io_base_virt = ioremap(range.cpu_addr,
472 range.size);
Michal Simekd3afa582010-01-18 14:42:34 +0100473
474 /* Expect trouble if pci_addr is not 0 */
475 if (primary)
476 isa_io_base =
477 (unsigned long)hose->io_base_virt;
478 /* pci_io_size and io_base_phys always represent IO
479 * space starting at 0 so we factor in pci_addr
480 */
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100481 hose->pci_io_size = range.pci_addr + range.size;
482 hose->io_base_phys = range.cpu_addr - range.pci_addr;
Michal Simekd3afa582010-01-18 14:42:34 +0100483
484 /* Build resource */
485 res = &hose->io_resource;
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100486 range.cpu_addr = range.pci_addr;
487
Michal Simekd3afa582010-01-18 14:42:34 +0100488 break;
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100489 case IORESOURCE_MEM:
Michal Simek6bd55f02012-12-27 10:40:38 +0100490 pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100491 range.cpu_addr, range.cpu_addr + range.size - 1,
492 range.pci_addr,
493 (range.pci_space & 0x40000000) ?
494 "Prefetch" : "");
Michal Simekd3afa582010-01-18 14:42:34 +0100495
496 /* We support only 3 memory ranges */
497 if (memno >= 3) {
Michal Simek6bd55f02012-12-27 10:40:38 +0100498 pr_info(" \\--> Skipped (too many) !\n");
Michal Simekd3afa582010-01-18 14:42:34 +0100499 continue;
500 }
501 /* Handles ISA memory hole space here */
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100502 if (range.pci_addr == 0) {
503 isa_mb = range.cpu_addr;
Michal Simekd3afa582010-01-18 14:42:34 +0100504 isa_hole = memno;
505 if (primary || isa_mem_base == 0)
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100506 isa_mem_base = range.cpu_addr;
507 hose->isa_mem_phys = range.cpu_addr;
508 hose->isa_mem_size = range.size;
Michal Simekd3afa582010-01-18 14:42:34 +0100509 }
510
511 /* We get the PCI/Mem offset from the first range or
512 * the, current one if the offset came from an ISA
513 * hole. If they don't match, bugger.
514 */
515 if (memno == 0 ||
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100516 (isa_hole >= 0 && range.pci_addr != 0 &&
Michal Simekd3afa582010-01-18 14:42:34 +0100517 hose->pci_mem_offset == isa_mb))
Andrew Murray4f7b6de2013-07-27 20:01:22 +0100518 hose->pci_mem_offset = range.cpu_addr -
519 range.pci_addr;
520 else if (range.pci_addr != 0 &&
521 hose->pci_mem_offset != range.cpu_addr -
522 range.pci_addr) {
Michal Simek6bd55f02012-12-27 10:40:38 +0100523 pr_info(" \\--> Skipped (offset mismatch) !\n");
Michal Simekd3afa582010-01-18 14:42:34 +0100524 continue;
525 }
526
527 /* Build resource */
528 res = &hose->mem_resources[memno++];
Michal Simekd3afa582010-01-18 14:42:34 +0100529 break;
530 }
Michal Simek70dcd942014-10-27 08:15:25 +0100531 if (res != NULL) {
532 res->name = dev->full_name;
533 res->flags = range.flags;
534 res->start = range.cpu_addr;
535 res->end = range.cpu_addr + range.size - 1;
536 res->parent = res->child = res->sibling = NULL;
537 }
Michal Simekd3afa582010-01-18 14:42:34 +0100538 }
539
540 /* If there's an ISA hole and the pci_mem_offset is -not- matching
541 * the ISA hole offset, then we need to remove the ISA hole from
542 * the resource list for that brige
543 */
544 if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
545 unsigned int next = isa_hole + 1;
Michal Simek6bd55f02012-12-27 10:40:38 +0100546 pr_info(" Removing ISA hole at 0x%016llx\n", isa_mb);
Michal Simekd3afa582010-01-18 14:42:34 +0100547 if (next < memno)
548 memmove(&hose->mem_resources[isa_hole],
549 &hose->mem_resources[next],
550 sizeof(struct resource) * (memno - next));
551 hose->mem_resources[--memno].flags = 0;
552 }
553}
554
Bharat Kumar Gogada9413d962016-09-01 15:44:46 +0530555/* Display the domain number in /proc */
Michal Simekd3afa582010-01-18 14:42:34 +0100556int pci_proc_domain(struct pci_bus *bus)
557{
Bharat Kumar Gogada9413d962016-09-01 15:44:46 +0530558 return pci_domain_nr(bus);
Michal Simekd3afa582010-01-18 14:42:34 +0100559}
560
Michal Simekd3afa582010-01-18 14:42:34 +0100561/* This header fixup will do the resource fixup for all devices as they are
562 * probed, but not for bridge ranges
563 */
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -0800564static void pcibios_fixup_resources(struct pci_dev *dev)
Michal Simekd3afa582010-01-18 14:42:34 +0100565{
566 struct pci_controller *hose = pci_bus_to_host(dev->bus);
567 int i;
568
569 if (!hose) {
Michal Simek6bd55f02012-12-27 10:40:38 +0100570 pr_err("No host bridge for PCI dev %s !\n",
Michal Simekd3afa582010-01-18 14:42:34 +0100571 pci_name(dev));
572 return;
573 }
574 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
575 struct resource *res = dev->resource + i;
576 if (!res->flags)
577 continue;
Bjorn Helgaase5b36842012-02-23 20:18:57 -0700578 if (res->start == 0) {
Michal Simek6bd55f02012-12-27 10:40:38 +0100579 pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]",
Michal Simekd3afa582010-01-18 14:42:34 +0100580 pci_name(dev), i,
581 (unsigned long long)res->start,
582 (unsigned long long)res->end,
583 (unsigned int)res->flags);
Michal Simek6bd55f02012-12-27 10:40:38 +0100584 pr_debug("is unassigned\n");
Michal Simekd3afa582010-01-18 14:42:34 +0100585 res->end -= res->start;
586 res->start = 0;
587 res->flags |= IORESOURCE_UNSET;
588 continue;
589 }
590
Bjorn Helgaasaa23bdc2012-02-23 20:19:02 -0700591 pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
Michal Simekd3afa582010-01-18 14:42:34 +0100592 pci_name(dev), i,
Michal Simek6bd55f02012-12-27 10:40:38 +0100593 (unsigned long long)res->start,
Michal Simekd3afa582010-01-18 14:42:34 +0100594 (unsigned long long)res->end,
595 (unsigned int)res->flags);
Michal Simekd3afa582010-01-18 14:42:34 +0100596 }
597}
598DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
599
Michal Simekd3afa582010-01-18 14:42:34 +0100600/*
601 * We need to avoid collisions with `mirrored' VGA ports
602 * and other strange ISA hardware, so we always want the
603 * addresses to be allocated in the 0x000-0x0ff region
604 * modulo 0x400.
605 *
606 * Why? Because some silly external IO cards only decode
607 * the low 10 bits of the IO address. The 0x00-0xff region
608 * is reserved for motherboard devices that decode all 16
609 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
610 * but we want to try to avoid allocating at 0x2900-0x2bff
611 * which might have be mirrored at 0x0100-0x03ff..
612 */
Bharat Kumar Gogada01cf9d52016-02-11 21:58:11 +0530613int pcibios_add_device(struct pci_dev *dev)
614{
615 dev->irq = of_irq_parse_and_map_pci(dev, 0, 0);
616
617 return 0;
618}
619EXPORT_SYMBOL(pcibios_add_device);
620
Michal Simekd3afa582010-01-18 14:42:34 +0100621/*
622 * Reparent resource children of pr that conflict with res
623 * under res, and make res replace those children.
624 */
625static int __init reparent_resources(struct resource *parent,
626 struct resource *res)
627{
628 struct resource *p, **pp;
629 struct resource **firstpp = NULL;
630
631 for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
632 if (p->end < res->start)
633 continue;
634 if (res->end < p->start)
635 break;
636 if (p->start < res->start || p->end > res->end)
637 return -1; /* not completely contained */
638 if (firstpp == NULL)
639 firstpp = pp;
640 }
641 if (firstpp == NULL)
642 return -1; /* didn't find any conflicting entries? */
643 res->parent = parent;
644 res->child = *firstpp;
645 res->sibling = *pp;
646 *firstpp = res;
647 *pp = NULL;
648 for (p = res->child; p != NULL; p = p->sibling) {
649 p->parent = res;
650 pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
651 p->name,
652 (unsigned long long)p->start,
653 (unsigned long long)p->end, res->name);
654 }
655 return 0;
656}
657
658/*
659 * Handle resources of PCI devices. If the world were perfect, we could
660 * just allocate all the resource regions and do nothing more. It isn't.
661 * On the other hand, we cannot just re-allocate all devices, as it would
662 * require us to know lots of host bridge internals. So we attempt to
663 * keep as much of the original configuration as possible, but tweak it
664 * when it's found to be wrong.
665 *
666 * Known BIOS problems we have to work around:
667 * - I/O or memory regions not configured
668 * - regions configured, but not enabled in the command register
669 * - bogus I/O addresses above 64K used
670 * - expansion ROMs left enabled (this may sound harmless, but given
671 * the fact the PCI specs explicitly allow address decoders to be
672 * shared between expansion ROMs and other resource regions, it's
673 * at least dangerous)
674 *
675 * Our solution:
676 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
677 * This gives us fixed barriers on where we can allocate.
678 * (2) Allocate resources for all enabled devices. If there is
679 * a collision, just mark the resource as unallocated. Also
680 * disable expansion ROMs during this step.
681 * (3) Try to allocate resources for disabled devices. If the
682 * resources were assigned correctly, everything goes well,
683 * if they weren't, they won't disturb allocation of other
684 * resources.
685 * (4) Assign new addresses to resources which were either
686 * not configured at all or misconfigured. If explicitly
687 * requested by the user, configure expansion ROM address
688 * as well.
689 */
690
Michal Simekf7eaacc2013-01-04 09:14:46 +0100691static void pcibios_allocate_bus_resources(struct pci_bus *bus)
Michal Simekd3afa582010-01-18 14:42:34 +0100692{
693 struct pci_bus *b;
694 int i;
695 struct resource *res, *pr;
696
697 pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
698 pci_domain_nr(bus), bus->number);
699
Michal Simek8a66da72010-04-16 09:03:00 +0200700 pci_bus_for_each_resource(bus, res, i) {
Michal Simekd3afa582010-01-18 14:42:34 +0100701 if (!res || !res->flags
702 || res->start > res->end || res->parent)
703 continue;
704 if (bus->parent == NULL)
705 pr = (res->flags & IORESOURCE_IO) ?
706 &ioport_resource : &iomem_resource;
707 else {
708 /* Don't bother with non-root busses when
709 * re-assigning all resources. We clear the
710 * resource flags as if they were colliding
711 * and as such ensure proper re-allocation
712 * later.
713 */
Michal Simekd3afa582010-01-18 14:42:34 +0100714 pr = pci_find_parent_resource(bus->self, res);
715 if (pr == res) {
716 /* this happens when the generic PCI
717 * code (wrongly) decides that this
718 * bridge is transparent -- paulus
719 */
720 continue;
721 }
722 }
723
Michal Simek6bd55f02012-12-27 10:40:38 +0100724 pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx ",
Michal Simekd3afa582010-01-18 14:42:34 +0100725 bus->self ? pci_name(bus->self) : "PHB",
726 bus->number, i,
727 (unsigned long long)res->start,
Michal Simek6bd55f02012-12-27 10:40:38 +0100728 (unsigned long long)res->end);
729 pr_debug("[0x%x], parent %p (%s)\n",
Michal Simekd3afa582010-01-18 14:42:34 +0100730 (unsigned int)res->flags,
731 pr, (pr && pr->name) ? pr->name : "nil");
732
733 if (pr && !(pr->flags & IORESOURCE_UNSET)) {
Yinghai Lu576e4382015-01-15 16:21:50 -0600734 struct pci_dev *dev = bus->self;
735
Michal Simekd3afa582010-01-18 14:42:34 +0100736 if (request_resource(pr, res) == 0)
737 continue;
738 /*
739 * Must be a conflict with an existing entry.
740 * Move that entry (or entries) under the
741 * bridge resource and try again.
742 */
743 if (reparent_resources(pr, res) == 0)
744 continue;
Yinghai Lu576e4382015-01-15 16:21:50 -0600745
746 if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
747 pci_claim_bridge_resource(dev,
748 i + PCI_BRIDGE_RESOURCES) == 0)
749 continue;
750
Michal Simekd3afa582010-01-18 14:42:34 +0100751 }
Michal Simek6bd55f02012-12-27 10:40:38 +0100752 pr_warn("PCI: Cannot allocate resource region ");
753 pr_cont("%d of PCI bridge %d, will remap\n", i, bus->number);
Yinghai Lu837c4ef2010-06-03 13:43:03 -0700754 res->start = res->end = 0;
Michal Simekd3afa582010-01-18 14:42:34 +0100755 res->flags = 0;
756 }
757
758 list_for_each_entry(b, &bus->children, node)
759 pcibios_allocate_bus_resources(b);
760}
761
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -0800762static inline void alloc_resource(struct pci_dev *dev, int idx)
Michal Simekd3afa582010-01-18 14:42:34 +0100763{
764 struct resource *pr, *r = &dev->resource[idx];
765
766 pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
767 pci_name(dev), idx,
768 (unsigned long long)r->start,
769 (unsigned long long)r->end,
770 (unsigned int)r->flags);
771
772 pr = pci_find_parent_resource(dev, r);
773 if (!pr || (pr->flags & IORESOURCE_UNSET) ||
774 request_resource(pr, r) < 0) {
Michal Simek6bd55f02012-12-27 10:40:38 +0100775 pr_warn("PCI: Cannot allocate resource region %d ", idx);
776 pr_cont("of device %s, will remap\n", pci_name(dev));
Michal Simekd3afa582010-01-18 14:42:34 +0100777 if (pr)
778 pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
779 pr,
780 (unsigned long long)pr->start,
781 (unsigned long long)pr->end,
782 (unsigned int)pr->flags);
783 /* We'll assign a new address later */
784 r->flags |= IORESOURCE_UNSET;
785 r->end -= r->start;
786 r->start = 0;
787 }
788}
789
790static void __init pcibios_allocate_resources(int pass)
791{
792 struct pci_dev *dev = NULL;
793 int idx, disabled;
794 u16 command;
795 struct resource *r;
796
797 for_each_pci_dev(dev) {
798 pci_read_config_word(dev, PCI_COMMAND, &command);
799 for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
800 r = &dev->resource[idx];
801 if (r->parent) /* Already allocated */
802 continue;
803 if (!r->flags || (r->flags & IORESOURCE_UNSET))
804 continue; /* Not assigned at all */
805 /* We only allocate ROMs on pass 1 just in case they
806 * have been screwed up by firmware
807 */
808 if (idx == PCI_ROM_RESOURCE)
809 disabled = 1;
810 if (r->flags & IORESOURCE_IO)
811 disabled = !(command & PCI_COMMAND_IO);
812 else
813 disabled = !(command & PCI_COMMAND_MEMORY);
814 if (pass == disabled)
815 alloc_resource(dev, idx);
816 }
817 if (pass)
818 continue;
819 r = &dev->resource[PCI_ROM_RESOURCE];
820 if (r->flags) {
821 /* Turn the ROM off, leave the resource region,
822 * but keep it unregistered.
823 */
824 u32 reg;
825 pci_read_config_dword(dev, dev->rom_base_reg, &reg);
826 if (reg & PCI_ROM_ADDRESS_ENABLE) {
827 pr_debug("PCI: Switching off ROM of %s\n",
828 pci_name(dev));
829 r->flags &= ~IORESOURCE_ROM_ENABLE;
830 pci_write_config_dword(dev, dev->rom_base_reg,
831 reg & ~PCI_ROM_ADDRESS_ENABLE);
832 }
833 }
834 }
835}
836
837static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
838{
839 struct pci_controller *hose = pci_bus_to_host(bus);
840 resource_size_t offset;
841 struct resource *res, *pres;
842 int i;
843
844 pr_debug("Reserving legacy ranges for domain %04x\n",
845 pci_domain_nr(bus));
846
847 /* Check for IO */
848 if (!(hose->io_resource.flags & IORESOURCE_IO))
849 goto no_io;
850 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
851 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
852 BUG_ON(res == NULL);
853 res->name = "Legacy IO";
854 res->flags = IORESOURCE_IO;
855 res->start = offset;
856 res->end = (offset + 0xfff) & 0xfffffffful;
857 pr_debug("Candidate legacy IO: %pR\n", res);
858 if (request_resource(&hose->io_resource, res)) {
Michal Simek6bd55f02012-12-27 10:40:38 +0100859 pr_debug("PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
Michal Simekd3afa582010-01-18 14:42:34 +0100860 pci_domain_nr(bus), bus->number, res);
861 kfree(res);
862 }
863
864 no_io:
865 /* Check for memory */
866 offset = hose->pci_mem_offset;
867 pr_debug("hose mem offset: %016llx\n", (unsigned long long)offset);
868 for (i = 0; i < 3; i++) {
869 pres = &hose->mem_resources[i];
870 if (!(pres->flags & IORESOURCE_MEM))
871 continue;
872 pr_debug("hose mem res: %pR\n", pres);
873 if ((pres->start - offset) <= 0xa0000 &&
874 (pres->end - offset) >= 0xbffff)
875 break;
876 }
877 if (i >= 3)
878 return;
879 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
880 BUG_ON(res == NULL);
881 res->name = "Legacy VGA memory";
882 res->flags = IORESOURCE_MEM;
883 res->start = 0xa0000 + offset;
884 res->end = 0xbffff + offset;
885 pr_debug("Candidate VGA memory: %pR\n", res);
886 if (request_resource(pres, res)) {
Michal Simek6bd55f02012-12-27 10:40:38 +0100887 pr_debug("PCI %04x:%02x Cannot reserve VGA memory %pR\n",
Michal Simekd3afa582010-01-18 14:42:34 +0100888 pci_domain_nr(bus), bus->number, res);
889 kfree(res);
890 }
891}
892
893void __init pcibios_resource_survey(void)
894{
895 struct pci_bus *b;
896
897 /* Allocate and assign resources. If we re-assign everything, then
898 * we skip the allocate phase
899 */
900 list_for_each_entry(b, &pci_root_buses, node)
901 pcibios_allocate_bus_resources(b);
902
Bjorn Helgaase5b36842012-02-23 20:18:57 -0700903 pcibios_allocate_resources(0);
904 pcibios_allocate_resources(1);
Michal Simekd3afa582010-01-18 14:42:34 +0100905
906 /* Before we start assigning unassigned resource, we try to reserve
907 * the low IO area and the VGA memory area if they intersect the
908 * bus available resources to avoid allocating things on top of them
909 */
Bjorn Helgaase5b36842012-02-23 20:18:57 -0700910 list_for_each_entry(b, &pci_root_buses, node)
911 pcibios_reserve_legacy_regions(b);
Michal Simekd3afa582010-01-18 14:42:34 +0100912
Bjorn Helgaase5b36842012-02-23 20:18:57 -0700913 /* Now proceed to assigning things that were left unassigned */
914 pr_debug("PCI: Assigning unassigned resources...\n");
915 pci_assign_unassigned_resources();
Michal Simekd3afa582010-01-18 14:42:34 +0100916}
917
Michal Simekd3afa582010-01-18 14:42:34 +0100918/* This is used by the PCI hotplug driver to allocate resource
919 * of newly plugged busses. We can try to consolidate with the
920 * rest of the code later, for now, keep it as-is as our main
921 * resource allocation function doesn't deal with sub-trees yet.
922 */
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -0800923void pcibios_claim_one_bus(struct pci_bus *bus)
Michal Simekd3afa582010-01-18 14:42:34 +0100924{
925 struct pci_dev *dev;
926 struct pci_bus *child_bus;
927
928 list_for_each_entry(dev, &bus->devices, bus_list) {
929 int i;
930
931 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
932 struct resource *r = &dev->resource[i];
933
934 if (r->parent || !r->start || !r->flags)
935 continue;
936
Michal Simek6bd55f02012-12-27 10:40:38 +0100937 pr_debug("PCI: Claiming %s: ", pci_name(dev));
938 pr_debug("Resource %d: %016llx..%016llx [%x]\n",
939 i, (unsigned long long)r->start,
Michal Simekd3afa582010-01-18 14:42:34 +0100940 (unsigned long long)r->end,
941 (unsigned int)r->flags);
942
Yinghai Lu576e4382015-01-15 16:21:50 -0600943 if (pci_claim_resource(dev, i) == 0)
944 continue;
945
946 pci_claim_bridge_resource(dev, i);
Michal Simekd3afa582010-01-18 14:42:34 +0100947 }
948 }
949
950 list_for_each_entry(child_bus, &bus->children, node)
951 pcibios_claim_one_bus(child_bus);
952}
953EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
954
955
956/* pcibios_finish_adding_to_bus
957 *
958 * This is to be called by the hotplug code after devices have been
959 * added to a bus, this include calling it for a PHB that is just
960 * being added
961 */
962void pcibios_finish_adding_to_bus(struct pci_bus *bus)
963{
964 pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
965 pci_domain_nr(bus), bus->number);
966
967 /* Allocate bus and devices resources */
968 pcibios_allocate_bus_resources(bus);
969 pcibios_claim_one_bus(bus);
970
971 /* Add new devices to global lists. Register in proc, sysfs. */
972 pci_bus_add_devices(bus);
973
974 /* Fixup EEH */
Michal Simek1ce24702010-05-13 12:09:54 +0200975 /* eeh_add_device_tree_late(bus); */
Michal Simekd3afa582010-01-18 14:42:34 +0100976}
977EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
978
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -0800979static void pcibios_setup_phb_resources(struct pci_controller *hose,
980 struct list_head *resources)
Michal Simekd3afa582010-01-18 14:42:34 +0100981{
Bjorn Helgaas5420e462012-05-15 17:03:25 -0600982 unsigned long io_offset;
Michal Simekd3afa582010-01-18 14:42:34 +0100983 struct resource *res;
984 int i;
985
986 /* Hookup PHB IO resource */
Bjorn Helgaas58de74b2011-10-28 16:26:46 -0600987 res = &hose->io_resource;
988
989 /* Fixup IO space offset */
990 io_offset = (unsigned long)hose->io_base_virt - isa_io_base;
991 res->start = (res->start + io_offset) & 0xffffffffu;
992 res->end = (res->end + io_offset) & 0xffffffffu;
Michal Simekd3afa582010-01-18 14:42:34 +0100993
994 if (!res->flags) {
Michal Simek6bd55f02012-12-27 10:40:38 +0100995 pr_warn("PCI: I/O resource not set for host ");
Rob Herringf2b8ae02017-06-06 15:57:36 -0500996 pr_cont("bridge %pOF (domain %d)\n",
997 hose->dn, hose->global_number);
Michal Simekd3afa582010-01-18 14:42:34 +0100998 /* Workaround for lack of IO resource only on 32-bit */
999 res->start = (unsigned long)hose->io_base_virt - isa_io_base;
1000 res->end = res->start + IO_SPACE_LIMIT;
1001 res->flags = IORESOURCE_IO;
1002 }
Michal Simekf7eaacc2013-01-04 09:14:46 +01001003 pci_add_resource_offset(resources, res,
1004 (__force resource_size_t)(hose->io_base_virt - _IO_BASE));
Michal Simekd3afa582010-01-18 14:42:34 +01001005
1006 pr_debug("PCI: PHB IO resource = %016llx-%016llx [%lx]\n",
1007 (unsigned long long)res->start,
1008 (unsigned long long)res->end,
1009 (unsigned long)res->flags);
1010
1011 /* Hookup PHB Memory resources */
1012 for (i = 0; i < 3; ++i) {
1013 res = &hose->mem_resources[i];
1014 if (!res->flags) {
1015 if (i > 0)
1016 continue;
Michal Simek6bd55f02012-12-27 10:40:38 +01001017 pr_err("PCI: Memory resource 0 not set for ");
Rob Herringf2b8ae02017-06-06 15:57:36 -05001018 pr_cont("host bridge %pOF (domain %d)\n",
1019 hose->dn, hose->global_number);
Michal Simekd3afa582010-01-18 14:42:34 +01001020
1021 /* Workaround for lack of MEM resource only on 32-bit */
1022 res->start = hose->pci_mem_offset;
1023 res->end = (resource_size_t)-1LL;
1024 res->flags = IORESOURCE_MEM;
1025
1026 }
Bjorn Helgaasaa23bdc2012-02-23 20:19:02 -07001027 pci_add_resource_offset(resources, res, hose->pci_mem_offset);
Michal Simekd3afa582010-01-18 14:42:34 +01001028
1029 pr_debug("PCI: PHB MEM resource %d = %016llx-%016llx [%lx]\n",
1030 i, (unsigned long long)res->start,
1031 (unsigned long long)res->end,
1032 (unsigned long)res->flags);
1033 }
1034
1035 pr_debug("PCI: PHB MEM offset = %016llx\n",
1036 (unsigned long long)hose->pci_mem_offset);
1037 pr_debug("PCI: PHB IO offset = %08lx\n",
1038 (unsigned long)hose->io_base_virt - _IO_BASE);
1039}
1040
Greg Kroah-Hartmanb881bc42012-12-21 14:06:37 -08001041static void pcibios_scan_phb(struct pci_controller *hose)
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001042{
Bjorn Helgaas58de74b2011-10-28 16:26:46 -06001043 LIST_HEAD(resources);
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001044 struct pci_bus *bus;
1045 struct device_node *node = hose->dn;
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001046
Rob Herringf2b8ae02017-06-06 15:57:36 -05001047 pr_debug("PCI: Scanning PHB %pOF\n", node);
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001048
Bjorn Helgaas58de74b2011-10-28 16:26:46 -06001049 pcibios_setup_phb_resources(hose, &resources);
1050
Bjorn Helgaas4723b982011-10-28 16:26:52 -06001051 bus = pci_scan_root_bus(hose->parent, hose->first_busno,
1052 hose->ops, hose, &resources);
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001053 if (bus == NULL) {
Michal Simek6bd55f02012-12-27 10:40:38 +01001054 pr_err("Failed to create bus for PCI domain %04x\n",
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001055 hose->global_number);
Bjorn Helgaas58de74b2011-10-28 16:26:46 -06001056 pci_free_resource_list(&resources);
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001057 return;
1058 }
Yinghai Lub918c622012-05-17 18:51:11 -07001059 bus->busn_res.start = hose->first_busno;
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001060 hose->bus = bus;
1061
Yinghai Lub918c622012-05-17 18:51:11 -07001062 hose->last_busno = bus->busn_res.end;
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001063}
1064
1065static int __init pcibios_init(void)
1066{
1067 struct pci_controller *hose, *tmp;
1068 int next_busno = 0;
1069
Michal Simek6bd55f02012-12-27 10:40:38 +01001070 pr_info("PCI: Probing PCI hardware\n");
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001071
1072 /* Scan all of the recorded PCI controllers. */
1073 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1074 hose->last_busno = 0xff;
1075 pcibios_scan_phb(hose);
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001076 if (next_busno <= hose->last_busno)
1077 next_busno = hose->last_busno + 1;
1078 }
1079 pci_bus_count = next_busno;
1080
1081 /* Call common code to handle resource allocation */
1082 pcibios_resource_survey();
Yijing Wangb97ea282015-03-16 11:18:56 +08001083 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1084 if (hose->bus)
1085 pci_bus_add_devices(hose->bus);
1086 }
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001087
1088 return 0;
1089}
1090
1091subsys_initcall(pcibios_init);
1092
1093static struct pci_controller *pci_bus_to_hose(int bus)
1094{
1095 struct pci_controller *hose, *tmp;
1096
1097 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
1098 if (bus >= hose->first_busno && bus <= hose->last_busno)
1099 return hose;
1100 return NULL;
1101}
1102
1103/* Provide information on locations of various I/O regions in physical
1104 * memory. Do this on a per-card basis so that we choose the right
1105 * root bridge.
1106 * Note that the returned IO or memory base is a physical address
1107 */
1108
1109long sys_pciconfig_iobase(long which, unsigned long bus, unsigned long devfn)
1110{
1111 struct pci_controller *hose;
1112 long result = -EOPNOTSUPP;
1113
1114 hose = pci_bus_to_hose(bus);
1115 if (!hose)
1116 return -ENODEV;
1117
1118 switch (which) {
1119 case IOBASE_BRIDGE_NUMBER:
1120 return (long)hose->first_busno;
1121 case IOBASE_MEMORY:
1122 return (long)hose->pci_mem_offset;
1123 case IOBASE_IO:
1124 return (long)hose->io_base_phys;
1125 case IOBASE_ISA_IO:
1126 return (long)isa_io_base;
1127 case IOBASE_ISA_MEM:
1128 return (long)isa_mem_base;
1129 }
1130
1131 return result;
1132}
1133
Michal Simekd3afa582010-01-18 14:42:34 +01001134/*
1135 * Null PCI config access functions, for the case when we can't
1136 * find a hose.
1137 */
1138#define NULL_PCI_OP(rw, size, type) \
1139static int \
1140null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
1141{ \
1142 return PCIBIOS_DEVICE_NOT_FOUND; \
1143}
1144
1145static int
1146null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
1147 int len, u32 *val)
1148{
1149 return PCIBIOS_DEVICE_NOT_FOUND;
1150}
1151
1152static int
1153null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
1154 int len, u32 val)
1155{
1156 return PCIBIOS_DEVICE_NOT_FOUND;
1157}
1158
1159static struct pci_ops null_pci_ops = {
1160 .read = null_read_config,
1161 .write = null_write_config,
1162};
1163
1164/*
1165 * These functions are used early on before PCI scanning is done
1166 * and all of the pci_dev and pci_bus structures have been created.
1167 */
1168static struct pci_bus *
1169fake_pci_bus(struct pci_controller *hose, int busnr)
1170{
1171 static struct pci_bus bus;
1172
1173 if (!hose)
Michal Simek6bd55f02012-12-27 10:40:38 +01001174 pr_err("Can't find hose for PCI bus %d!\n", busnr);
Michal Simekd3afa582010-01-18 14:42:34 +01001175
1176 bus.number = busnr;
1177 bus.sysdata = hose;
1178 bus.ops = hose ? hose->ops : &null_pci_ops;
1179 return &bus;
1180}
1181
1182#define EARLY_PCI_OP(rw, size, type) \
1183int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
1184 int devfn, int offset, type value) \
1185{ \
1186 return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
1187 devfn, offset, value); \
1188}
1189
1190EARLY_PCI_OP(read, byte, u8 *)
1191EARLY_PCI_OP(read, word, u16 *)
1192EARLY_PCI_OP(read, dword, u32 *)
1193EARLY_PCI_OP(write, byte, u8)
1194EARLY_PCI_OP(write, word, u16)
1195EARLY_PCI_OP(write, dword, u32)
1196
1197int early_find_capability(struct pci_controller *hose, int bus, int devfn,
1198 int cap)
1199{
1200 return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
1201}
Benjamin Herrenschmidtbf13a6f2011-04-11 11:17:26 +10001202