blob: c5e4c5380f24a7e6dca90aef5818f3771452b458 [file] [log] [blame]
Sylwester Nawrocki9a761e42013-03-11 15:14:58 -03001/*
2 * Samsung EXYNOS4x12 FIMC-IS (Imaging Subsystem) driver
3 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 *
6 * Authors: Sylwester Nawrocki <s.nawrocki@samsung.com>
7 * Younghwan Joo <yhwan.joo@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#define pr_fmt(fmt) "%s:%d " fmt, __func__, __LINE__
14
15#include <linux/device.h>
16#include <linux/debugfs.h>
17#include <linux/delay.h>
18#include <linux/dma-contiguous.h>
19#include <linux/errno.h>
20#include <linux/firmware.h>
21#include <linux/interrupt.h>
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/of_i2c.h>
25#include <linux/of_irq.h>
26#include <linux/of_address.h>
27#include <linux/of_platform.h>
28#include <linux/platform_device.h>
29#include <linux/pm_runtime.h>
30#include <linux/slab.h>
31#include <linux/types.h>
32#include <linux/videodev2.h>
33#include <media/v4l2-of.h>
34#include <media/videobuf2-dma-contig.h>
35
36#include "media-dev.h"
37#include "fimc-is.h"
38#include "fimc-is-command.h"
39#include "fimc-is-errno.h"
40#include "fimc-is-i2c.h"
41#include "fimc-is-param.h"
42#include "fimc-is-regs.h"
43
44
45static char *fimc_is_clocks[ISS_CLKS_MAX] = {
46 [ISS_CLK_PPMUISPX] = "ppmuispx",
47 [ISS_CLK_PPMUISPMX] = "ppmuispmx",
48 [ISS_CLK_LITE0] = "lite0",
49 [ISS_CLK_LITE1] = "lite1",
50 [ISS_CLK_MPLL] = "mpll",
51 [ISS_CLK_SYSREG] = "sysreg",
52 [ISS_CLK_ISP] = "isp",
53 [ISS_CLK_DRC] = "drc",
54 [ISS_CLK_FD] = "fd",
55 [ISS_CLK_MCUISP] = "mcuisp",
56 [ISS_CLK_UART] = "uart",
57 [ISS_CLK_ISP_DIV0] = "ispdiv0",
58 [ISS_CLK_ISP_DIV1] = "ispdiv1",
59 [ISS_CLK_MCUISP_DIV0] = "mcuispdiv0",
60 [ISS_CLK_MCUISP_DIV1] = "mcuispdiv1",
61 [ISS_CLK_ACLK200] = "aclk200",
62 [ISS_CLK_ACLK200_DIV] = "div_aclk200",
63 [ISS_CLK_ACLK400MCUISP] = "aclk400mcuisp",
64 [ISS_CLK_ACLK400MCUISP_DIV] = "div_aclk400mcuisp",
65};
66
67static void fimc_is_put_clocks(struct fimc_is *is)
68{
69 int i;
70
71 for (i = 0; i < ISS_CLKS_MAX; i++) {
72 if (IS_ERR(is->clocks[i]))
73 continue;
74 clk_unprepare(is->clocks[i]);
75 clk_put(is->clocks[i]);
76 is->clocks[i] = ERR_PTR(-EINVAL);
77 }
78}
79
80static int fimc_is_get_clocks(struct fimc_is *is)
81{
82 int i, ret;
83
84 for (i = 0; i < ISS_CLKS_MAX; i++)
85 is->clocks[i] = ERR_PTR(-EINVAL);
86
87 for (i = 0; i < ISS_CLKS_MAX; i++) {
88 is->clocks[i] = clk_get(&is->pdev->dev, fimc_is_clocks[i]);
89 if (IS_ERR(is->clocks[i])) {
90 ret = PTR_ERR(is->clocks[i]);
91 goto err;
92 }
93 ret = clk_prepare(is->clocks[i]);
94 if (ret < 0) {
95 clk_put(is->clocks[i]);
96 is->clocks[i] = ERR_PTR(-EINVAL);
97 goto err;
98 }
99 }
100
101 return 0;
102err:
103 fimc_is_put_clocks(is);
104 dev_err(&is->pdev->dev, "failed to get clock: %s\n",
105 fimc_is_clocks[i]);
106 return -ENXIO;
107}
108
109static int fimc_is_setup_clocks(struct fimc_is *is)
110{
111 int ret;
112
113 ret = clk_set_parent(is->clocks[ISS_CLK_ACLK200],
114 is->clocks[ISS_CLK_ACLK200_DIV]);
115 if (ret < 0)
116 return ret;
117
118 ret = clk_set_parent(is->clocks[ISS_CLK_ACLK400MCUISP],
119 is->clocks[ISS_CLK_ACLK400MCUISP_DIV]);
120 if (ret < 0)
121 return ret;
122
123 ret = clk_set_rate(is->clocks[ISS_CLK_ISP_DIV0], ACLK_AXI_FREQUENCY);
124 if (ret < 0)
125 return ret;
126
127 ret = clk_set_rate(is->clocks[ISS_CLK_ISP_DIV1], ACLK_AXI_FREQUENCY);
128 if (ret < 0)
129 return ret;
130
131 ret = clk_set_rate(is->clocks[ISS_CLK_MCUISP_DIV0],
132 ATCLK_MCUISP_FREQUENCY);
133 if (ret < 0)
134 return ret;
135
136 return clk_set_rate(is->clocks[ISS_CLK_MCUISP_DIV1],
137 ATCLK_MCUISP_FREQUENCY);
138}
139
140int fimc_is_enable_clocks(struct fimc_is *is)
141{
142 int i, ret;
143
144 for (i = 0; i < ISS_GATE_CLKS_MAX; i++) {
145 if (IS_ERR(is->clocks[i]))
146 continue;
147 ret = clk_enable(is->clocks[i]);
148 if (ret < 0) {
149 dev_err(&is->pdev->dev, "clock %s enable failed\n",
150 fimc_is_clocks[i]);
151 for (--i; i >= 0; i--)
152 clk_disable(is->clocks[i]);
153 return ret;
154 }
155 pr_debug("enabled clock: %s\n", fimc_is_clocks[i]);
156 }
157 return 0;
158}
159
160void fimc_is_disable_clocks(struct fimc_is *is)
161{
162 int i;
163
164 for (i = 0; i < ISS_GATE_CLKS_MAX; i++) {
165 if (!IS_ERR(is->clocks[i])) {
166 clk_disable(is->clocks[i]);
167 pr_debug("disabled clock: %s\n", fimc_is_clocks[i]);
168 }
169 }
170}
171
172static int fimc_is_parse_sensor_config(struct fimc_is_sensor *sensor,
173 struct device_node *np)
174{
175 u32 tmp = 0;
176 int ret;
177
178 np = v4l2_of_get_next_endpoint(np, NULL);
179 if (!np)
180 return -ENXIO;
181 np = v4l2_of_get_remote_port(np);
182 if (!np)
183 return -ENXIO;
184
185 /* Use MIPI-CSIS channel id to determine the ISP I2C bus index. */
186 ret = of_property_read_u32(np, "reg", &tmp);
187 sensor->i2c_bus = tmp - FIMC_INPUT_MIPI_CSI2_0;
188
189 return ret;
190}
191
192static int fimc_is_register_subdevs(struct fimc_is *is)
193{
194 struct device_node *adapter, *child;
195 int ret;
196
197 ret = fimc_isp_subdev_create(&is->isp);
198 if (ret < 0)
199 return ret;
200
201 for_each_compatible_node(adapter, NULL, FIMC_IS_I2C_COMPATIBLE) {
202 if (!of_find_device_by_node(adapter)) {
203 of_node_put(adapter);
204 return -EPROBE_DEFER;
205 }
206
207 for_each_available_child_of_node(adapter, child) {
208 struct i2c_client *client;
209 struct v4l2_subdev *sd;
210
211 client = of_find_i2c_device_by_node(child);
212 if (!client)
213 goto e_retry;
214
215 sd = i2c_get_clientdata(client);
216 if (!sd)
217 goto e_retry;
218
219 /* FIXME: Add support for multiple sensors. */
220 if (WARN_ON(is->sensor))
221 continue;
222
223 is->sensor = v4l2_get_subdevdata(sd);
224
225 if (fimc_is_parse_sensor_config(is->sensor, child)) {
226 dev_warn(&is->pdev->dev, "DT parse error: %s\n",
227 child->full_name);
228 }
229 pr_debug("%s(): registered subdev: %p\n",
230 __func__, sd->name);
231 }
232 }
233 return 0;
234
235e_retry:
236 of_node_put(child);
237 return -EPROBE_DEFER;
238}
239
240static int fimc_is_unregister_subdevs(struct fimc_is *is)
241{
242 fimc_isp_subdev_destroy(&is->isp);
243 is->sensor = NULL;
244 return 0;
245}
246
247static int fimc_is_load_setfile(struct fimc_is *is, char *file_name)
248{
249 const struct firmware *fw;
250 void *buf;
251 int ret;
252
253 ret = request_firmware(&fw, file_name, &is->pdev->dev);
254 if (ret < 0) {
255 dev_err(&is->pdev->dev, "firmware request failed (%d)\n", ret);
256 return ret;
257 }
258 buf = is->memory.vaddr + is->setfile.base;
259 memcpy(buf, fw->data, fw->size);
260 fimc_is_mem_barrier();
261 is->setfile.size = fw->size;
262
263 pr_debug("mem vaddr: %p, setfile buf: %p\n", is->memory.vaddr, buf);
264
265 memcpy(is->fw.setfile_info,
266 fw->data + fw->size - FIMC_IS_SETFILE_INFO_LEN,
267 FIMC_IS_SETFILE_INFO_LEN - 1);
268
269 is->fw.setfile_info[FIMC_IS_SETFILE_INFO_LEN - 1] = '\0';
270 is->setfile.state = 1;
271
272 pr_debug("FIMC-IS setfile loaded: base: %#x, size: %zu B\n",
273 is->setfile.base, fw->size);
274
275 release_firmware(fw);
276 return ret;
277}
278
279int fimc_is_cpu_set_power(struct fimc_is *is, int on)
280{
281 unsigned int timeout = FIMC_IS_POWER_ON_TIMEOUT;
282
283 if (on) {
284 /* Disable watchdog */
285 mcuctl_write(0, is, REG_WDT_ISP);
286
287 /* Cortex-A5 start address setting */
288 mcuctl_write(is->memory.paddr, is, MCUCTL_REG_BBOAR);
289
290 /* Enable and start Cortex-A5 */
291 pmuisp_write(0x18000, is, REG_PMU_ISP_ARM_OPTION);
292 pmuisp_write(0x1, is, REG_PMU_ISP_ARM_CONFIGURATION);
293 } else {
294 /* A5 power off */
295 pmuisp_write(0x10000, is, REG_PMU_ISP_ARM_OPTION);
296 pmuisp_write(0x0, is, REG_PMU_ISP_ARM_CONFIGURATION);
297
298 while (pmuisp_read(is, REG_PMU_ISP_ARM_STATUS) & 1) {
299 if (timeout == 0)
300 return -ETIME;
301 timeout--;
302 udelay(1);
303 }
304 }
305
306 return 0;
307}
308
309/* Wait until @bit of @is->state is set to @state in the interrupt handler. */
310int fimc_is_wait_event(struct fimc_is *is, unsigned long bit,
311 unsigned int state, unsigned int timeout)
312{
313
314 int ret = wait_event_timeout(is->irq_queue,
315 !state ^ test_bit(bit, &is->state),
316 timeout);
317 if (ret == 0) {
318 dev_WARN(&is->pdev->dev, "%s() timed out\n", __func__);
319 return -ETIME;
320 }
321 return 0;
322}
323
324int fimc_is_start_firmware(struct fimc_is *is)
325{
326 struct device *dev = &is->pdev->dev;
327 int ret;
328
329 memcpy(is->memory.vaddr, is->fw.f_w->data, is->fw.f_w->size);
330 wmb();
331
332 ret = fimc_is_cpu_set_power(is, 1);
333 if (ret < 0)
334 return ret;
335
336 ret = fimc_is_wait_event(is, IS_ST_A5_PWR_ON, 1,
337 msecs_to_jiffies(FIMC_IS_FW_LOAD_TIMEOUT));
338 if (ret < 0)
339 dev_err(dev, "FIMC-IS CPU power on failed\n");
340
341 return ret;
342}
343
344/* Allocate working memory for the FIMC-IS CPU. */
345static int fimc_is_alloc_cpu_memory(struct fimc_is *is)
346{
347 struct device *dev = &is->pdev->dev;
348
349 is->memory.vaddr = dma_alloc_coherent(dev, FIMC_IS_CPU_MEM_SIZE,
350 &is->memory.paddr, GFP_KERNEL);
351 if (is->memory.vaddr == NULL)
352 return -ENOMEM;
353
354 is->memory.size = FIMC_IS_CPU_MEM_SIZE;
355 memset(is->memory.vaddr, 0, is->memory.size);
356
357 dev_info(dev, "FIMC-IS CPU memory base: %#x\n", (u32)is->memory.paddr);
358
359 if (((u32)is->memory.paddr) & FIMC_IS_FW_ADDR_MASK) {
360 dev_err(dev, "invalid firmware memory alignment: %#x\n",
361 (u32)is->memory.paddr);
362 dma_free_coherent(dev, is->memory.size, is->memory.vaddr,
363 is->memory.paddr);
364 return -EIO;
365 }
366
367 is->is_p_region = (struct is_region *)(is->memory.vaddr +
368 FIMC_IS_CPU_MEM_SIZE - FIMC_IS_REGION_SIZE);
369
370 is->is_dma_p_region = is->memory.paddr +
371 FIMC_IS_CPU_MEM_SIZE - FIMC_IS_REGION_SIZE;
372
373 is->is_shared_region = (struct is_share_region *)(is->memory.vaddr +
374 FIMC_IS_SHARED_REGION_OFFSET);
375 return 0;
376}
377
378static void fimc_is_free_cpu_memory(struct fimc_is *is)
379{
380 struct device *dev = &is->pdev->dev;
381
382 dma_free_coherent(dev, is->memory.size, is->memory.vaddr,
383 is->memory.paddr);
384}
385
386static void fimc_is_load_firmware(const struct firmware *fw, void *context)
387{
388 struct fimc_is *is = context;
389 struct device *dev = &is->pdev->dev;
390 void *buf;
391 int ret;
392
393 if (fw == NULL) {
394 dev_err(dev, "firmware request failed\n");
395 return;
396 }
397 mutex_lock(&is->lock);
398
399 if (fw->size < FIMC_IS_FW_SIZE_MIN || fw->size > FIMC_IS_FW_SIZE_MAX) {
400 dev_err(dev, "wrong firmware size: %d\n", fw->size);
401 goto done;
402 }
403
404 is->fw.size = fw->size;
405
406 ret = fimc_is_alloc_cpu_memory(is);
407 if (ret < 0) {
408 dev_err(dev, "failed to allocate FIMC-IS CPU memory\n");
409 goto done;
410 }
411
412 memcpy(is->memory.vaddr, fw->data, fw->size);
413 wmb();
414
415 /* Read firmware description. */
416 buf = (void *)(is->memory.vaddr + fw->size - FIMC_IS_FW_DESC_LEN);
417 memcpy(&is->fw.info, buf, FIMC_IS_FW_INFO_LEN);
418 is->fw.info[FIMC_IS_FW_INFO_LEN] = 0;
419
420 buf = (void *)(is->memory.vaddr + fw->size - FIMC_IS_FW_VER_LEN);
421 memcpy(&is->fw.version, buf, FIMC_IS_FW_VER_LEN);
422 is->fw.version[FIMC_IS_FW_VER_LEN - 1] = 0;
423
424 is->fw.state = 1;
425
426 dev_info(dev, "loaded firmware: %s, rev. %s\n",
427 is->fw.info, is->fw.version);
428 dev_dbg(dev, "FW size: %d, paddr: %#x\n", fw->size, is->memory.paddr);
429
430 is->is_shared_region->chip_id = 0xe4412;
431 is->is_shared_region->chip_rev_no = 1;
432
433 fimc_is_mem_barrier();
434
435 /*
436 * FIXME: The firmware is not being released for now, as it is
437 * needed around for copying to the IS working memory every
438 * time before the Cortex-A5 is restarted.
439 */
440 if (is->fw.f_w)
441 release_firmware(is->fw.f_w);
442 is->fw.f_w = fw;
443done:
444 mutex_unlock(&is->lock);
445}
446
447static int fimc_is_request_firmware(struct fimc_is *is, const char *fw_name)
448{
449 return request_firmware_nowait(THIS_MODULE,
450 FW_ACTION_HOTPLUG, fw_name, &is->pdev->dev,
451 GFP_KERNEL, is, fimc_is_load_firmware);
452}
453
454/* General IS interrupt handler */
455static void fimc_is_general_irq_handler(struct fimc_is *is)
456{
457 is->i2h_cmd.cmd = mcuctl_read(is, MCUCTL_REG_ISSR(10));
458
459 switch (is->i2h_cmd.cmd) {
460 case IHC_GET_SENSOR_NUM:
461 fimc_is_hw_get_params(is, 1);
462 fimc_is_hw_wait_intmsr0_intmsd0(is);
463 fimc_is_hw_set_sensor_num(is);
464 pr_debug("ISP FW version: %#x\n", is->i2h_cmd.args[0]);
465 break;
466 case IHC_SET_FACE_MARK:
467 case IHC_FRAME_DONE:
468 fimc_is_hw_get_params(is, 2);
469 break;
470 case IHC_SET_SHOT_MARK:
471 case IHC_AA_DONE:
472 case IH_REPLY_DONE:
473 fimc_is_hw_get_params(is, 3);
474 break;
475 case IH_REPLY_NOT_DONE:
476 fimc_is_hw_get_params(is, 4);
477 break;
478 case IHC_NOT_READY:
479 break;
480 default:
481 pr_info("unknown command: %#x\n", is->i2h_cmd.cmd);
482 }
483
484 fimc_is_fw_clear_irq1(is, FIMC_IS_INT_GENERAL);
485
486 switch (is->i2h_cmd.cmd) {
487 case IHC_GET_SENSOR_NUM:
488 fimc_is_hw_set_intgr0_gd0(is);
489 set_bit(IS_ST_A5_PWR_ON, &is->state);
490 break;
491
492 case IHC_SET_SHOT_MARK:
493 break;
494
495 case IHC_SET_FACE_MARK:
496 is->fd_header.count = is->i2h_cmd.args[0];
497 is->fd_header.index = is->i2h_cmd.args[1];
498 is->fd_header.offset = 0;
499 break;
500
501 case IHC_FRAME_DONE:
502 break;
503
504 case IHC_AA_DONE:
505 pr_debug("AA_DONE - %d, %d, %d\n", is->i2h_cmd.args[0],
506 is->i2h_cmd.args[1], is->i2h_cmd.args[2]);
507 break;
508
509 case IH_REPLY_DONE:
510 pr_debug("ISR_DONE: args[0]: %#x\n", is->i2h_cmd.args[0]);
511
512 switch (is->i2h_cmd.args[0]) {
513 case HIC_PREVIEW_STILL...HIC_CAPTURE_VIDEO:
514 /* Get CAC margin */
515 set_bit(IS_ST_CHANGE_MODE, &is->state);
516 is->isp.cac_margin_x = is->i2h_cmd.args[1];
517 is->isp.cac_margin_y = is->i2h_cmd.args[2];
518 pr_debug("CAC margin (x,y): (%d,%d)\n",
519 is->isp.cac_margin_x, is->isp.cac_margin_y);
520 break;
521
522 case HIC_STREAM_ON:
523 clear_bit(IS_ST_STREAM_OFF, &is->state);
524 set_bit(IS_ST_STREAM_ON, &is->state);
525 break;
526
527 case HIC_STREAM_OFF:
528 clear_bit(IS_ST_STREAM_ON, &is->state);
529 set_bit(IS_ST_STREAM_OFF, &is->state);
530 break;
531
532 case HIC_SET_PARAMETER:
533 is->cfg_param[is->scenario_id].p_region_index1 = 0;
534 is->cfg_param[is->scenario_id].p_region_index2 = 0;
535 atomic_set(&is->cfg_param[is->scenario_id].p_region_num, 0);
536 set_bit(IS_ST_BLOCK_CMD_CLEARED, &is->state);
537 pr_debug("HIC_SET_PARAMETER\n");
538 break;
539
540 case HIC_GET_PARAMETER:
541 break;
542
543 case HIC_SET_TUNE:
544 break;
545
546 case HIC_GET_STATUS:
547 break;
548
549 case HIC_OPEN_SENSOR:
550 set_bit(IS_ST_OPEN_SENSOR, &is->state);
551 pr_debug("data lanes: %d, settle line: %d\n",
552 is->i2h_cmd.args[2], is->i2h_cmd.args[1]);
553 break;
554
555 case HIC_CLOSE_SENSOR:
556 clear_bit(IS_ST_OPEN_SENSOR, &is->state);
557 is->sensor_index = 0;
558 break;
559
560 case HIC_MSG_TEST:
561 pr_debug("config MSG level completed\n");
562 break;
563
564 case HIC_POWER_DOWN:
565 clear_bit(IS_ST_PWR_SUBIP_ON, &is->state);
566 break;
567
568 case HIC_GET_SET_FILE_ADDR:
569 is->setfile.base = is->i2h_cmd.args[1];
570 set_bit(IS_ST_SETFILE_LOADED, &is->state);
571 break;
572
573 case HIC_LOAD_SET_FILE:
574 set_bit(IS_ST_SETFILE_LOADED, &is->state);
575 break;
576 }
577 break;
578
579 case IH_REPLY_NOT_DONE:
580 pr_err("ISR_NDONE: %d: %#x, %s\n", is->i2h_cmd.args[0],
581 is->i2h_cmd.args[1],
582 fimc_is_strerr(is->i2h_cmd.args[1]));
583
584 if (is->i2h_cmd.args[1] & IS_ERROR_TIME_OUT_FLAG)
585 pr_err("IS_ERROR_TIME_OUT\n");
586
587 switch (is->i2h_cmd.args[1]) {
588 case IS_ERROR_SET_PARAMETER:
589 fimc_is_mem_barrier();
590 }
591
592 switch (is->i2h_cmd.args[0]) {
593 case HIC_SET_PARAMETER:
594 is->cfg_param[is->scenario_id].p_region_index1 = 0;
595 is->cfg_param[is->scenario_id].p_region_index2 = 0;
596 atomic_set(&is->cfg_param[is->scenario_id].p_region_num, 0);
597 set_bit(IS_ST_BLOCK_CMD_CLEARED, &is->state);
598 break;
599 }
600 break;
601
602 case IHC_NOT_READY:
603 pr_err("IS control sequence error: Not Ready\n");
604 break;
605 }
606
607 wake_up(&is->irq_queue);
608}
609
610static irqreturn_t fimc_is_irq_handler(int irq, void *priv)
611{
612 struct fimc_is *is = priv;
613 unsigned long flags;
614 u32 status;
615
616 spin_lock_irqsave(&is->slock, flags);
617 status = mcuctl_read(is, MCUCTL_REG_INTSR1);
618
619 if (status & (1UL << FIMC_IS_INT_GENERAL))
620 fimc_is_general_irq_handler(is);
621
622 if (status & (1UL << FIMC_IS_INT_FRAME_DONE_ISP))
623 fimc_isp_irq_handler(is);
624
625 spin_unlock_irqrestore(&is->slock, flags);
626 return IRQ_HANDLED;
627}
628
629static int fimc_is_hw_open_sensor(struct fimc_is *is,
630 struct fimc_is_sensor *sensor)
631{
632 struct sensor_open_extended *soe = (void *)&is->is_p_region->shared;
633
634 fimc_is_hw_wait_intmsr0_intmsd0(is);
635
636 soe->self_calibration_mode = 1;
637 soe->actuator_type = 0;
638 soe->mipi_lane_num = 0;
639 soe->mclk = 0;
640 soe->mipi_speed = 0;
641 soe->fast_open_sensor = 0;
642 soe->i2c_sclk = 88000000;
643
644 fimc_is_mem_barrier();
645
646 mcuctl_write(HIC_OPEN_SENSOR, is, MCUCTL_REG_ISSR(0));
647 mcuctl_write(is->sensor_index, is, MCUCTL_REG_ISSR(1));
648 mcuctl_write(sensor->drvdata->id, is, MCUCTL_REG_ISSR(2));
649 mcuctl_write(sensor->i2c_bus, is, MCUCTL_REG_ISSR(3));
650 mcuctl_write(is->is_dma_p_region, is, MCUCTL_REG_ISSR(4));
651
652 fimc_is_hw_set_intgr0_gd0(is);
653
654 return fimc_is_wait_event(is, IS_ST_OPEN_SENSOR, 1,
655 FIMC_IS_SENSOR_OPEN_TIMEOUT);
656}
657
658
659int fimc_is_hw_initialize(struct fimc_is *is)
660{
661 const int scenario_ids[] = {
662 IS_SC_PREVIEW_STILL, IS_SC_PREVIEW_VIDEO,
663 IS_SC_CAPTURE_STILL, IS_SC_CAPTURE_VIDEO
664 };
665 struct device *dev = &is->pdev->dev;
666 u32 prev_id;
667 int i, ret;
668
669 /* Sensor initialization. */
670 ret = fimc_is_hw_open_sensor(is, is->sensor);
671 if (ret < 0)
672 return ret;
673
674 /* Get the setfile address. */
675 fimc_is_hw_get_setfile_addr(is);
676
677 ret = fimc_is_wait_event(is, IS_ST_SETFILE_LOADED, 1,
678 FIMC_IS_CONFIG_TIMEOUT);
679 if (ret < 0) {
680 dev_err(dev, "get setfile address timed out\n");
681 return ret;
682 }
683 pr_debug("setfile.base: %#x\n", is->setfile.base);
684
685 /* Load the setfile. */
686 fimc_is_load_setfile(is, FIMC_IS_SETFILE_6A3);
687 clear_bit(IS_ST_SETFILE_LOADED, &is->state);
688 fimc_is_hw_load_setfile(is);
689 ret = fimc_is_wait_event(is, IS_ST_SETFILE_LOADED, 1,
690 FIMC_IS_CONFIG_TIMEOUT);
691 if (ret < 0) {
692 dev_err(dev, "loading setfile timed out\n");
693 return ret;
694 }
695
696 pr_debug("setfile: base: %#x, size: %d\n",
697 is->setfile.base, is->setfile.size);
698 pr_info("FIMC-IS Setfile info: %s\n", is->fw.setfile_info);
699
700 /* Check magic number. */
701 if (is->is_p_region->shared[MAX_SHARED_COUNT - 1] !=
702 FIMC_IS_MAGIC_NUMBER) {
703 dev_err(dev, "magic number error!\n");
704 return -EIO;
705 }
706
707 pr_debug("shared region: %#x, parameter region: %#x\n",
708 is->memory.paddr + FIMC_IS_SHARED_REGION_OFFSET,
709 is->is_dma_p_region);
710
711 is->setfile.sub_index = 0;
712
713 /* Stream off. */
714 fimc_is_hw_stream_off(is);
715 ret = fimc_is_wait_event(is, IS_ST_STREAM_OFF, 1,
716 FIMC_IS_CONFIG_TIMEOUT);
717 if (ret < 0) {
718 dev_err(dev, "stream off timeout\n");
719 return ret;
720 }
721
722 /* Preserve previous mode. */
723 prev_id = is->scenario_id;
724
725 /* Set initial parameter values. */
726 for (i = 0; i < ARRAY_SIZE(scenario_ids); i++) {
727 is->scenario_id = scenario_ids[i];
728 fimc_is_set_initial_params(is);
729 ret = fimc_is_itf_s_param(is, true);
730 if (ret < 0) {
731 is->scenario_id = prev_id;
732 return ret;
733 }
734 }
735 is->scenario_id = prev_id;
736
737 set_bit(IS_ST_INIT_DONE, &is->state);
738 dev_info(dev, "initialization sequence completed (%d)\n",
739 is->scenario_id);
740 return 0;
741}
742
743static int fimc_is_log_show(struct seq_file *s, void *data)
744{
745 struct fimc_is *is = s->private;
746 const u8 *buf = is->memory.vaddr + FIMC_IS_DEBUG_REGION_OFFSET;
747
748 if (is->memory.vaddr == NULL) {
749 dev_err(&is->pdev->dev, "firmware memory is not initialized\n");
750 return -EIO;
751 }
752
753 seq_printf(s, "%s\n", buf);
754 return 0;
755}
756
757static int fimc_is_debugfs_open(struct inode *inode, struct file *file)
758{
759 return single_open(file, fimc_is_log_show, inode->i_private);
760}
761
762static const struct file_operations fimc_is_debugfs_fops = {
763 .open = fimc_is_debugfs_open,
764 .read = seq_read,
765 .llseek = seq_lseek,
766 .release = single_release,
767};
768
769static void fimc_is_debugfs_remove(struct fimc_is *is)
770{
771 debugfs_remove(is->debugfs_entry);
772 is->debugfs_entry = NULL;
773}
774
775static int fimc_is_debugfs_create(struct fimc_is *is)
776{
777 struct dentry *dentry;
778
779 is->debugfs_entry = debugfs_create_dir("fimc_is", NULL);
780
781 dentry = debugfs_create_file("fw_log", S_IRUGO, is->debugfs_entry,
782 is, &fimc_is_debugfs_fops);
783 if (!dentry)
784 fimc_is_debugfs_remove(is);
785
786 return is->debugfs_entry == NULL ? -EIO : 0;
787}
788
789static int fimc_is_probe(struct platform_device *pdev)
790{
791 struct device *dev = &pdev->dev;
792 struct fimc_is *is;
793 struct resource res;
794 struct device_node *node;
795 int ret;
796
797 is = devm_kzalloc(&pdev->dev, sizeof(*is), GFP_KERNEL);
798 if (!is)
799 return -ENOMEM;
800
801 is->pdev = pdev;
802 is->isp.pdev = pdev;
803
804 init_waitqueue_head(&is->irq_queue);
805 spin_lock_init(&is->slock);
806 mutex_init(&is->lock);
807
808 ret = of_address_to_resource(dev->of_node, 0, &res);
809 if (ret < 0)
810 return ret;
811
812 is->regs = devm_ioremap_resource(dev, &res);
813 if (IS_ERR(is->regs))
814 return PTR_ERR(is->regs);
815
816 node = of_get_child_by_name(dev->of_node, "pmu");
817 if (!node)
818 return -ENODEV;
819
820 is->pmu_regs = of_iomap(node, 0);
821 if (!is->pmu_regs)
822 return -ENOMEM;
823
824 is->irq = irq_of_parse_and_map(dev->of_node, 0);
825 if (is->irq < 0) {
826 dev_err(dev, "no irq found\n");
827 return is->irq;
828 }
829
830 ret = fimc_is_get_clocks(is);
831 if (ret < 0)
832 return ret;
833
834 platform_set_drvdata(pdev, is);
835
836 ret = request_irq(is->irq, fimc_is_irq_handler, 0, dev_name(dev), is);
837 if (ret < 0) {
838 dev_err(dev, "irq request failed\n");
839 goto err_clk;
840 }
841 pm_runtime_enable(dev);
842 /*
843 * Enable only the ISP power domain, keep FIMC-IS clocks off until
844 * the whole clock tree is configured. The ISP power domain needs
845 * be active in order to acces any CMU_ISP clock registers.
846 */
847 ret = pm_runtime_get_sync(dev);
848 if (ret < 0)
849 goto err_irq;
850
851 ret = fimc_is_setup_clocks(is);
852 if (ret < 0)
853 goto err_irq;
854
855 pm_runtime_put_sync(dev);
856 is->clk_init = true;
857
858 is->alloc_ctx = vb2_dma_contig_init_ctx(dev);
859 if (IS_ERR(is->alloc_ctx)) {
860 ret = PTR_ERR(is->alloc_ctx);
861 goto err_pm;
862 }
863 /*
864 * Register FIMC-IS V4L2 subdevs to this driver. The video nodes
865 * will be created within the subdev's registered() callback.
866 */
867 ret = fimc_is_register_subdevs(is);
868 if (ret < 0)
869 goto err_vb;
870
871 ret = fimc_is_debugfs_create(is);
872 if (ret < 0)
873 goto err_sd;
874
875 ret = fimc_is_request_firmware(is, FIMC_IS_FW_FILENAME);
876 if (ret < 0)
877 goto err_dfs;
878
879 dev_dbg(dev, "FIMC-IS registered successfully\n");
880 return 0;
881
882err_dfs:
883 fimc_is_debugfs_remove(is);
884err_vb:
885 vb2_dma_contig_cleanup_ctx(is->alloc_ctx);
886err_sd:
887 fimc_is_unregister_subdevs(is);
888err_irq:
889 free_irq(is->irq, is);
890err_pm:
891 pm_runtime_put(dev);
892err_clk:
893 fimc_is_put_clocks(is);
894 return ret;
895}
896
897static int fimc_is_runtime_resume(struct device *dev)
898{
899 struct fimc_is *is = dev_get_drvdata(dev);
900
901 if (!is->clk_init)
902 return 0;
903
904 return fimc_is_enable_clocks(is);
905}
906
907static int fimc_is_runtime_suspend(struct device *dev)
908{
909 struct fimc_is *is = dev_get_drvdata(dev);
910
911 if (is->clk_init)
912 fimc_is_disable_clocks(is);
913
914 return 0;
915}
916
917#ifdef CONFIG_PM_SLEEP
918static int fimc_is_resume(struct device *dev)
919{
920 /* TODO: */
921 return 0;
922}
923
924static int fimc_is_suspend(struct device *dev)
925{
926 struct fimc_is *is = dev_get_drvdata(dev);
927
928 /* TODO: */
929 if (test_bit(IS_ST_A5_PWR_ON, &is->state))
930 return -EBUSY;
931
932 return 0;
933}
934#endif /* CONFIG_PM_SLEEP */
935
936static int fimc_is_remove(struct platform_device *pdev)
937{
938 struct fimc_is *is = platform_get_drvdata(pdev);
939
940 pm_runtime_disable(&pdev->dev);
941 pm_runtime_set_suspended(&pdev->dev);
942 free_irq(is->irq, is);
943 fimc_is_unregister_subdevs(is);
944 vb2_dma_contig_cleanup_ctx(is->alloc_ctx);
945 fimc_is_put_clocks(is);
946 fimc_is_debugfs_remove(is);
947 release_firmware(is->fw.f_w);
948 fimc_is_free_cpu_memory(is);
949
950 return 0;
951}
952
953static const struct of_device_id fimc_is_of_match[] = {
954 { .compatible = "samsung,exynos4212-fimc-is" },
955 { /* sentinel */ },
956};
957MODULE_DEVICE_TABLE(of, fimc_is_of_match);
958
959static const struct dev_pm_ops fimc_is_pm_ops = {
960 SET_SYSTEM_SLEEP_PM_OPS(fimc_is_suspend, fimc_is_resume)
961 SET_RUNTIME_PM_OPS(fimc_is_runtime_suspend, fimc_is_runtime_resume,
962 NULL)
963};
964
965static struct platform_driver fimc_is_driver = {
966 .probe = fimc_is_probe,
967 .remove = fimc_is_remove,
968 .driver = {
969 .of_match_table = fimc_is_of_match,
970 .name = FIMC_IS_DRV_NAME,
971 .owner = THIS_MODULE,
972 .pm = &fimc_is_pm_ops,
973 }
974};
975
976static int fimc_is_module_init(void)
977{
978 int ret;
979
980 ret = fimc_is_register_sensor_driver();
981 if (ret < 0)
982 return ret;
983
984 ret = fimc_is_register_i2c_driver();
985 if (ret < 0)
986 goto err_sens;
987
988 ret = platform_driver_register(&fimc_is_driver);
989 if (!ret)
990 return ret;
991
992 fimc_is_unregister_i2c_driver();
993err_sens:
994 fimc_is_unregister_sensor_driver();
995 return ret;
996}
997
998static void fimc_is_module_exit(void)
999{
1000 platform_driver_unregister(&fimc_is_driver);
1001 fimc_is_unregister_i2c_driver();
1002 fimc_is_unregister_sensor_driver();
1003}
1004
1005module_init(fimc_is_module_init);
1006module_exit(fimc_is_module_exit);
1007
1008MODULE_ALIAS("platform:" FIMC_IS_DRV_NAME);
1009MODULE_AUTHOR("Younghwan Joo <yhwan.joo@samsung.com>");
1010MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");