blob: fcd4e912c0d77090728b894008a1bdb0ea638594 [file] [log] [blame]
Maxime Ripard9026e0d2015-10-29 09:36:23 +01001/*
2 * Copyright (C) 2015 Free Electrons
3 * Copyright (C) 2015 NextThing Co
4 *
5 * Maxime Ripard <maxime.ripard@free-electrons.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 */
12
13#include <drm/drmP.h>
14#include <drm/drm_atomic_helper.h>
15#include <drm/drm_crtc.h>
16#include <drm/drm_crtc_helper.h>
17#include <drm/drm_fb_cma_helper.h>
18#include <drm/drm_gem_cma_helper.h>
19#include <drm/drm_plane_helper.h>
20
21#include <linux/component.h>
22#include <linux/reset.h>
23
24#include "sun4i_backend.h"
25#include "sun4i_drv.h"
26
27static u32 sunxi_rgb2yuv_coef[12] = {
28 0x00000107, 0x00000204, 0x00000064, 0x00000108,
29 0x00003f69, 0x00003ed6, 0x000001c1, 0x00000808,
30 0x000001c1, 0x00003e88, 0x00003fb8, 0x00000808
31};
32
33void sun4i_backend_apply_color_correction(struct sun4i_backend *backend)
34{
35 int i;
36
37 DRM_DEBUG_DRIVER("Applying RGB to YUV color correction\n");
38
39 /* Set color correction */
40 regmap_write(backend->regs, SUN4I_BACKEND_OCCTL_REG,
41 SUN4I_BACKEND_OCCTL_ENABLE);
42
43 for (i = 0; i < 12; i++)
44 regmap_write(backend->regs, SUN4I_BACKEND_OCRCOEF_REG(i),
45 sunxi_rgb2yuv_coef[i]);
46}
47EXPORT_SYMBOL(sun4i_backend_apply_color_correction);
48
49void sun4i_backend_disable_color_correction(struct sun4i_backend *backend)
50{
51 DRM_DEBUG_DRIVER("Disabling color correction\n");
52
53 /* Disable color correction */
54 regmap_update_bits(backend->regs, SUN4I_BACKEND_OCCTL_REG,
55 SUN4I_BACKEND_OCCTL_ENABLE, 0);
56}
57EXPORT_SYMBOL(sun4i_backend_disable_color_correction);
58
59void sun4i_backend_commit(struct sun4i_backend *backend)
60{
61 DRM_DEBUG_DRIVER("Committing changes\n");
62
63 regmap_write(backend->regs, SUN4I_BACKEND_REGBUFFCTL_REG,
64 SUN4I_BACKEND_REGBUFFCTL_AUTOLOAD_DIS |
65 SUN4I_BACKEND_REGBUFFCTL_LOADCTL);
66}
67EXPORT_SYMBOL(sun4i_backend_commit);
68
69void sun4i_backend_layer_enable(struct sun4i_backend *backend,
70 int layer, bool enable)
71{
72 u32 val;
73
74 DRM_DEBUG_DRIVER("Enabling layer %d\n", layer);
75
76 if (enable)
77 val = SUN4I_BACKEND_MODCTL_LAY_EN(layer);
78 else
79 val = 0;
80
81 regmap_update_bits(backend->regs, SUN4I_BACKEND_MODCTL_REG,
82 SUN4I_BACKEND_MODCTL_LAY_EN(layer), val);
83}
84EXPORT_SYMBOL(sun4i_backend_layer_enable);
85
86static int sun4i_backend_drm_format_to_layer(u32 format, u32 *mode)
87{
88 switch (format) {
89 case DRM_FORMAT_ARGB8888:
90 *mode = SUN4I_BACKEND_LAY_FBFMT_ARGB8888;
91 break;
92
93 case DRM_FORMAT_XRGB8888:
94 *mode = SUN4I_BACKEND_LAY_FBFMT_XRGB8888;
95 break;
96
97 case DRM_FORMAT_RGB888:
98 *mode = SUN4I_BACKEND_LAY_FBFMT_RGB888;
99 break;
100
101 default:
102 return -EINVAL;
103 }
104
105 return 0;
106}
107
108int sun4i_backend_update_layer_coord(struct sun4i_backend *backend,
109 int layer, struct drm_plane *plane)
110{
111 struct drm_plane_state *state = plane->state;
112 struct drm_framebuffer *fb = state->fb;
113
114 DRM_DEBUG_DRIVER("Updating layer %d\n", layer);
115
116 if (plane->type == DRM_PLANE_TYPE_PRIMARY) {
117 DRM_DEBUG_DRIVER("Primary layer, updating global size W: %u H: %u\n",
118 state->crtc_w, state->crtc_h);
119 regmap_write(backend->regs, SUN4I_BACKEND_DISSIZE_REG,
120 SUN4I_BACKEND_DISSIZE(state->crtc_w,
121 state->crtc_h));
122 }
123
124 /* Set the line width */
125 DRM_DEBUG_DRIVER("Layer line width: %d bits\n", fb->pitches[0] * 8);
126 regmap_write(backend->regs, SUN4I_BACKEND_LAYLINEWIDTH_REG(layer),
127 fb->pitches[0] * 8);
128
129 /* Set height and width */
130 DRM_DEBUG_DRIVER("Layer size W: %u H: %u\n",
131 state->crtc_w, state->crtc_h);
132 regmap_write(backend->regs, SUN4I_BACKEND_LAYSIZE_REG(layer),
133 SUN4I_BACKEND_LAYSIZE(state->crtc_w,
134 state->crtc_h));
135
136 /* Set base coordinates */
137 DRM_DEBUG_DRIVER("Layer coordinates X: %d Y: %d\n",
138 state->crtc_x, state->crtc_y);
139 regmap_write(backend->regs, SUN4I_BACKEND_LAYCOOR_REG(layer),
140 SUN4I_BACKEND_LAYCOOR(state->crtc_x,
141 state->crtc_y));
142
143 return 0;
144}
145EXPORT_SYMBOL(sun4i_backend_update_layer_coord);
146
147int sun4i_backend_update_layer_formats(struct sun4i_backend *backend,
148 int layer, struct drm_plane *plane)
149{
150 struct drm_plane_state *state = plane->state;
151 struct drm_framebuffer *fb = state->fb;
152 bool interlaced = false;
153 u32 val;
154 int ret;
155
156 if (plane->state->crtc)
157 interlaced = plane->state->crtc->state->adjusted_mode.flags
158 & DRM_MODE_FLAG_INTERLACE;
159
160 regmap_update_bits(backend->regs, SUN4I_BACKEND_MODCTL_REG,
161 SUN4I_BACKEND_MODCTL_ITLMOD_EN,
162 interlaced ? SUN4I_BACKEND_MODCTL_ITLMOD_EN : 0);
163
164 DRM_DEBUG_DRIVER("Switching display backend interlaced mode %s\n",
165 interlaced ? "on" : "off");
166
167 ret = sun4i_backend_drm_format_to_layer(fb->pixel_format, &val);
168 if (ret) {
169 DRM_DEBUG_DRIVER("Invalid format\n");
170 return val;
171 }
172
173 regmap_update_bits(backend->regs, SUN4I_BACKEND_ATTCTL_REG1(layer),
174 SUN4I_BACKEND_ATTCTL_REG1_LAY_FBFMT, val);
175
176 return 0;
177}
178EXPORT_SYMBOL(sun4i_backend_update_layer_formats);
179
180int sun4i_backend_update_layer_buffer(struct sun4i_backend *backend,
181 int layer, struct drm_plane *plane)
182{
183 struct drm_plane_state *state = plane->state;
184 struct drm_framebuffer *fb = state->fb;
185 struct drm_gem_cma_object *gem;
186 u32 lo_paddr, hi_paddr;
187 dma_addr_t paddr;
188 int bpp;
189
190 /* Get the physical address of the buffer in memory */
191 gem = drm_fb_cma_get_gem_obj(fb, 0);
192
Arnd Bergmannf1b78f02016-05-03 17:23:28 +0200193 DRM_DEBUG_DRIVER("Using GEM @ %pad\n", &gem->paddr);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100194
195 /* Compute the start of the displayed memory */
196 bpp = drm_format_plane_cpp(fb->pixel_format, 0);
197 paddr = gem->paddr + fb->offsets[0];
198 paddr += (state->src_x >> 16) * bpp;
199 paddr += (state->src_y >> 16) * fb->pitches[0];
200
Arnd Bergmannf1b78f02016-05-03 17:23:28 +0200201 DRM_DEBUG_DRIVER("Setting buffer address to %pad\n", &paddr);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100202
203 /* Write the 32 lower bits of the address (in bits) */
204 lo_paddr = paddr << 3;
205 DRM_DEBUG_DRIVER("Setting address lower bits to 0x%x\n", lo_paddr);
206 regmap_write(backend->regs, SUN4I_BACKEND_LAYFB_L32ADD_REG(layer),
207 lo_paddr);
208
209 /* And the upper bits */
210 hi_paddr = paddr >> 29;
211 DRM_DEBUG_DRIVER("Setting address high bits to 0x%x\n", hi_paddr);
212 regmap_update_bits(backend->regs, SUN4I_BACKEND_LAYFB_H4ADD_REG,
213 SUN4I_BACKEND_LAYFB_H4ADD_MSK(layer),
214 SUN4I_BACKEND_LAYFB_H4ADD(layer, hi_paddr));
215
216 return 0;
217}
218EXPORT_SYMBOL(sun4i_backend_update_layer_buffer);
219
Maxime Ripard440d2c72016-09-06 15:23:03 +0200220static int sun4i_backend_init_sat(struct device *dev) {
221 struct sun4i_backend *backend = dev_get_drvdata(dev);
222 int ret;
223
224 backend->sat_reset = devm_reset_control_get(dev, "sat");
225 if (IS_ERR(backend->sat_reset)) {
226 dev_err(dev, "Couldn't get the SAT reset line\n");
227 return PTR_ERR(backend->sat_reset);
228 }
229
230 ret = reset_control_deassert(backend->sat_reset);
231 if (ret) {
232 dev_err(dev, "Couldn't deassert the SAT reset line\n");
233 return ret;
234 }
235
236 backend->sat_clk = devm_clk_get(dev, "sat");
237 if (IS_ERR(backend->sat_clk)) {
238 dev_err(dev, "Couldn't get our SAT clock\n");
239 ret = PTR_ERR(backend->sat_clk);
240 goto err_assert_reset;
241 }
242
243 ret = clk_prepare_enable(backend->sat_clk);
244 if (ret) {
245 dev_err(dev, "Couldn't enable the SAT clock\n");
246 return ret;
247 }
248
249 return 0;
250
251err_assert_reset:
252 reset_control_assert(backend->sat_reset);
253 return ret;
254}
255
256static int sun4i_backend_free_sat(struct device *dev) {
257 struct sun4i_backend *backend = dev_get_drvdata(dev);
258
259 clk_disable_unprepare(backend->sat_clk);
260 reset_control_assert(backend->sat_reset);
261
262 return 0;
263}
264
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100265static struct regmap_config sun4i_backend_regmap_config = {
266 .reg_bits = 32,
267 .val_bits = 32,
268 .reg_stride = 4,
269 .max_register = 0x5800,
270};
271
272static int sun4i_backend_bind(struct device *dev, struct device *master,
273 void *data)
274{
275 struct platform_device *pdev = to_platform_device(dev);
276 struct drm_device *drm = data;
277 struct sun4i_drv *drv = drm->dev_private;
278 struct sun4i_backend *backend;
279 struct resource *res;
280 void __iomem *regs;
281 int i, ret;
282
283 backend = devm_kzalloc(dev, sizeof(*backend), GFP_KERNEL);
284 if (!backend)
285 return -ENOMEM;
286 dev_set_drvdata(dev, backend);
287 drv->backend = backend;
288
289 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
290 regs = devm_ioremap_resource(dev, res);
Wei Yongjun9a8aa932016-09-15 03:25:58 +0000291 if (IS_ERR(regs))
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100292 return PTR_ERR(regs);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100293
294 backend->regs = devm_regmap_init_mmio(dev, regs,
295 &sun4i_backend_regmap_config);
296 if (IS_ERR(backend->regs)) {
297 dev_err(dev, "Couldn't create the backend0 regmap\n");
298 return PTR_ERR(backend->regs);
299 }
300
301 backend->reset = devm_reset_control_get(dev, NULL);
302 if (IS_ERR(backend->reset)) {
303 dev_err(dev, "Couldn't get our reset line\n");
304 return PTR_ERR(backend->reset);
305 }
306
307 ret = reset_control_deassert(backend->reset);
308 if (ret) {
309 dev_err(dev, "Couldn't deassert our reset line\n");
310 return ret;
311 }
312
313 backend->bus_clk = devm_clk_get(dev, "ahb");
314 if (IS_ERR(backend->bus_clk)) {
315 dev_err(dev, "Couldn't get the backend bus clock\n");
316 ret = PTR_ERR(backend->bus_clk);
317 goto err_assert_reset;
318 }
319 clk_prepare_enable(backend->bus_clk);
320
321 backend->mod_clk = devm_clk_get(dev, "mod");
322 if (IS_ERR(backend->mod_clk)) {
323 dev_err(dev, "Couldn't get the backend module clock\n");
324 ret = PTR_ERR(backend->mod_clk);
325 goto err_disable_bus_clk;
326 }
327 clk_prepare_enable(backend->mod_clk);
328
329 backend->ram_clk = devm_clk_get(dev, "ram");
330 if (IS_ERR(backend->ram_clk)) {
331 dev_err(dev, "Couldn't get the backend RAM clock\n");
332 ret = PTR_ERR(backend->ram_clk);
333 goto err_disable_mod_clk;
334 }
335 clk_prepare_enable(backend->ram_clk);
336
Maxime Ripard440d2c72016-09-06 15:23:03 +0200337 if (of_device_is_compatible(dev->of_node,
338 "allwinner,sun8i-a33-display-backend")) {
339 ret = sun4i_backend_init_sat(dev);
340 if (ret) {
341 dev_err(dev, "Couldn't init SAT resources\n");
342 goto err_disable_ram_clk;
343 }
344 }
345
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100346 /* Reset the registers */
347 for (i = 0x800; i < 0x1000; i += 4)
348 regmap_write(backend->regs, i, 0);
349
350 /* Disable registers autoloading */
351 regmap_write(backend->regs, SUN4I_BACKEND_REGBUFFCTL_REG,
352 SUN4I_BACKEND_REGBUFFCTL_AUTOLOAD_DIS);
353
354 /* Enable the backend */
355 regmap_write(backend->regs, SUN4I_BACKEND_MODCTL_REG,
356 SUN4I_BACKEND_MODCTL_DEBE_EN |
357 SUN4I_BACKEND_MODCTL_START_CTL);
358
359 return 0;
360
Maxime Ripard440d2c72016-09-06 15:23:03 +0200361err_disable_ram_clk:
362 clk_disable_unprepare(backend->ram_clk);
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100363err_disable_mod_clk:
364 clk_disable_unprepare(backend->mod_clk);
365err_disable_bus_clk:
366 clk_disable_unprepare(backend->bus_clk);
367err_assert_reset:
368 reset_control_assert(backend->reset);
369 return ret;
370}
371
372static void sun4i_backend_unbind(struct device *dev, struct device *master,
373 void *data)
374{
375 struct sun4i_backend *backend = dev_get_drvdata(dev);
376
Maxime Ripard440d2c72016-09-06 15:23:03 +0200377 if (of_device_is_compatible(dev->of_node,
378 "allwinner,sun8i-a33-display-backend"))
379 sun4i_backend_free_sat(dev);
380
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100381 clk_disable_unprepare(backend->ram_clk);
382 clk_disable_unprepare(backend->mod_clk);
383 clk_disable_unprepare(backend->bus_clk);
384 reset_control_assert(backend->reset);
385}
386
387static struct component_ops sun4i_backend_ops = {
388 .bind = sun4i_backend_bind,
389 .unbind = sun4i_backend_unbind,
390};
391
392static int sun4i_backend_probe(struct platform_device *pdev)
393{
394 return component_add(&pdev->dev, &sun4i_backend_ops);
395}
396
397static int sun4i_backend_remove(struct platform_device *pdev)
398{
399 component_del(&pdev->dev, &sun4i_backend_ops);
400
401 return 0;
402}
403
404static const struct of_device_id sun4i_backend_of_table[] = {
405 { .compatible = "allwinner,sun5i-a13-display-backend" },
Maxime Ripard4a408f12016-01-07 12:32:25 +0100406 { .compatible = "allwinner,sun8i-a33-display-backend" },
Maxime Ripard9026e0d2015-10-29 09:36:23 +0100407 { }
408};
409MODULE_DEVICE_TABLE(of, sun4i_backend_of_table);
410
411static struct platform_driver sun4i_backend_platform_driver = {
412 .probe = sun4i_backend_probe,
413 .remove = sun4i_backend_remove,
414 .driver = {
415 .name = "sun4i-backend",
416 .of_match_table = sun4i_backend_of_table,
417 },
418};
419module_platform_driver(sun4i_backend_platform_driver);
420
421MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
422MODULE_DESCRIPTION("Allwinner A10 Display Backend Driver");
423MODULE_LICENSE("GPL");