blob: e7702f60334630a71cecdcef43dafbc0398ec5be [file] [log] [blame]
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001/*
Dhananjay Phadke5d242f12009-02-25 15:57:56 +00002 * Copyright (C) 2003 - 2009 NetXen, Inc.
Amit S. Kale3d396eb2006-10-21 15:33:03 -04003 * All rights reserved.
Amit S. Kale80922fb2006-12-04 09:18:00 -08004 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -04005 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
Amit S. Kale80922fb2006-12-04 09:18:00 -08009 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040010 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Amit S. Kale80922fb2006-12-04 09:18:00 -080014 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
18 * MA 02111-1307, USA.
Amit S. Kale80922fb2006-12-04 09:18:00 -080019 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040020 * The full GNU General Public License is included in this distribution
21 * in the file called LICENSE.
Amit S. Kale80922fb2006-12-04 09:18:00 -080022 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040023 * Contact Information:
24 * info@netxen.com
Dhananjay Phadke5d242f12009-02-25 15:57:56 +000025 * NetXen Inc,
26 * 18922 Forge Drive
27 * Cupertino, CA 95014-0701
28 *
Amit S. Kale3d396eb2006-10-21 15:33:03 -040029 */
30
31#ifndef _NETXEN_NIC_H_
32#define _NETXEN_NIC_H_
33
Amit S. Kale3d396eb2006-10-21 15:33:03 -040034#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/types.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040037#include <linux/ioport.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/etherdevice.h>
41#include <linux/ip.h>
42#include <linux/in.h>
43#include <linux/tcp.h>
44#include <linux/skbuff.h>
Dhananjay Phadkef7185c72009-04-28 15:29:11 +000045#include <linux/firmware.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040046
47#include <linux/ethtool.h>
48#include <linux/mii.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040049#include <linux/timer.h>
50
David S. Miller42555892008-07-22 18:29:10 -070051#include <linux/vmalloc.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040052
Amit S. Kale3d396eb2006-10-21 15:33:03 -040053#include <asm/io.h>
54#include <asm/byteorder.h>
Amit S. Kale3d396eb2006-10-21 15:33:03 -040055
56#include "netxen_nic_hw.h"
57
Dhananjay Phadke58735562008-07-21 19:44:10 -070058#define _NETXEN_NIC_LINUX_MAJOR 4
59#define _NETXEN_NIC_LINUX_MINOR 0
Dhananjay Phadkeff4fbd42009-03-13 14:52:06 +000060#define _NETXEN_NIC_LINUX_SUBVERSION 30
61#define NETXEN_NIC_LINUX_VERSIONID "4.0.30"
Dhananjay Phadke58735562008-07-21 19:44:10 -070062
Dhananjay Phadke98e31bb2009-07-01 11:41:42 +000063#define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
64#define _major(v) (((v) >> 24) & 0xff)
65#define _minor(v) (((v) >> 16) & 0xff)
66#define _build(v) ((v) & 0xffff)
67
68/* version in image has weird encoding:
69 * 7:0 - major
70 * 15:8 - minor
71 * 31:16 - build (little endian)
72 */
73#define NETXEN_DECODE_VERSION(v) \
74 NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
Amit S. Kale27d2ab52007-02-05 07:40:49 -080075
Mithlesh Thukral0d047612007-06-07 04:36:36 -070076#define NETXEN_NUM_FLASH_SECTORS (64)
77#define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
78#define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
79 * NETXEN_FLASH_SECTOR_SIZE)
Amit S. Kale3d396eb2006-10-21 15:33:03 -040080
Linsys Contractor Mithlesh Thukral0c25cfe2007-02-28 05:14:07 -080081#define PHAN_VENDOR_ID 0x4040
82
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000083#define RCV_DESC_RINGSIZE(rds_ring) \
84 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
85#define RCV_BUFF_RINGSIZE(rds_ring) \
Dhananjay Phadke438627c2009-03-13 14:52:03 +000086 (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000087#define STATUS_DESC_RINGSIZE(sds_ring) \
88 (sizeof(struct status_desc) * (sds_ring)->num_desc)
Dhananjay Phadked877f1e2009-04-07 22:50:40 +000089#define TX_BUFF_RINGSIZE(tx_ring) \
90 (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
91#define TX_DESC_RINGSIZE(tx_ring) \
92 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
Dhananjay Phadked8b100c2009-03-13 14:52:05 +000093
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -070094#define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
Amit S. Kale3d396eb2006-10-21 15:33:03 -040095
Amit S. Kaleed25ffa2006-12-04 09:23:25 -080096#define NETXEN_RCV_PRODUCER_OFFSET 0
97#define NETXEN_RCV_PEG_DB_ID 2
98#define NETXEN_HOST_DUMMY_DMA_SIZE 1024
Amit S. Kale27d2ab52007-02-05 07:40:49 -080099#define FLASH_SUCCESS 0
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400100
101#define ADDR_IN_WINDOW1(off) \
102 ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
103
Jeff Garzik47906542007-11-23 21:23:36 -0500104/*
105 * normalize a 64MB crb address to 32MB PCI window
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400106 * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
107 */
Amit S. Kale80922fb2006-12-04 09:18:00 -0800108#define NETXEN_CRB_NORMAL(reg) \
109 ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800110
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400111#define NETXEN_CRB_NORMALIZE(adapter, reg) \
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800112 pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
113
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800114#define DB_NORMALIZE(adapter, off) \
115 (adapter->ahw.db_base + (off))
116
117#define NX_P2_C0 0x24
118#define NX_P2_C1 0x25
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700119#define NX_P3_A0 0x30
120#define NX_P3_A2 0x30
121#define NX_P3_B0 0x40
122#define NX_P3_B1 0x41
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000123#define NX_P3_B2 0x42
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700124
125#define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
126#define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800127
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800128#define FIRST_PAGE_GROUP_START 0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800129#define FIRST_PAGE_GROUP_END 0x100000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800130
Mithlesh Thukral78403a92007-04-20 07:57:26 -0700131#define SECOND_PAGE_GROUP_START 0x6000000
132#define SECOND_PAGE_GROUP_END 0x68BC000
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800133
134#define THIRD_PAGE_GROUP_START 0x70E4000
135#define THIRD_PAGE_GROUP_END 0x8000000
136
137#define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
138#define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
139#define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400140
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700141#define P2_MAX_MTU (8000)
142#define P3_MAX_MTU (9600)
143#define NX_ETHERMTU 1500
144#define NX_MAX_ETHERHDR 32 /* This contains some padding */
145
Dhananjay Phadke9b08beb2009-07-26 20:07:44 +0000146#define NX_P2_RX_BUF_MAX_LEN 1760
147#define NX_P3_RX_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700148#define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
149#define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700150#define NX_CT_DEFAULT_RX_BUF_LEN 2048
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700151
Dhananjay Phadke9b08beb2009-07-26 20:07:44 +0000152#define NX_RX_LRO_BUFFER_LENGTH (8060)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400153
154/*
155 * Maximum number of ring contexts
156 */
157#define MAX_RING_CTX 1
158
159/* Opcodes to be used with the commands */
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700160#define TX_ETHER_PKT 0x01
161#define TX_TCP_PKT 0x02
162#define TX_UDP_PKT 0x03
163#define TX_IP_PKT 0x04
164#define TX_TCP_LSO 0x05
165#define TX_TCP_LSO6 0x06
166#define TX_IPSEC 0x07
167#define TX_IPSEC_CMD 0x0a
168#define TX_TCPV6_PKT 0x0b
169#define TX_UDPV6_PKT 0x0c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400170
171/* The following opcodes are for internal consumption. */
172#define NETXEN_CONTROL_OP 0x10
173#define PEGNET_REQUEST 0x11
174
175#define MAX_NUM_CARDS 4
176
177#define MAX_BUFFERS_PER_CMD 32
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +0000178#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400179
180/*
181 * Following are the states of the Phantom. Phantom will set them and
182 * Host will read to check if the fields are correct.
183 */
184#define PHAN_INITIALIZE_START 0xff00
185#define PHAN_INITIALIZE_FAILED 0xffff
186#define PHAN_INITIALIZE_COMPLETE 0xff01
187
188/* Host writes the following to notify that it has done the init-handshake */
189#define PHAN_INITIALIZE_ACK 0xf00f
190
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000191#define NUM_RCV_DESC_RINGS 3
192#define NUM_STS_DESC_RINGS 4
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400193
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000194#define RCV_RING_NORMAL 0
195#define RCV_RING_JUMBO 1
196#define RCV_RING_LRO 2
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400197
Dhananjay Phadke24767ab2009-07-27 11:08:00 -0700198#define MIN_CMD_DESCRIPTORS 64
199#define MIN_RCV_DESCRIPTORS 64
200#define MIN_JUMBO_DESCRIPTORS 32
201
202#define MAX_CMD_DESCRIPTORS 1024
203#define MAX_RCV_DESCRIPTORS_1G 4096
204#define MAX_RCV_DESCRIPTORS_10G 8192
205#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
206#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
Dhananjay Phadke32ec8032009-01-26 12:35:19 -0800207#define MAX_LRO_RCV_DESCRIPTORS 8
Dhananjay Phadke24767ab2009-07-27 11:08:00 -0700208
209#define DEFAULT_RCV_DESCRIPTORS_1G 2048
210#define DEFAULT_RCV_DESCRIPTORS_10G 4096
211
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800212#define NETXEN_CTX_SIGNATURE 0xdee0
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000213#define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
214#define NETXEN_CTX_RESET 0xbad0
Dhananjay Phadkecf981ff2009-07-17 15:27:06 +0000215#define NETXEN_CTX_D3_RESET 0xacc0
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800216#define NETXEN_RCV_PRODUCER(ringid) (ringid)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400217
218#define PHAN_PEG_RCV_INITIALIZED 0xff01
219#define PHAN_PEG_RCV_START_INITIALIZE 0xff00
220
221#define get_next_index(index, length) \
222 (((index) + 1) & ((length) - 1))
223
224#define get_index_range(index,length,count) \
225 (((index) + (count)) & ((length) - 1))
226
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800227#define MPORT_SINGLE_FUNCTION_MODE 0x1111
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700228#define MPORT_MULTI_FUNCTION_MODE 0x2222
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800229
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700230#include "netxen_nic_phan_reg.h"
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800231
232/*
233 * NetXen host-peg signal message structure
234 *
235 * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
236 * Bit 2 : priv_id => must be 1
237 * Bit 3-17 : count => for doorbell
238 * Bit 18-27 : ctx_id => Context id
239 * Bit 28-31 : opcode
240 */
241
242typedef u32 netxen_ctx_msg;
243
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800244#define netxen_set_msg_peg_id(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000245 ((config_word) &= ~3, (config_word) |= val & 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800246#define netxen_set_msg_privid(config_word) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000247 ((config_word) |= 1 << 2)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800248#define netxen_set_msg_count(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000249 ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800250#define netxen_set_msg_ctxid(config_word, val) \
Al Viroa608ab9c2007-01-02 10:39:10 +0000251 ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800252#define netxen_set_msg_opcode(config_word, val) \
Amit S. Kale82581172007-02-12 04:33:38 -0800253 ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800254
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000255struct netxen_rcv_ring {
256 __le64 addr;
257 __le32 size;
Al Viroa608ab9c2007-01-02 10:39:10 +0000258 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800259};
260
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000261struct netxen_sts_ring {
262 __le64 addr;
263 __le32 size;
264 __le16 msi_index;
265 __le16 rsvd;
266} ;
267
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800268struct netxen_ring_ctx {
269
270 /* one command ring */
Al Viroa608ab9c2007-01-02 10:39:10 +0000271 __le64 cmd_consumer_offset;
272 __le64 cmd_ring_addr;
273 __le32 cmd_ring_size;
274 __le32 rsrvd;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800275
276 /* three receive rings */
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000277 struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800278
Al Viroa608ab9c2007-01-02 10:39:10 +0000279 __le64 sts_ring_addr;
280 __le32 sts_ring_size;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800281
Al Viroa608ab9c2007-01-02 10:39:10 +0000282 __le32 ctx_id;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +0000283
284 __le64 rsrvd_2[3];
285 __le32 sts_ring_count;
286 __le32 rsrvd_3;
287 struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
288
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800289} __attribute__ ((aligned(64)));
290
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400291/*
292 * Following data structures describe the descriptors that will be used.
293 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
294 * we are doing LSO (above the 1500 size packet) only.
295 */
296
297/*
298 * The size of reference handle been changed to 16 bits to pass the MSS fields
299 * for the LSO packet
300 */
301
302#define FLAGS_CHECKSUM_ENABLED 0x01
303#define FLAGS_LSO_ENABLED 0x02
304#define FLAGS_IPSEC_SA_ADD 0x04
305#define FLAGS_IPSEC_SA_DELETE 0x08
306#define FLAGS_VLAN_TAGGED 0x10
307
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800308#define netxen_set_cmd_desc_port(cmd_desc, var) \
309 ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700310#define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700311 ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400312
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800313#define netxen_set_tx_port(_desc, _port) \
314 (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800315
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800316#define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
317 (_desc)->flags_opcode = \
318 cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800319
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800320#define netxen_set_tx_frags_len(_desc, _frags, _len) \
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000321 (_desc)->nfrags__length = \
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800322 cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400323
324struct cmd_desc_type0 {
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800325 u8 tcp_hdr_offset; /* For LSO only */
326 u8 ip_hdr_offset; /* For LSO only */
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000327 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
328 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400329
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000330 __le64 addr_buffer2;
331
332 __le16 reference_handle;
333 __le16 mss;
334 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400335 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
Al Viroa608ab9c2007-01-02 10:39:10 +0000336 __le16 conn_id; /* IPSec offoad only */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400337
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000338 __le64 addr_buffer3;
339 __le64 addr_buffer1;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400340
Dhananjay Phadked32cc3d2009-03-09 08:50:53 +0000341 __le16 buffer_length[4];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400342
Dhananjay Phadke1bcfd792009-07-26 20:07:40 +0000343 __le64 addr_buffer4;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400344
Al Viroa608ab9c2007-01-02 10:39:10 +0000345 __le64 unused;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800346
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400347} __attribute__ ((aligned(64)));
348
349/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
350struct rcv_desc {
Al Viroa608ab9c2007-01-02 10:39:10 +0000351 __le16 reference_handle;
352 __le16 reserved;
353 __le32 buffer_length; /* allocated buffer length (usually 2K) */
354 __le64 addr_buffer;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400355};
356
357/* opcode field in status_desc */
Dhananjay Phadke6598b162009-07-26 20:07:37 +0000358#define NETXEN_NIC_SYN_OFFLOAD 0x03
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700359#define NETXEN_NIC_RXPKT_DESC 0x04
360#define NETXEN_OLD_RXPKT_DESC 0x3f
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000361#define NETXEN_NIC_RESPONSE_DESC 0x05
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400362
363/* for status field in status_desc */
364#define STATUS_NEED_CKSUM (1)
365#define STATUS_CKSUM_OK (2)
366
367/* owner bits of status_desc */
Dhananjay Phadke0ddc1102009-03-09 08:50:52 +0000368#define STATUS_OWNER_HOST (0x1ULL << 56)
369#define STATUS_OWNER_PHANTOM (0x2ULL << 56)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400370
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000371/* Status descriptor:
372 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
373 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
374 53-55 desc_cnt, 56-57 owner, 58-63 opcode
375 */
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800376#define netxen_get_sts_port(sts_data) \
377 ((sts_data) & 0x0F)
378#define netxen_get_sts_status(sts_data) \
379 (((sts_data) >> 4) & 0x0F)
380#define netxen_get_sts_type(sts_data) \
381 (((sts_data) >> 8) & 0x0F)
382#define netxen_get_sts_totallength(sts_data) \
383 (((sts_data) >> 12) & 0xFFFF)
384#define netxen_get_sts_refhandle(sts_data) \
385 (((sts_data) >> 28) & 0xFFFF)
386#define netxen_get_sts_prot(sts_data) \
387 (((sts_data) >> 44) & 0x0F)
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700388#define netxen_get_sts_pkt_offset(sts_data) \
389 (((sts_data) >> 48) & 0x1F)
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000390#define netxen_get_sts_desc_cnt(sts_data) \
391 (((sts_data) >> 53) & 0x7)
Dhananjay Phadke5dc16262007-12-31 10:08:57 -0800392#define netxen_get_sts_opcode(sts_data) \
393 (((sts_data) >> 58) & 0x03F)
394
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400395struct status_desc {
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +0000396 __le64 status_desc_data[2];
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700397} __attribute__ ((aligned(16)));
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400398
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400399/* The version of the main data structure */
400#define NETXEN_BDINFO_VERSION 1
401
402/* Magic number to let user know flash is programmed */
403#define NETXEN_BDINFO_MAGIC 0x12345678
404
405/* Max number of Gig ports on a Phantom board */
406#define NETXEN_MAX_PORTS 4
407
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000408#define NETXEN_BRDTYPE_P1_BD 0x0000
409#define NETXEN_BRDTYPE_P1_SB 0x0001
410#define NETXEN_BRDTYPE_P1_SMAX 0x0002
411#define NETXEN_BRDTYPE_P1_SOCK 0x0003
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400412
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000413#define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
414#define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
415#define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
416#define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
417#define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400418
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000419#define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
420#define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
421#define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -0700422
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000423#define NETXEN_BRDTYPE_P3_REF_QG 0x0021
424#define NETXEN_BRDTYPE_P3_HMEZ 0x0022
425#define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
426#define NETXEN_BRDTYPE_P3_4_GB 0x0024
427#define NETXEN_BRDTYPE_P3_IMEZ 0x0025
428#define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
429#define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
430#define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
431#define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
432#define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
433#define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
434#define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
435#define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
436#define NETXEN_BRDTYPE_P3_10G_TP 0x0080
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400437
438struct netxen_board_info {
439 u32 header_version;
440
441 u32 board_mfg;
442 u32 board_type;
443 u32 board_num;
444 u32 chip_id;
445 u32 chip_minor;
446 u32 chip_major;
447 u32 chip_pkg;
448 u32 chip_lot;
449
450 u32 port_mask; /* available niu ports */
451 u32 peg_mask; /* available pegs */
452 u32 icache_ok; /* can we run with icache? */
453 u32 dcache_ok; /* can we run with dcache? */
454 u32 casper_ok;
455
456 u32 mac_addr_lo_0;
457 u32 mac_addr_lo_1;
458 u32 mac_addr_lo_2;
459 u32 mac_addr_lo_3;
460
461 /* MN-related config */
462 u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */
463 u32 mn_sync_shift_cclk;
464 u32 mn_sync_shift_mclk;
465 u32 mn_wb_en;
466 u32 mn_crystal_freq; /* in MHz */
467 u32 mn_speed; /* in MHz */
468 u32 mn_org;
469 u32 mn_depth;
470 u32 mn_ranks_0; /* ranks per slot */
471 u32 mn_ranks_1; /* ranks per slot */
472 u32 mn_rd_latency_0;
473 u32 mn_rd_latency_1;
474 u32 mn_rd_latency_2;
475 u32 mn_rd_latency_3;
476 u32 mn_rd_latency_4;
477 u32 mn_rd_latency_5;
478 u32 mn_rd_latency_6;
479 u32 mn_rd_latency_7;
480 u32 mn_rd_latency_8;
481 u32 mn_dll_val[18];
482 u32 mn_mode_reg; /* MIU DDR Mode Register */
483 u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */
484 u32 mn_timing_0; /* MIU Memory Control Timing Rgister */
485 u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */
486 u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */
487
488 /* SN-related config */
489 u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */
490 u32 sn_pt_mode; /* pass through mode */
491 u32 sn_ecc_en;
492 u32 sn_wb_en;
493 u32 sn_crystal_freq;
494 u32 sn_speed;
495 u32 sn_org;
496 u32 sn_depth;
497 u32 sn_dll_tap;
498 u32 sn_rd_latency;
499
500 u32 mac_addr_hi_0;
501 u32 mac_addr_hi_1;
502 u32 mac_addr_hi_2;
503 u32 mac_addr_hi_3;
504
505 u32 magic; /* indicates flash has been initialized */
506
507 u32 mn_rdimm;
508 u32 mn_dll_override;
509
510};
511
512#define FLASH_NUM_PORTS (4)
513
514struct netxen_flash_mac_addr {
515 u32 flash_addr[32];
516};
517
518struct netxen_user_old_info {
519 u8 flash_md5[16];
520 u8 crbinit_md5[16];
521 u8 brdcfg_md5[16];
522 /* bootloader */
523 u32 bootld_version;
524 u32 bootld_size;
525 u8 bootld_md5[16];
526 /* image */
527 u32 image_version;
528 u32 image_size;
529 u8 image_md5[16];
530 /* primary image status */
531 u32 primary_status;
532 u32 secondary_present;
533
534 /* MAC address , 4 ports */
535 struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS];
536};
537#define FLASH_NUM_MAC_PER_PORT 32
538struct netxen_user_info {
539 u8 flash_md5[16 * 64];
540 /* bootloader */
541 u32 bootld_version;
542 u32 bootld_size;
543 /* image */
544 u32 image_version;
545 u32 image_size;
546 /* primary image status */
547 u32 primary_status;
548 u32 secondary_present;
549
550 /* MAC address , 4 ports, 32 address per port */
551 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
552 u32 sub_sys_id;
553 u8 serial_num[32];
554
555 /* Any user defined data */
556};
557
558/*
559 * Flash Layout - new format.
560 */
561struct netxen_new_user_info {
562 u8 flash_md5[16 * 64];
563 /* bootloader */
564 u32 bootld_version;
565 u32 bootld_size;
566 /* image */
567 u32 image_version;
568 u32 image_size;
569 /* primary image status */
570 u32 primary_status;
571 u32 secondary_present;
572
573 /* MAC address , 4 ports, 32 address per port */
574 u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT];
575 u32 sub_sys_id;
576 u8 serial_num[32];
577
578 /* Any user defined data */
579};
580
581#define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6
582#define SECONDARY_IMAGE_ABSENT 0xffffffff
583#define PRIMARY_IMAGE_GOOD 0x5a5a5a5a
584#define PRIMARY_IMAGE_BAD 0xffffffff
585
586/* Flash memory map */
Dhananjay Phadkee98e3352009-04-07 22:50:38 +0000587#define NETXEN_CRBINIT_START 0 /* crbinit section */
588#define NETXEN_BRDCFG_START 0x4000 /* board config */
589#define NETXEN_INITCODE_START 0x6000 /* pegtune code */
590#define NETXEN_BOOTLD_START 0x10000 /* bootld */
591#define NETXEN_IMAGE_START 0x43000 /* compressed image */
592#define NETXEN_SECONDARY_START 0x200000 /* backup images */
593#define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
594#define NETXEN_USER_START 0x3E8000 /* Firmare info */
595#define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400596
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800597#define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
598#define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
599#define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
600#define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
601#define NX_FW_MIN_SIZE (0x3fffff)
Dhananjay Phadkebd257ed2009-03-17 13:14:22 -0700602#define NX_P2_MN_ROMIMAGE 0
603#define NX_P3_CT_ROMIMAGE 1
604#define NX_P3_MN_ROMIMAGE 2
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +0000605#define NX_FLASH_ROMIMAGE 3
Dhananjay Phadkeba599d42009-02-24 16:38:22 -0800606
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700607#define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400608
Mithlesh Thukral0d047612007-06-07 04:36:36 -0700609#define NETXEN_FLASH_START (NETXEN_CRBINIT_START)
610#define NETXEN_INIT_SECTOR (0)
611#define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START)
612#define NETXEN_FLASH_CRBINIT_SIZE (0x4000)
613#define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info))
614#define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32))
615#define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START)
616#define NETXEN_NUM_PRIMARY_SECTORS (0x20)
617#define NETXEN_NUM_CONFIG_SECTORS (1)
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800618extern char netxen_nic_driver_name[];
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400619
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400620/* Number of status descriptors to handle per interrupt */
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000621#define MAX_STATUS_HANDLE (64)
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400622
623/*
624 * netxen_skb_frag{} is to contain mapping info for each SG list. This
625 * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
626 */
627struct netxen_skb_frag {
628 u64 dma;
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000629 u64 length;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400630};
631
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700632#define _netxen_set_bits(config_word, start, bits, val) {\
633 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\
634 unsigned long long __tvalue = (val); \
635 (config_word) &= ~__tmask; \
636 (config_word) |= (((__tvalue) << (start)) & __tmask); \
637}
Jeff Garzik47906542007-11-23 21:23:36 -0500638
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700639#define _netxen_clear_bits(config_word, start, bits) {\
640 unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \
641 (config_word) &= ~__tmask; \
Jeff Garzik47906542007-11-23 21:23:36 -0500642}
Mithlesh Thukral6c80b182007-04-20 07:55:26 -0700643
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400644/* Following defines are for the state of the buffers */
645#define NETXEN_BUFFER_FREE 0
646#define NETXEN_BUFFER_BUSY 1
647
648/*
649 * There will be one netxen_buffer per skb packet. These will be
650 * used to save the dma info for pci_unmap_page()
651 */
652struct netxen_cmd_buffer {
653 struct sk_buff *skb;
654 struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
Dhananjay Phadke391587c2009-01-14 20:48:11 -0800655 u32 frag_count;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400656};
657
658/* In rx_buffer, we do not need multiple fragments as is a single buffer */
659struct netxen_rx_buffer {
Dhananjay Phadked9e651b2008-07-21 19:44:08 -0700660 struct list_head list;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400661 struct sk_buff *skb;
662 u64 dma;
663 u16 ref_handle;
664 u16 state;
665};
666
667/* Board types */
668#define NETXEN_NIC_GBE 0x01
669#define NETXEN_NIC_XGBE 0x02
670
671/*
672 * One hardware_context{} per adapter
673 * contains interrupt info as well shared hardware info.
674 */
675struct netxen_hardware_context {
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800676 void __iomem *pci_base0;
677 void __iomem *pci_base1;
678 void __iomem *pci_base2;
Amit S. Kaleed25ffa2006-12-04 09:23:25 -0800679 void __iomem *db_base;
680 unsigned long db_len;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -0700681 unsigned long pci_len0;
682
683 int qdr_sn_window;
684 int ddr_mn_window;
685 unsigned long mn_win_crb;
686 unsigned long ms_win_crb;
Amit S. Kalecb8011a2006-11-29 09:00:10 -0800687
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000688 u8 cut_through;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400689 u8 revision_id;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000690 u8 pci_func;
691 u8 linkup;
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +0000692 u16 port_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +0000693 u16 board_type;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400694};
695
696#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
697#define ETHERNET_FCS_SIZE 4
698
699struct netxen_adapter_stats {
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700700 u64 xmitcalled;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700701 u64 xmitfinished;
Dhananjay Phadked1847a72008-03-17 19:59:51 -0700702 u64 rxdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700703 u64 txdropped;
Mithlesh Thukral3176ff32007-04-20 07:52:37 -0700704 u64 csummed;
705 u64 no_rcv;
706 u64 rxbytes;
707 u64 txbytes;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400708};
709
710/*
711 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
712 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
713 */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700714struct nx_host_rds_ring {
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400715 u32 producer;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000716 u32 crb_rcv_producer;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000717 u32 num_desc;
718 u32 dma_size;
719 u32 skb_size;
720 u32 flags;
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000721 struct rcv_desc *desc_head;
722 struct netxen_rx_buffer *rx_buf_arr;
723 struct list_head free_list;
724 spinlock_t lock;
Dhananjay Phadke438627c2009-03-13 14:52:03 +0000725 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400726};
727
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000728struct nx_host_sds_ring {
729 u32 consumer;
730 u32 crb_sts_consumer;
731 u32 crb_intr_mask;
732 u32 num_desc;
733
734 struct status_desc *desc_head;
735 struct netxen_adapter *adapter;
736 struct napi_struct napi;
737 struct list_head free_list[NUM_RCV_DESC_RINGS];
738
Dhananjay Phadked8b100c2009-03-13 14:52:05 +0000739 int irq;
740
741 dma_addr_t phys_addr;
742 char name[IFNAMSIZ+4];
743};
744
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000745struct nx_host_tx_ring {
746 u32 producer;
747 __le32 *hw_consumer;
748 u32 sw_consumer;
749 u32 crb_cmd_producer;
750 u32 crb_cmd_consumer;
751 u32 num_desc;
752
Dhananjay Phadkeb2af9cb2009-07-17 15:27:07 +0000753 struct netdev_queue *txq;
754
Dhananjay Phadked877f1e2009-04-07 22:50:40 +0000755 struct netxen_cmd_buffer *cmd_buf_arr;
756 struct cmd_desc_type0 *desc_head;
757 dma_addr_t phys_addr;
758};
759
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400760/*
761 * Receive context. There is one such structure per instance of the
762 * receive processing. Any state information that is relevant to
763 * the receive, and is must be in this structure. The global data may be
764 * present elsewhere.
765 */
766struct netxen_recv_context {
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700767 u32 state;
768 u16 context_id;
769 u16 virt_port;
770
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000771 struct nx_host_rds_ring *rds_rings;
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +0000772 struct nx_host_sds_ring *sds_rings;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +0000773
774 struct netxen_ring_ctx *hwctx;
775 dma_addr_t phys_addr;
Amit S. Kale3d396eb2006-10-21 15:33:03 -0400776};
777
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700778/* New HW context creation */
779
780#define NX_OS_CRB_RETRY_COUNT 4000
781#define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
782 (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
783
784#define NX_CDRP_CLEAR 0x00000000
785#define NX_CDRP_CMD_BIT 0x80000000
786
787/*
788 * All responses must have the NX_CDRP_CMD_BIT cleared
789 * in the crb NX_CDRP_CRB_OFFSET.
790 */
791#define NX_CDRP_FORM_RSP(rsp) (rsp)
792#define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
793
794#define NX_CDRP_RSP_OK 0x00000001
795#define NX_CDRP_RSP_FAIL 0x00000002
796#define NX_CDRP_RSP_TIMEOUT 0x00000003
797
798/*
799 * All commands must have the NX_CDRP_CMD_BIT set in
800 * the crb NX_CDRP_CRB_OFFSET.
801 */
802#define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
803#define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
804
805#define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
806#define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
807#define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
808#define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
809#define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
810#define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
811#define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
812#define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
813#define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
814#define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
815#define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
816#define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
817#define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
818#define NX_CDRP_CMD_SET_MTU 0x00000012
819#define NX_CDRP_CMD_MAX 0x00000013
820
821#define NX_RCODE_SUCCESS 0
822#define NX_RCODE_NO_HOST_MEM 1
823#define NX_RCODE_NO_HOST_RESOURCE 2
824#define NX_RCODE_NO_CARD_CRB 3
825#define NX_RCODE_NO_CARD_MEM 4
826#define NX_RCODE_NO_CARD_RESOURCE 5
827#define NX_RCODE_INVALID_ARGS 6
828#define NX_RCODE_INVALID_ACTION 7
829#define NX_RCODE_INVALID_STATE 8
830#define NX_RCODE_NOT_SUPPORTED 9
831#define NX_RCODE_NOT_PERMITTED 10
832#define NX_RCODE_NOT_READY 11
833#define NX_RCODE_DOES_NOT_EXIST 12
834#define NX_RCODE_ALREADY_EXISTS 13
835#define NX_RCODE_BAD_SIGNATURE 14
836#define NX_RCODE_CMD_NOT_IMPL 15
837#define NX_RCODE_CMD_INVALID 16
838#define NX_RCODE_TIMEOUT 17
839#define NX_RCODE_CMD_FAILED 18
840#define NX_RCODE_MAX_EXCEEDED 19
841#define NX_RCODE_MAX 20
842
843#define NX_DESTROY_CTX_RESET 0
844#define NX_DESTROY_CTX_D3_RESET 1
845#define NX_DESTROY_CTX_MAX 2
846
847/*
848 * Capabilities
849 */
850#define NX_CAP_BIT(class, bit) (1 << bit)
851#define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
852#define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
853#define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
854#define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
855#define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
856#define NX_CAP0_LRO NX_CAP_BIT(0, 5)
857#define NX_CAP0_LSO NX_CAP_BIT(0, 6)
858#define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
859#define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
860
861/*
862 * Context state
863 */
864#define NX_HOST_CTX_STATE_FREED 0
865#define NX_HOST_CTX_STATE_ALLOCATED 1
866#define NX_HOST_CTX_STATE_ACTIVE 2
867#define NX_HOST_CTX_STATE_DISABLED 3
868#define NX_HOST_CTX_STATE_QUIESCED 4
869#define NX_HOST_CTX_STATE_MAX 5
870
871/*
872 * Rx context
873 */
874
875typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800876 __le64 host_phys_addr; /* Ring base addr */
877 __le32 ring_size; /* Ring entries */
878 __le16 msi_index;
879 __le16 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700880} nx_hostrq_sds_ring_t;
881
882typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800883 __le64 host_phys_addr; /* Ring base addr */
884 __le64 buff_size; /* Packet buffer size */
885 __le32 ring_size; /* Ring entries */
886 __le32 ring_kind; /* Class of ring */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700887} nx_hostrq_rds_ring_t;
888
889typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800890 __le64 host_rsp_dma_addr; /* Response dma'd here */
891 __le32 capabilities[4]; /* Flag bit vector */
892 __le32 host_int_crb_mode; /* Interrupt crb usage */
893 __le32 host_rds_crb_mode; /* RDS crb usage */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700894 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800895 __le32 rds_ring_offset; /* Offset to RDS config */
896 __le32 sds_ring_offset; /* Offset to SDS config */
897 __le16 num_rds_rings; /* Count of RDS rings */
898 __le16 num_sds_rings; /* Count of SDS rings */
899 __le16 rsvd1; /* Padding */
900 __le16 rsvd2; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700901 u8 reserved[128]; /* reserve space for future expansion*/
902 /* MUST BE 64-bit aligned.
903 The following is packed:
904 - N hostrq_rds_rings
905 - N hostrq_sds_rings */
906 char data[0];
907} nx_hostrq_rx_ctx_t;
908
909typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800910 __le32 host_producer_crb; /* Crb to use */
911 __le32 rsvd1; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700912} nx_cardrsp_rds_ring_t;
913
914typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800915 __le32 host_consumer_crb; /* Crb to use */
916 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700917} nx_cardrsp_sds_ring_t;
918
919typedef struct {
920 /* These ring offsets are relative to data[0] below */
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800921 __le32 rds_ring_offset; /* Offset to RDS config */
922 __le32 sds_ring_offset; /* Offset to SDS config */
923 __le32 host_ctx_state; /* Starting State */
924 __le32 num_fn_per_port; /* How many PCI fn share the port */
925 __le16 num_rds_rings; /* Count of RDS rings */
926 __le16 num_sds_rings; /* Count of SDS rings */
927 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700928 u8 phys_port; /* Physical id of port */
929 u8 virt_port; /* Virtual/Logical id of port */
930 u8 reserved[128]; /* save space for future expansion */
931 /* MUST BE 64-bit aligned.
932 The following is packed:
933 - N cardrsp_rds_rings
934 - N cardrs_sds_rings */
935 char data[0];
936} nx_cardrsp_rx_ctx_t;
937
938#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
939 (sizeof(HOSTRQ_RX) + \
940 (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
941 (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
942
943#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
944 (sizeof(CARDRSP_RX) + \
945 (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
946 (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
947
948/*
949 * Tx context
950 */
951
952typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800953 __le64 host_phys_addr; /* Ring base addr */
954 __le32 ring_size; /* Ring entries */
955 __le32 rsvd; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700956} nx_hostrq_cds_ring_t;
957
958typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800959 __le64 host_rsp_dma_addr; /* Response dma'd here */
960 __le64 cmd_cons_dma_addr; /* */
961 __le64 dummy_dma_addr; /* */
962 __le32 capabilities[4]; /* Flag bit vector */
963 __le32 host_int_crb_mode; /* Interrupt crb usage */
964 __le32 rsvd1; /* Padding */
965 __le16 rsvd2; /* Padding */
966 __le16 interrupt_ctl;
967 __le16 msi_index;
968 __le16 rsvd3; /* Padding */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700969 nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
970 u8 reserved[128]; /* future expansion */
971} nx_hostrq_tx_ctx_t;
972
973typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800974 __le32 host_producer_crb; /* Crb to use */
975 __le32 interrupt_crb; /* Crb to use */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700976} nx_cardrsp_cds_ring_t;
977
978typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -0800979 __le32 host_ctx_state; /* Starting state */
980 __le16 context_id; /* Handle for context */
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -0700981 u8 phys_port; /* Physical id of port */
982 u8 virt_port; /* Virtual/Logical id of port */
983 nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
984 u8 reserved[128]; /* future expansion */
985} nx_cardrsp_tx_ctx_t;
986
987#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
988#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
989
990/* CRB */
991
992#define NX_HOST_RDS_CRB_MODE_UNIQUE 0
993#define NX_HOST_RDS_CRB_MODE_SHARED 1
994#define NX_HOST_RDS_CRB_MODE_CUSTOM 2
995#define NX_HOST_RDS_CRB_MODE_MAX 3
996
997#define NX_HOST_INT_CRB_MODE_UNIQUE 0
998#define NX_HOST_INT_CRB_MODE_SHARED 1
999#define NX_HOST_INT_CRB_MODE_NORX 2
1000#define NX_HOST_INT_CRB_MODE_NOTX 3
1001#define NX_HOST_INT_CRB_MODE_NORXTX 4
1002
1003
1004/* MAC */
1005
1006#define MC_COUNT_P2 16
1007#define MC_COUNT_P3 38
1008
1009#define NETXEN_MAC_NOOP 0
1010#define NETXEN_MAC_ADD 1
1011#define NETXEN_MAC_DEL 2
1012
1013typedef struct nx_mac_list_s {
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +00001014 struct list_head list;
1015 uint8_t mac_addr[ETH_ALEN+2];
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001016} nx_mac_list_t;
1017
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001018/*
1019 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
1020 * adjusted based on configured MTU.
1021 */
1022#define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
1023#define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
1024#define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
1025#define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
1026
1027#define NETXEN_NIC_INTR_DEFAULT 0x04
1028
1029typedef union {
1030 struct {
1031 uint16_t rx_packets;
1032 uint16_t rx_time_us;
1033 uint16_t tx_packets;
1034 uint16_t tx_time_us;
1035 } data;
1036 uint64_t word;
1037} nx_nic_intr_coalesce_data_t;
1038
1039typedef struct {
1040 uint16_t stats_time_us;
1041 uint16_t rate_sample_time;
1042 uint16_t flags;
1043 uint16_t rsvd_1;
1044 uint32_t low_threshold;
1045 uint32_t high_threshold;
1046 nx_nic_intr_coalesce_data_t normal;
1047 nx_nic_intr_coalesce_data_t low;
1048 nx_nic_intr_coalesce_data_t high;
1049 nx_nic_intr_coalesce_data_t irq;
1050} nx_nic_intr_coalesce_t;
1051
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001052#define NX_HOST_REQUEST 0x13
1053#define NX_NIC_REQUEST 0x14
1054
1055#define NX_MAC_EVENT 0x1
1056
Dhananjay Phadke6598b162009-07-26 20:07:37 +00001057#define NX_IP_UP 2
1058#define NX_IP_DOWN 3
1059
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001060/*
1061 * Driver --> Firmware
1062 */
1063#define NX_NIC_H2C_OPCODE_START 0
1064#define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
1065#define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
1066#define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
1067#define NX_NIC_H2C_OPCODE_CONFIG_LED 4
1068#define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
1069#define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
1070#define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
1071#define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
1072#define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
1073#define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
1074#define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
1075#define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
1076#define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
1077#define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
1078#define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
1079#define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
1080#define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
1081#define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
1082#define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
1083#define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
1084#define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
1085#define NX_NIC_C2C_OPCODE 22
1086#define NX_NIC_H2C_OPCODE_LAST 23
1087
1088/*
1089 * Firmware --> Driver
1090 */
1091
1092#define NX_NIC_C2H_OPCODE_START 128
1093#define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
1094#define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
1095#define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
1096#define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
1097#define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
1098#define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
1099#define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
1100#define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
1101#define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
1102#define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
1103#define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
1104#define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
1105#define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
1106#define NX_NIC_C2H_OPCODE_LAST 142
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001107
1108#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
1109#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
1110#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
1111
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001112#define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
1113#define NX_FW_CAPABILITY_SWITCHING (1 << 6)
1114
1115/* module types */
1116#define LINKEVENT_MODULE_NOT_PRESENT 1
1117#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
1118#define LINKEVENT_MODULE_OPTICAL_SRLR 3
1119#define LINKEVENT_MODULE_OPTICAL_LRM 4
1120#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
1121#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
1122#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
1123#define LINKEVENT_MODULE_TWINAX 8
1124
1125#define LINKSPEED_10GBPS 10000
1126#define LINKSPEED_1GBPS 1000
1127#define LINKSPEED_100MBPS 100
1128#define LINKSPEED_10MBPS 10
1129
1130#define LINKSPEED_ENCODED_10MBPS 0
1131#define LINKSPEED_ENCODED_100MBPS 1
1132#define LINKSPEED_ENCODED_1GBPS 2
1133
1134#define LINKEVENT_AUTONEG_DISABLED 0
1135#define LINKEVENT_AUTONEG_ENABLED 1
1136
1137#define LINKEVENT_HALF_DUPLEX 0
1138#define LINKEVENT_FULL_DUPLEX 1
1139
1140#define LINKEVENT_LINKSPEED_MBPS 0
1141#define LINKEVENT_LINKSPEED_ENCODED 1
1142
1143/* firmware response header:
1144 * 63:58 - message type
1145 * 57:56 - owner
1146 * 55:53 - desc count
1147 * 52:48 - reserved
1148 * 47:40 - completion id
1149 * 39:32 - opcode
1150 * 31:16 - error code
1151 * 15:00 - reserved
1152 */
1153#define netxen_get_nic_msgtype(msg_hdr) \
1154 ((msg_hdr >> 58) & 0x3F)
1155#define netxen_get_nic_msg_compid(msg_hdr) \
1156 ((msg_hdr >> 40) & 0xFF)
1157#define netxen_get_nic_msg_opcode(msg_hdr) \
1158 ((msg_hdr >> 32) & 0xFF)
1159#define netxen_get_nic_msg_errcode(msg_hdr) \
1160 ((msg_hdr >> 16) & 0xFFFF)
1161
1162typedef struct {
1163 union {
1164 struct {
1165 u64 hdr;
1166 u64 body[7];
1167 };
1168 u64 words[8];
1169 };
1170} nx_fw_msg_t;
1171
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001172typedef struct {
Dhananjay Phadke2edbb452009-01-14 20:47:30 -08001173 __le64 qhdr;
1174 __le64 req_hdr;
1175 __le64 words[6];
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001176} nx_nic_req_t;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001177
1178typedef struct {
1179 u8 op;
1180 u8 tag;
1181 u8 mac_addr[6];
1182} nx_mac_req_t;
1183
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001184#define MAX_PENDING_DESC_BLOCK_SIZE 64
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001185
Dhananjay Phadke29566402008-07-21 19:44:04 -07001186#define NETXEN_NIC_MSI_ENABLED 0x02
1187#define NETXEN_NIC_MSIX_ENABLED 0x04
1188#define NETXEN_IS_MSI_FAMILY(adapter) \
1189 ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
1190
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001191#define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
Dhananjay Phadke29566402008-07-21 19:44:04 -07001192#define NETXEN_MSIX_TBL_SPACE 8192
1193#define NETXEN_PCI_REG_MSIX_TBL 0x44
1194
1195#define NETXEN_DB_MAPSIZE_BYTES 0x1000
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001196
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001197#define NETXEN_NETDEV_WEIGHT 128
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001198#define NETXEN_ADAPTER_UP_MAGIC 777
1199#define NETXEN_NIC_PEG_TUNE 0
1200
Amit S. Kaleed25ffa2006-12-04 09:23:25 -08001201struct netxen_dummy_dma {
1202 void *addr;
1203 dma_addr_t phys_addr;
1204};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001205
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001206struct netxen_adapter {
1207 struct netxen_hardware_context ahw;
Jeff Garzik47906542007-11-23 21:23:36 -05001208
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001209 struct net_device *netdev;
1210 struct pci_dev *pdev;
Dhananjay Phadke5cf4d322009-05-05 19:05:07 +00001211 struct list_head mac_list;
Dhananjay Phadke623621b2008-07-21 19:44:01 -07001212
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001213 u32 curr_window;
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001214 u32 crb_win;
1215 rwlock_t adapter_lock;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001216
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001217 spinlock_t tx_clean_lock;
Dhananjay Phadkeba53e6b2008-03-17 19:59:50 -07001218
Dhananjay Phadke71dcddb2009-04-07 22:50:43 +00001219 u16 num_txd;
1220 u16 num_rxd;
1221 u16 num_jumbo_rxd;
1222 u16 num_lro_rxd;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001223
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001224 u8 max_rds_rings;
1225 u8 max_sds_rings;
1226 u8 driver_mismatch;
1227 u8 msix_supported;
1228 u8 rx_csum;
1229 u8 pci_using_dac;
1230 u8 portnum;
1231 u8 physical_port;
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001232
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001233 u8 mc_enabled;
1234 u8 max_mc_count;
Dhananjay Phadkef6d21f42009-04-07 22:50:46 +00001235 u8 rss_supported;
1236 u8 resv2;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001237 u32 resv3;
1238
1239 u8 has_link_events;
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001240 u8 fw_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001241 u16 tx_context_id;
1242 u16 mtu;
1243 u16 is_up;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001244
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001245 u16 link_speed;
1246 u16 link_duplex;
1247 u16 link_autoneg;
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001248 u16 module_type;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001249
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001250 u32 capabilities;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001251 u32 flags;
1252 u32 irq;
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001253 u32 temp;
Dhananjay Phadke29566402008-07-21 19:44:04 -07001254
Dhananjay Phadke7a2469c2009-05-08 22:02:27 +00001255 u32 msi_tgt_status;
1256 u32 resv4;
1257
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001258 struct netxen_adapter_stats stats;
Jeff Garzik47906542007-11-23 21:23:36 -05001259
Dhananjay Phadkebecf46a2009-03-09 08:50:55 +00001260 struct netxen_recv_context recv_ctx;
Dhananjay Phadke4ea528a2009-04-28 15:29:10 +00001261 struct nx_host_tx_ring *tx_ring;
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001262
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001263 int (*enable_phy_interrupts) (struct netxen_adapter *);
1264 int (*disable_phy_interrupts) (struct netxen_adapter *);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001265 int (*macaddr_set) (struct netxen_adapter *, u8 *);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001266 int (*set_mtu) (struct netxen_adapter *, int);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001267 int (*set_promisc) (struct netxen_adapter *, u32);
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001268 void (*set_multi) (struct net_device *);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001269 int (*phy_read) (struct netxen_adapter *, long reg, u32 *);
1270 int (*phy_write) (struct netxen_adapter *, long reg, u32 val);
Amit S. Kale80922fb2006-12-04 09:18:00 -08001271 int (*init_port) (struct netxen_adapter *, int);
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001272 int (*stop_port) (struct netxen_adapter *);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001273
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001274 u32 (*hw_read_wx)(struct netxen_adapter *, ulong);
1275 int (*hw_write_wx)(struct netxen_adapter *, ulong, u32);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001276 int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int);
1277 int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int);
1278 int (*pci_write_immediate)(struct netxen_adapter *, u64, u32);
1279 u32 (*pci_read_immediate)(struct netxen_adapter *, u64);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001280 unsigned long (*pci_set_window)(struct netxen_adapter *,
1281 unsigned long long);
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001282
1283 struct netxen_legacy_intr_set legacy_intr;
1284
1285 struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
1286
1287 struct netxen_dummy_dma dummy_dma;
1288
1289 struct work_struct watchdog_task;
1290 struct timer_list watchdog_timer;
1291 struct work_struct tx_timeout_task;
1292
1293 struct net_device_stats net_stats;
1294
1295 nx_nic_intr_coalesce_t coal;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001296
Dhananjay Phadke4f96b982009-07-26 20:07:42 +00001297 u32 resv5;
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001298 u32 fw_version;
1299 const struct firmware *fw;
Dhananjay Phadke1b1f7892009-04-07 22:50:39 +00001300};
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001301
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001302int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1303int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter);
1304int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter);
1305int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001306int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg,
Al Viroa608ab9c2007-01-02 10:39:10 +00001307 __u32 * readval);
Mithlesh Thukral13ba9c72007-04-20 07:53:05 -07001308int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter,
Al Viroa608ab9c2007-01-02 10:39:10 +00001309 long reg, __u32 val);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001310
1311/* Functions available from netxen_nic_hw.c */
Mithlesh Thukral3176ff32007-04-20 07:52:37 -07001312int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
1313int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu);
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001314
Dhananjay Phadke3d0a3cc2009-05-05 19:05:08 +00001315int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1316int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr);
1317
Dhananjay Phadkef98a9f62009-04-07 22:50:45 +00001318#define NXRD32(adapter, off) \
1319 (adapter->hw_read_wx(adapter, off))
1320#define NXWR32(adapter, off, val) \
1321 (adapter->hw_write_wx(adapter, off, val))
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001322
1323int netxen_nic_get_board_info(struct netxen_adapter *adapter);
Dhananjay Phadke1e2d0052009-03-09 08:50:56 +00001324void netxen_nic_get_firmware_info(struct netxen_adapter *adapter);
Dhananjay Phadke0b72e652009-03-13 14:52:02 +00001325int netxen_nic_wol_supported(struct netxen_adapter *adapter);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001326
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001327u32 netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001328int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001329 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001330int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
1331 u64 off, void *data, int size);
1332int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
1333 u64 off, void *data, int size);
1334int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
1335 u64 off, u32 data);
1336u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off);
1337void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
1338 u64 off, u32 data);
1339u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off);
1340unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
1341 unsigned long long addr);
1342void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter,
1343 u32 wndw);
1344
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001345u32 netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001346int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
Dhananjay Phadke1fbe6322009-04-07 22:50:44 +00001347 ulong off, u32 data);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001348int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
1349 u64 off, void *data, int size);
1350int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
1351 u64 off, void *data, int size);
Dhananjay Phadke3ce06a32008-07-21 19:44:03 -07001352int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
1353 u64 off, u32 data);
1354u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off);
1355void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
1356 u64 off, u32 data);
1357u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off);
1358unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
1359 unsigned long long addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001360
1361/* Functions from netxen_nic_init.c */
Dhananjay Phadke83ac51f2009-07-26 20:07:39 +00001362int netxen_init_dummy_dma(struct netxen_adapter *adapter);
1363void netxen_free_dummy_dma(struct netxen_adapter *adapter);
1364
Dhananjay Phadke96acb6e2007-07-02 09:37:57 +05301365int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
1366int netxen_load_firmware(struct netxen_adapter *adapter);
Dhananjay Phadke67c38fc2009-07-01 11:41:43 +00001367int netxen_need_fw_reset(struct netxen_adapter *adapter);
Dhananjay Phadkef7185c72009-04-28 15:29:11 +00001368void netxen_request_firmware(struct netxen_adapter *adapter);
1369void netxen_release_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001370int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose);
Dhananjay Phadke29566402008-07-21 19:44:04 -07001371
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001372int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
Jeff Garzik47906542007-11-23 21:23:36 -05001373int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001374 u8 *bytes, size_t size);
Jeff Garzik47906542007-11-23 21:23:36 -05001375int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001376 u8 *bytes, size_t size);
1377int netxen_flash_unlock(struct netxen_adapter *adapter);
1378int netxen_backup_crbinit(struct netxen_adapter *adapter);
1379int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
1380int netxen_flash_erase_primary(struct netxen_adapter *adapter);
Amit S. Kalee45d9ab2007-02-09 05:49:08 -08001381void netxen_halt_pegs(struct netxen_adapter *adapter);
Amit S. Kale27d2ab52007-02-05 07:40:49 -08001382
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001383int netxen_rom_se(struct netxen_adapter *adapter, int addr);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001384
Dhananjay Phadke29566402008-07-21 19:44:04 -07001385int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
1386void netxen_free_sw_resources(struct netxen_adapter *adapter);
1387
1388int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
1389void netxen_free_hw_resources(struct netxen_adapter *adapter);
1390
1391void netxen_release_rx_buffers(struct netxen_adapter *adapter);
1392void netxen_release_tx_buffers(struct netxen_adapter *adapter);
1393
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001394void netxen_initialize_adapter_ops(struct netxen_adapter *adapter);
1395int netxen_init_firmware(struct netxen_adapter *adapter);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001396void netxen_nic_clear_stats(struct netxen_adapter *adapter);
David Howells6d5aefb2006-12-05 19:36:26 +00001397void netxen_watchdog_task(struct work_struct *work);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001398void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
1399 struct nx_host_rds_ring *rds_ring);
Dhananjay Phadke05aaa022008-03-17 19:59:49 -07001400int netxen_process_cmd_ring(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001401int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001402void netxen_p2_nic_set_multi(struct net_device *netdev);
1403void netxen_p3_nic_set_multi(struct net_device *netdev);
Dhananjay Phadke06e9d9f2009-01-14 20:49:22 -08001404void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001405int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32);
Dhananjay Phadkecd1f8162008-07-21 19:44:09 -07001406int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
Dhananjay Phadked8b100c2009-03-13 14:52:05 +00001407int netxen_config_rss(struct netxen_adapter *adapter, int enable);
Dhananjay Phadke6598b162009-07-26 20:07:37 +00001408int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd);
Dhananjay Phadke3bf26ce2009-04-07 22:50:42 +00001409int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
1410void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001411
Dhananjay Phadke9ad27642008-08-01 03:14:59 -07001412int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001413int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
Dhananjay Phadke48bfd1e2008-07-21 19:44:06 -07001414
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001415int netxen_nic_set_mac(struct net_device *netdev, void *p);
1416struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev);
1417
Dhananjay Phadkec9fc8912008-07-21 19:44:07 -07001418void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001419 struct nx_host_tx_ring *tx_ring);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001420
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001421/*
1422 * NetXen Board information
1423 */
1424
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001425#define NETXEN_MAX_SHORT_NAME 32
Amit S. Kale71bd7872006-12-01 05:36:22 -08001426struct netxen_brdinfo {
Dhananjay Phadkee98e3352009-04-07 22:50:38 +00001427 int brdtype; /* type of board */
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001428 long ports; /* max no of physical ports */
1429 char short_name[NETXEN_MAX_SHORT_NAME];
Amit S. Kale71bd7872006-12-01 05:36:22 -08001430};
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001431
Amit S. Kale71bd7872006-12-01 05:36:22 -08001432static const struct netxen_brdinfo netxen_boards[] = {
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001433 {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
1434 {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
1435 {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
1436 {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
1437 {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
1438 {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001439 {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
1440 {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
1441 {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
1442 {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
1443 {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
1444 {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
1445 {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
1446 {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
Dhananjay Phadkea70f9392008-08-01 03:14:56 -07001447 {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
1448 {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
1449 {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
Dhananjay Phadkee4c93c82008-07-21 19:44:02 -07001450 {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
1451 {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001452};
1453
Denis Chengff8ac602007-09-02 18:30:18 +08001454#define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001455
Amit S. Kalecb8011a2006-11-29 09:00:10 -08001456static inline void get_brd_name_by_type(u32 type, char *name)
1457{
1458 int i, found = 0;
1459 for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
1460 if (netxen_boards[i].brdtype == type) {
1461 strcpy(name, netxen_boards[i].short_name);
1462 found = 1;
1463 break;
1464 }
1465
1466 }
1467 if (!found)
1468 name = "Unknown";
1469}
1470
Dhananjay Phadkecb2107b2009-06-17 17:27:25 +00001471static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
1472{
1473 smp_mb();
1474 return find_diff_among(tx_ring->producer,
1475 tx_ring->sw_consumer, tx_ring->num_desc);
1476
1477}
1478
Dhananjay Phadke9dc28ef2008-08-08 00:08:39 -07001479int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
1480int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac);
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001481extern void netxen_change_ringparam(struct netxen_adapter *adapter);
1482extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
1483 int *valp);
1484
1485extern struct ethtool_ops netxen_nic_ethtool_ops;
1486
Amit S. Kale3d396eb2006-10-21 15:33:03 -04001487#endif /* __NETXEN_NIC_H_ */