blob: 4034a2863226f649f1d109b4d8cf8fad3dc3ef20 [file] [log] [blame]
Alex Deucheraaa36a92015-04-20 17:31:14 -04001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
Alex Deucheraaa36a92015-04-20 17:31:14 -040023#include <linux/slab.h>
Masahiro Yamada248a1d62017-04-24 13:50:21 +090024#include <drm/drmP.h>
Alex Deucheraaa36a92015-04-20 17:31:14 -040025#include "amdgpu.h"
26#include "amdgpu_atombios.h"
27#include "amdgpu_ih.h"
28#include "amdgpu_uvd.h"
29#include "amdgpu_vce.h"
30#include "amdgpu_ucode.h"
31#include "atom.h"
Alex Deucherd0dd7f02015-11-11 19:45:06 -050032#include "amd_pcie.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040033
34#include "gmc/gmc_8_1_d.h"
35#include "gmc/gmc_8_1_sh_mask.h"
36
37#include "oss/oss_3_0_d.h"
38#include "oss/oss_3_0_sh_mask.h"
39
40#include "bif/bif_5_0_d.h"
41#include "bif/bif_5_0_sh_mask.h"
42
43#include "gca/gfx_8_0_d.h"
44#include "gca/gfx_8_0_sh_mask.h"
45
46#include "smu/smu_7_1_1_d.h"
47#include "smu/smu_7_1_1_sh_mask.h"
48
49#include "uvd/uvd_5_0_d.h"
50#include "uvd/uvd_5_0_sh_mask.h"
51
52#include "vce/vce_3_0_d.h"
53#include "vce/vce_3_0_sh_mask.h"
54
55#include "dce/dce_10_0_d.h"
56#include "dce/dce_10_0_sh_mask.h"
57
58#include "vid.h"
59#include "vi.h"
60#include "vi_dpm.h"
61#include "gmc_v8_0.h"
Ken Wang429c45d2016-02-03 19:16:54 +080062#include "gmc_v7_0.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040063#include "gfx_v8_0.h"
64#include "sdma_v2_4.h"
65#include "sdma_v3_0.h"
66#include "dce_v10_0.h"
67#include "dce_v11_0.h"
68#include "iceland_ih.h"
69#include "tonga_ih.h"
70#include "cz_ih.h"
71#include "uvd_v5_0.h"
72#include "uvd_v6_0.h"
73#include "vce_v3_0.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040074#if defined(CONFIG_DRM_AMD_ACP)
75#include "amdgpu_acp.h"
76#endif
Emily Denge9ed3a62016-08-08 11:36:45 +080077#include "dce_virtual.h"
Xiangliang Yu99581cc2017-01-12 15:22:18 +080078#include "mxgpu_vi.h"
Harry Wentland45622362017-09-12 15:58:20 -040079#include "amdgpu_dm.h"
Alex Deucheraaa36a92015-04-20 17:31:14 -040080
81/*
82 * Indirect registers accessor
83 */
84static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
85{
86 unsigned long flags;
87 u32 r;
88
89 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
90 WREG32(mmPCIE_INDEX, reg);
91 (void)RREG32(mmPCIE_INDEX);
92 r = RREG32(mmPCIE_DATA);
93 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
94 return r;
95}
96
97static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
98{
99 unsigned long flags;
100
101 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
102 WREG32(mmPCIE_INDEX, reg);
103 (void)RREG32(mmPCIE_INDEX);
104 WREG32(mmPCIE_DATA, v);
105 (void)RREG32(mmPCIE_DATA);
106 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
107}
108
109static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
110{
111 unsigned long flags;
112 u32 r;
113
114 spin_lock_irqsave(&adev->smc_idx_lock, flags);
Monk Liu4bc10d12016-03-29 11:01:51 +0800115 WREG32(mmSMC_IND_INDEX_11, (reg));
116 r = RREG32(mmSMC_IND_DATA_11);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400117 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
118 return r;
119}
120
121static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
122{
123 unsigned long flags;
124
125 spin_lock_irqsave(&adev->smc_idx_lock, flags);
Monk Liu4bc10d12016-03-29 11:01:51 +0800126 WREG32(mmSMC_IND_INDEX_11, (reg));
127 WREG32(mmSMC_IND_DATA_11, (v));
Alex Deucheraaa36a92015-04-20 17:31:14 -0400128 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
129}
130
Alex Deucher7b92cdb2015-07-10 16:21:10 -0400131/* smu_8_0_d.h */
132#define mmMP0PUB_IND_INDEX 0x180
133#define mmMP0PUB_IND_DATA 0x181
134
135static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
136{
137 unsigned long flags;
138 u32 r;
139
140 spin_lock_irqsave(&adev->smc_idx_lock, flags);
141 WREG32(mmMP0PUB_IND_INDEX, (reg));
142 r = RREG32(mmMP0PUB_IND_DATA);
143 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
144 return r;
145}
146
147static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
148{
149 unsigned long flags;
150
151 spin_lock_irqsave(&adev->smc_idx_lock, flags);
152 WREG32(mmMP0PUB_IND_INDEX, (reg));
153 WREG32(mmMP0PUB_IND_DATA, (v));
154 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
155}
156
Alex Deucheraaa36a92015-04-20 17:31:14 -0400157static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
158{
159 unsigned long flags;
160 u32 r;
161
162 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
163 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
164 r = RREG32(mmUVD_CTX_DATA);
165 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
166 return r;
167}
168
169static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
170{
171 unsigned long flags;
172
173 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
174 WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
175 WREG32(mmUVD_CTX_DATA, (v));
176 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
177}
178
179static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
180{
181 unsigned long flags;
182 u32 r;
183
184 spin_lock_irqsave(&adev->didt_idx_lock, flags);
185 WREG32(mmDIDT_IND_INDEX, (reg));
186 r = RREG32(mmDIDT_IND_DATA);
187 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
188 return r;
189}
190
191static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
192{
193 unsigned long flags;
194
195 spin_lock_irqsave(&adev->didt_idx_lock, flags);
196 WREG32(mmDIDT_IND_INDEX, (reg));
197 WREG32(mmDIDT_IND_DATA, (v));
198 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
199}
200
Rex Zhuccdbb202016-06-08 12:47:41 +0800201static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
202{
203 unsigned long flags;
204 u32 r;
205
206 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
207 WREG32(mmGC_CAC_IND_INDEX, (reg));
208 r = RREG32(mmGC_CAC_IND_DATA);
209 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
210 return r;
211}
212
213static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
214{
215 unsigned long flags;
216
217 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
218 WREG32(mmGC_CAC_IND_INDEX, (reg));
219 WREG32(mmGC_CAC_IND_DATA, (v));
220 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
221}
222
223
Alex Deucheraaa36a92015-04-20 17:31:14 -0400224static const u32 tonga_mgcg_cgcg_init[] =
225{
226 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
227 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
228 mmPCIE_DATA, 0x000f0000, 0x00000000,
229 mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
230 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400231 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
232 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
233};
234
David Zhang48299f92015-07-08 01:05:16 +0800235static const u32 fiji_mgcg_cgcg_init[] =
236{
237 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
238 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
239 mmPCIE_DATA, 0x000f0000, 0x00000000,
240 mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
241 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
242 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
243 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
244};
245
Alex Deucheraaa36a92015-04-20 17:31:14 -0400246static const u32 iceland_mgcg_cgcg_init[] =
247{
248 mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
249 mmPCIE_DATA, 0x000f0000, 0x00000000,
250 mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
251 mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
252 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
253};
254
255static const u32 cz_mgcg_cgcg_init[] =
256{
257 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
258 mmPCIE_INDEX, 0xffffffff, 0x0140001c,
259 mmPCIE_DATA, 0x000f0000, 0x00000000,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400260 mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
261 mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
262};
263
Samuel Li39bb0c92015-10-08 16:31:43 -0400264static const u32 stoney_mgcg_cgcg_init[] =
265{
266 mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
267 mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
268 mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
269};
270
Alex Deucheraaa36a92015-04-20 17:31:14 -0400271static void vi_init_golden_registers(struct amdgpu_device *adev)
272{
273 /* Some of the registers might be dependent on GRBM_GFX_INDEX */
274 mutex_lock(&adev->grbm_idx_mutex);
275
Xiangliang Yu99581cc2017-01-12 15:22:18 +0800276 if (amdgpu_sriov_vf(adev)) {
277 xgpu_vi_init_golden_registers(adev);
278 mutex_unlock(&adev->grbm_idx_mutex);
279 return;
280 }
281
Alex Deucheraaa36a92015-04-20 17:31:14 -0400282 switch (adev->asic_type) {
283 case CHIP_TOPAZ:
Alex Deucher9c3f2b52017-12-14 16:20:19 -0500284 amdgpu_device_program_register_sequence(adev,
285 iceland_mgcg_cgcg_init,
286 ARRAY_SIZE(iceland_mgcg_cgcg_init));
Alex Deucheraaa36a92015-04-20 17:31:14 -0400287 break;
David Zhang48299f92015-07-08 01:05:16 +0800288 case CHIP_FIJI:
Alex Deucher9c3f2b52017-12-14 16:20:19 -0500289 amdgpu_device_program_register_sequence(adev,
290 fiji_mgcg_cgcg_init,
291 ARRAY_SIZE(fiji_mgcg_cgcg_init));
David Zhang48299f92015-07-08 01:05:16 +0800292 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400293 case CHIP_TONGA:
Alex Deucher9c3f2b52017-12-14 16:20:19 -0500294 amdgpu_device_program_register_sequence(adev,
295 tonga_mgcg_cgcg_init,
296 ARRAY_SIZE(tonga_mgcg_cgcg_init));
Alex Deucheraaa36a92015-04-20 17:31:14 -0400297 break;
298 case CHIP_CARRIZO:
Alex Deucher9c3f2b52017-12-14 16:20:19 -0500299 amdgpu_device_program_register_sequence(adev,
300 cz_mgcg_cgcg_init,
301 ARRAY_SIZE(cz_mgcg_cgcg_init));
Alex Deucheraaa36a92015-04-20 17:31:14 -0400302 break;
Samuel Li39bb0c92015-10-08 16:31:43 -0400303 case CHIP_STONEY:
Alex Deucher9c3f2b52017-12-14 16:20:19 -0500304 amdgpu_device_program_register_sequence(adev,
305 stoney_mgcg_cgcg_init,
306 ARRAY_SIZE(stoney_mgcg_cgcg_init));
Samuel Li39bb0c92015-10-08 16:31:43 -0400307 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400308 case CHIP_POLARIS11:
309 case CHIP_POLARIS10:
Junwei Zhangc4642a42016-12-14 15:32:28 -0500310 case CHIP_POLARIS12:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400311 default:
312 break;
313 }
314 mutex_unlock(&adev->grbm_idx_mutex);
315}
316
317/**
318 * vi_get_xclk - get the xclk
319 *
320 * @adev: amdgpu_device pointer
321 *
322 * Returns the reference clock used by the gfx engine
323 * (VI).
324 */
325static u32 vi_get_xclk(struct amdgpu_device *adev)
326{
327 u32 reference_clock = adev->clock.spll.reference_freq;
328 u32 tmp;
329
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800330 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400331 return reference_clock;
332
333 tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
334 if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
335 return 1000;
336
337 tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
338 if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
339 return reference_clock / 4;
340
341 return reference_clock;
342}
343
344/**
345 * vi_srbm_select - select specific register instances
346 *
347 * @adev: amdgpu_device pointer
348 * @me: selected ME (micro engine)
349 * @pipe: pipe
350 * @queue: queue
351 * @vmid: VMID
352 *
353 * Switches the currently active registers instances. Some
354 * registers are instanced per VMID, others are instanced per
355 * me/pipe/queue combination.
356 */
357void vi_srbm_select(struct amdgpu_device *adev,
358 u32 me, u32 pipe, u32 queue, u32 vmid)
359{
360 u32 srbm_gfx_cntl = 0;
361 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
362 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
363 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
364 srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
365 WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
366}
367
368static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
369{
370 /* todo */
371}
372
373static bool vi_read_disabled_bios(struct amdgpu_device *adev)
374{
375 u32 bus_cntl;
376 u32 d1vga_control = 0;
377 u32 d2vga_control = 0;
378 u32 vga_render_control = 0;
379 u32 rom_cntl;
380 bool r;
381
382 bus_cntl = RREG32(mmBUS_CNTL);
383 if (adev->mode_info.num_crtc) {
384 d1vga_control = RREG32(mmD1VGA_CONTROL);
385 d2vga_control = RREG32(mmD2VGA_CONTROL);
386 vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
387 }
388 rom_cntl = RREG32_SMC(ixROM_CNTL);
389
390 /* enable the rom */
391 WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
392 if (adev->mode_info.num_crtc) {
393 /* Disable VGA mode */
394 WREG32(mmD1VGA_CONTROL,
395 (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
396 D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
397 WREG32(mmD2VGA_CONTROL,
398 (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
399 D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
400 WREG32(mmVGA_RENDER_CONTROL,
401 (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
402 }
403 WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
404
405 r = amdgpu_read_bios(adev);
406
407 /* restore regs */
408 WREG32(mmBUS_CNTL, bus_cntl);
409 if (adev->mode_info.num_crtc) {
410 WREG32(mmD1VGA_CONTROL, d1vga_control);
411 WREG32(mmD2VGA_CONTROL, d2vga_control);
412 WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
413 }
414 WREG32_SMC(ixROM_CNTL, rom_cntl);
415 return r;
416}
Alex Deucher95addb2a2015-11-24 10:37:54 -0500417
418static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
419 u8 *bios, u32 length_bytes)
420{
421 u32 *dw_ptr;
422 unsigned long flags;
423 u32 i, length_dw;
424
425 if (bios == NULL)
426 return false;
427 if (length_bytes == 0)
428 return false;
429 /* APU vbios image is part of sbios image */
430 if (adev->flags & AMD_IS_APU)
431 return false;
432
433 dw_ptr = (u32 *)bios;
434 length_dw = ALIGN(length_bytes, 4) / 4;
435 /* take the smc lock since we are using the smc index */
436 spin_lock_irqsave(&adev->smc_idx_lock, flags);
437 /* set rom index to 0 */
Monk Liu4bc10d12016-03-29 11:01:51 +0800438 WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
439 WREG32(mmSMC_IND_DATA_11, 0);
Alex Deucher95addb2a2015-11-24 10:37:54 -0500440 /* set index to data for continous read */
Monk Liu4bc10d12016-03-29 11:01:51 +0800441 WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
Alex Deucher95addb2a2015-11-24 10:37:54 -0500442 for (i = 0; i < length_dw; i++)
Monk Liu4bc10d12016-03-29 11:01:51 +0800443 dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
Alex Deucher95addb2a2015-11-24 10:37:54 -0500444 spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
445
446 return true;
447}
448
Monk Liu4e99a442016-03-31 13:26:59 +0800449static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
Andres Rodriguez048765a2016-06-11 02:51:32 -0400450{
Alex Deucher57ad33a2017-12-19 09:52:31 -0500451 uint32_t reg = 0;
Andres Rodriguez048765a2016-06-11 02:51:32 -0400452
Alex Deucher57ad33a2017-12-19 09:52:31 -0500453 if (adev->asic_type == CHIP_TONGA ||
454 adev->asic_type == CHIP_FIJI) {
455 reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
456 /* bit0: 0 means pf and 1 means vf */
Alex Deucher04a0d2d2017-12-19 09:57:53 -0500457 if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, FUNC_IDENTIFIER))
Alex Deucher57ad33a2017-12-19 09:52:31 -0500458 adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
Alex Deucher04a0d2d2017-12-19 09:57:53 -0500459 /* bit31: 0 means disable IOV and 1 means enable */
460 if (REG_GET_FIELD(reg, BIF_IOV_FUNC_IDENTIFIER, IOV_ENABLE))
Alex Deucher57ad33a2017-12-19 09:52:31 -0500461 adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
462 }
Andres Rodriguez048765a2016-06-11 02:51:32 -0400463
Monk Liu4e99a442016-03-31 13:26:59 +0800464 if (reg == 0) {
465 if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
Xiangliang Yu5a5099c2017-01-09 18:06:57 -0500466 adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
Monk Liu4e99a442016-03-31 13:26:59 +0800467 }
Andres Rodriguez048765a2016-06-11 02:51:32 -0400468}
469
Nils Wallméniuseca22402016-03-19 16:12:17 +0100470static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
Christian König97fcc762017-04-12 12:49:54 +0200471 {mmGRBM_STATUS},
472 {mmGRBM_STATUS2},
473 {mmGRBM_STATUS_SE0},
474 {mmGRBM_STATUS_SE1},
475 {mmGRBM_STATUS_SE2},
476 {mmGRBM_STATUS_SE3},
477 {mmSRBM_STATUS},
478 {mmSRBM_STATUS2},
479 {mmSRBM_STATUS3},
480 {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET},
481 {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET},
482 {mmCP_STAT},
483 {mmCP_STALLED_STAT1},
484 {mmCP_STALLED_STAT2},
485 {mmCP_STALLED_STAT3},
486 {mmCP_CPF_BUSY_STAT},
487 {mmCP_CPF_STALLED_STAT1},
488 {mmCP_CPF_STATUS},
489 {mmCP_CPC_BUSY_STAT},
490 {mmCP_CPC_STALLED_STAT1},
491 {mmCP_CPC_STATUS},
492 {mmGB_ADDR_CONFIG},
493 {mmMC_ARB_RAMCFG},
494 {mmGB_TILE_MODE0},
495 {mmGB_TILE_MODE1},
496 {mmGB_TILE_MODE2},
497 {mmGB_TILE_MODE3},
498 {mmGB_TILE_MODE4},
499 {mmGB_TILE_MODE5},
500 {mmGB_TILE_MODE6},
501 {mmGB_TILE_MODE7},
502 {mmGB_TILE_MODE8},
503 {mmGB_TILE_MODE9},
504 {mmGB_TILE_MODE10},
505 {mmGB_TILE_MODE11},
506 {mmGB_TILE_MODE12},
507 {mmGB_TILE_MODE13},
508 {mmGB_TILE_MODE14},
509 {mmGB_TILE_MODE15},
510 {mmGB_TILE_MODE16},
511 {mmGB_TILE_MODE17},
512 {mmGB_TILE_MODE18},
513 {mmGB_TILE_MODE19},
514 {mmGB_TILE_MODE20},
515 {mmGB_TILE_MODE21},
516 {mmGB_TILE_MODE22},
517 {mmGB_TILE_MODE23},
518 {mmGB_TILE_MODE24},
519 {mmGB_TILE_MODE25},
520 {mmGB_TILE_MODE26},
521 {mmGB_TILE_MODE27},
522 {mmGB_TILE_MODE28},
523 {mmGB_TILE_MODE29},
524 {mmGB_TILE_MODE30},
525 {mmGB_TILE_MODE31},
526 {mmGB_MACROTILE_MODE0},
527 {mmGB_MACROTILE_MODE1},
528 {mmGB_MACROTILE_MODE2},
529 {mmGB_MACROTILE_MODE3},
530 {mmGB_MACROTILE_MODE4},
531 {mmGB_MACROTILE_MODE5},
532 {mmGB_MACROTILE_MODE6},
533 {mmGB_MACROTILE_MODE7},
534 {mmGB_MACROTILE_MODE8},
535 {mmGB_MACROTILE_MODE9},
536 {mmGB_MACROTILE_MODE10},
537 {mmGB_MACROTILE_MODE11},
538 {mmGB_MACROTILE_MODE12},
539 {mmGB_MACROTILE_MODE13},
540 {mmGB_MACROTILE_MODE14},
541 {mmGB_MACROTILE_MODE15},
542 {mmCC_RB_BACKEND_DISABLE, true},
543 {mmGC_USER_RB_BACKEND_DISABLE, true},
544 {mmGB_BACKEND_MAP, false},
545 {mmPA_SC_RASTER_CONFIG, true},
546 {mmPA_SC_RASTER_CONFIG_1, true},
Alex Deucheraaa36a92015-04-20 17:31:14 -0400547};
548
Alex Deucherdb9635c2016-10-10 12:05:32 -0400549static uint32_t vi_get_register_value(struct amdgpu_device *adev,
550 bool indexed, u32 se_num,
551 u32 sh_num, u32 reg_offset)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400552{
Alex Deucherdb9635c2016-10-10 12:05:32 -0400553 if (indexed) {
554 uint32_t val;
555 unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
556 unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400557
Alex Deucherdb9635c2016-10-10 12:05:32 -0400558 switch (reg_offset) {
559 case mmCC_RB_BACKEND_DISABLE:
560 return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
561 case mmGC_USER_RB_BACKEND_DISABLE:
562 return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
563 case mmPA_SC_RASTER_CONFIG:
564 return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
565 case mmPA_SC_RASTER_CONFIG_1:
566 return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
567 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400568
Alex Deucherdb9635c2016-10-10 12:05:32 -0400569 mutex_lock(&adev->grbm_idx_mutex);
570 if (se_num != 0xffffffff || sh_num != 0xffffffff)
571 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400572
Alex Deucherdb9635c2016-10-10 12:05:32 -0400573 val = RREG32(reg_offset);
574
575 if (se_num != 0xffffffff || sh_num != 0xffffffff)
576 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
577 mutex_unlock(&adev->grbm_idx_mutex);
578 return val;
579 } else {
580 unsigned idx;
581
582 switch (reg_offset) {
583 case mmGB_ADDR_CONFIG:
584 return adev->gfx.config.gb_addr_config;
585 case mmMC_ARB_RAMCFG:
586 return adev->gfx.config.mc_arb_ramcfg;
587 case mmGB_TILE_MODE0:
588 case mmGB_TILE_MODE1:
589 case mmGB_TILE_MODE2:
590 case mmGB_TILE_MODE3:
591 case mmGB_TILE_MODE4:
592 case mmGB_TILE_MODE5:
593 case mmGB_TILE_MODE6:
594 case mmGB_TILE_MODE7:
595 case mmGB_TILE_MODE8:
596 case mmGB_TILE_MODE9:
597 case mmGB_TILE_MODE10:
598 case mmGB_TILE_MODE11:
599 case mmGB_TILE_MODE12:
600 case mmGB_TILE_MODE13:
601 case mmGB_TILE_MODE14:
602 case mmGB_TILE_MODE15:
603 case mmGB_TILE_MODE16:
604 case mmGB_TILE_MODE17:
605 case mmGB_TILE_MODE18:
606 case mmGB_TILE_MODE19:
607 case mmGB_TILE_MODE20:
608 case mmGB_TILE_MODE21:
609 case mmGB_TILE_MODE22:
610 case mmGB_TILE_MODE23:
611 case mmGB_TILE_MODE24:
612 case mmGB_TILE_MODE25:
613 case mmGB_TILE_MODE26:
614 case mmGB_TILE_MODE27:
615 case mmGB_TILE_MODE28:
616 case mmGB_TILE_MODE29:
617 case mmGB_TILE_MODE30:
618 case mmGB_TILE_MODE31:
619 idx = (reg_offset - mmGB_TILE_MODE0);
620 return adev->gfx.config.tile_mode_array[idx];
621 case mmGB_MACROTILE_MODE0:
622 case mmGB_MACROTILE_MODE1:
623 case mmGB_MACROTILE_MODE2:
624 case mmGB_MACROTILE_MODE3:
625 case mmGB_MACROTILE_MODE4:
626 case mmGB_MACROTILE_MODE5:
627 case mmGB_MACROTILE_MODE6:
628 case mmGB_MACROTILE_MODE7:
629 case mmGB_MACROTILE_MODE8:
630 case mmGB_MACROTILE_MODE9:
631 case mmGB_MACROTILE_MODE10:
632 case mmGB_MACROTILE_MODE11:
633 case mmGB_MACROTILE_MODE12:
634 case mmGB_MACROTILE_MODE13:
635 case mmGB_MACROTILE_MODE14:
636 case mmGB_MACROTILE_MODE15:
637 idx = (reg_offset - mmGB_MACROTILE_MODE0);
638 return adev->gfx.config.macrotile_mode_array[idx];
639 default:
640 return RREG32(reg_offset);
641 }
642 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400643}
644
645static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
646 u32 sh_num, u32 reg_offset, u32 *value)
647{
Christian König3032f352017-04-12 12:53:18 +0200648 uint32_t i;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400649
650 *value = 0;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400651 for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
Christian König97fcc762017-04-12 12:49:54 +0200652 bool indexed = vi_allowed_read_registers[i].grbm_indexed;
653
Alex Deucheraaa36a92015-04-20 17:31:14 -0400654 if (reg_offset != vi_allowed_read_registers[i].reg_offset)
655 continue;
656
Christian König97fcc762017-04-12 12:49:54 +0200657 *value = vi_get_register_value(adev, indexed, se_num, sh_num,
658 reg_offset);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400659 return 0;
660 }
661 return -EINVAL;
662}
663
Chunming Zhou89a31822016-06-06 13:06:45 +0800664static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400665{
Alex Deuchera2c5c692015-10-14 09:39:37 -0400666 u32 i;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400667
668 dev_info(adev->dev, "GPU pci config reset\n");
669
Alex Deucheraaa36a92015-04-20 17:31:14 -0400670 /* disable BM */
671 pci_clear_master(adev->pdev);
672 /* reset */
Alex Deucher8111c382017-12-14 16:22:53 -0500673 amdgpu_device_pci_config_reset(adev);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400674
675 udelay(100);
676
677 /* wait for asic to come out of reset */
678 for (i = 0; i < adev->usec_timeout; i++) {
Chunming Zhoub314f9a2016-06-06 13:50:18 +0800679 if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
680 /* enable BM */
681 pci_set_master(adev->pdev);
Jim Quc836fec2017-02-10 15:59:59 +0800682 adev->has_hw_reset = true;
Chunming Zhou89a31822016-06-06 13:06:45 +0800683 return 0;
Chunming Zhoub314f9a2016-06-06 13:50:18 +0800684 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400685 udelay(1);
686 }
Chunming Zhou89a31822016-06-06 13:06:45 +0800687 return -EINVAL;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400688}
689
Alex Deucheraaa36a92015-04-20 17:31:14 -0400690/**
691 * vi_asic_reset - soft reset GPU
692 *
693 * @adev: amdgpu_device pointer
694 *
695 * Look up which blocks are hung and attempt
696 * to reset them.
697 * Returns 0 for success.
698 */
699static int vi_asic_reset(struct amdgpu_device *adev)
700{
Chunming Zhou89a31822016-06-06 13:06:45 +0800701 int r;
702
Alex Deucher72a57432016-10-21 15:45:22 -0400703 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400704
Chunming Zhou89a31822016-06-06 13:06:45 +0800705 r = vi_gpu_pci_config_reset(adev);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400706
Alex Deucher72a57432016-10-21 15:45:22 -0400707 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400708
Chunming Zhou89a31822016-06-06 13:06:45 +0800709 return r;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400710}
711
Alex Deucherbbf282d2017-03-03 17:26:10 -0500712static u32 vi_get_config_memsize(struct amdgpu_device *adev)
713{
714 return RREG32(mmCONFIG_MEMSIZE);
715}
716
Alex Deucheraaa36a92015-04-20 17:31:14 -0400717static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
718 u32 cntl_reg, u32 status_reg)
719{
720 int r, i;
721 struct atom_clock_dividers dividers;
722 uint32_t tmp;
723
724 r = amdgpu_atombios_get_clock_dividers(adev,
725 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
726 clock, false, &dividers);
727 if (r)
728 return r;
729
730 tmp = RREG32_SMC(cntl_reg);
Rex Zhu819a23f2018-04-10 17:17:22 +0800731
732 if (adev->flags & AMD_IS_APU)
733 tmp &= ~CG_DCLK_CNTL__DCLK_DIVIDER_MASK;
734 else
735 tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
736 CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
Alex Deucheraaa36a92015-04-20 17:31:14 -0400737 tmp |= dividers.post_divider;
738 WREG32_SMC(cntl_reg, tmp);
739
740 for (i = 0; i < 100; i++) {
Rex Zhu819a23f2018-04-10 17:17:22 +0800741 tmp = RREG32_SMC(status_reg);
742 if (adev->flags & AMD_IS_APU) {
743 if (tmp & 0x10000)
744 break;
745 } else {
746 if (tmp & CG_DCLK_STATUS__DCLK_STATUS_MASK)
747 break;
748 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400749 mdelay(10);
750 }
751 if (i == 100)
752 return -ETIMEDOUT;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400753 return 0;
754}
755
Rex Zhu819a23f2018-04-10 17:17:22 +0800756#define ixGNB_CLK1_DFS_CNTL 0xD82200F0
757#define ixGNB_CLK1_STATUS 0xD822010C
758#define ixGNB_CLK2_DFS_CNTL 0xD8220110
759#define ixGNB_CLK2_STATUS 0xD822012C
Rex Zhu08ebb6e2018-04-10 17:49:56 +0800760#define ixGNB_CLK3_DFS_CNTL 0xD8220130
761#define ixGNB_CLK3_STATUS 0xD822014C
Rex Zhu819a23f2018-04-10 17:17:22 +0800762
Alex Deucheraaa36a92015-04-20 17:31:14 -0400763static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
764{
765 int r;
766
Rex Zhu819a23f2018-04-10 17:17:22 +0800767 if (adev->flags & AMD_IS_APU) {
768 r = vi_set_uvd_clock(adev, vclk, ixGNB_CLK2_DFS_CNTL, ixGNB_CLK2_STATUS);
769 if (r)
770 return r;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400771
Rex Zhu819a23f2018-04-10 17:17:22 +0800772 r = vi_set_uvd_clock(adev, dclk, ixGNB_CLK1_DFS_CNTL, ixGNB_CLK1_STATUS);
773 if (r)
774 return r;
775 } else {
776 r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
777 if (r)
778 return r;
779
780 r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
781 if (r)
782 return r;
783 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400784
785 return 0;
786}
787
788static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
789{
Rex Zhu714b1f52017-01-10 19:54:25 +0800790 int r, i;
791 struct atom_clock_dividers dividers;
792 u32 tmp;
Rex Zhu08ebb6e2018-04-10 17:49:56 +0800793 u32 reg_ctrl;
794 u32 reg_status;
795 u32 status_mask;
796 u32 reg_mask;
797
798 if (adev->flags & AMD_IS_APU) {
799 reg_ctrl = ixGNB_CLK3_DFS_CNTL;
800 reg_status = ixGNB_CLK3_STATUS;
801 status_mask = 0x00010000;
802 reg_mask = CG_ECLK_CNTL__ECLK_DIVIDER_MASK;
803 } else {
804 reg_ctrl = ixCG_ECLK_CNTL;
805 reg_status = ixCG_ECLK_STATUS;
806 status_mask = CG_ECLK_STATUS__ECLK_STATUS_MASK;
807 reg_mask = CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK | CG_ECLK_CNTL__ECLK_DIVIDER_MASK;
808 }
Rex Zhu714b1f52017-01-10 19:54:25 +0800809
810 r = amdgpu_atombios_get_clock_dividers(adev,
811 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
812 ecclk, false, &dividers);
813 if (r)
814 return r;
815
816 for (i = 0; i < 100; i++) {
Rex Zhu08ebb6e2018-04-10 17:49:56 +0800817 if (RREG32_SMC(reg_status) & status_mask)
Rex Zhu714b1f52017-01-10 19:54:25 +0800818 break;
819 mdelay(10);
820 }
Rex Zhu08ebb6e2018-04-10 17:49:56 +0800821
Rex Zhu714b1f52017-01-10 19:54:25 +0800822 if (i == 100)
823 return -ETIMEDOUT;
824
Rex Zhu08ebb6e2018-04-10 17:49:56 +0800825 tmp = RREG32_SMC(reg_ctrl);
826 tmp &= ~reg_mask;
Rex Zhu714b1f52017-01-10 19:54:25 +0800827 tmp |= dividers.post_divider;
Rex Zhu08ebb6e2018-04-10 17:49:56 +0800828 WREG32_SMC(reg_ctrl, tmp);
Rex Zhu714b1f52017-01-10 19:54:25 +0800829
830 for (i = 0; i < 100; i++) {
Rex Zhu08ebb6e2018-04-10 17:49:56 +0800831 if (RREG32_SMC(reg_status) & status_mask)
Rex Zhu714b1f52017-01-10 19:54:25 +0800832 break;
833 mdelay(10);
834 }
Rex Zhu08ebb6e2018-04-10 17:49:56 +0800835
Rex Zhu714b1f52017-01-10 19:54:25 +0800836 if (i == 100)
837 return -ETIMEDOUT;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400838
839 return 0;
840}
841
842static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
843{
Alex Deuchere79d5c02015-10-06 09:38:45 -0400844 if (pci_is_root_bus(adev->pdev->bus))
845 return;
846
Alex Deucheraaa36a92015-04-20 17:31:14 -0400847 if (amdgpu_pcie_gen2 == 0)
848 return;
849
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800850 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400851 return;
852
Alex Deucherd0dd7f02015-11-11 19:45:06 -0500853 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
854 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
Alex Deucheraaa36a92015-04-20 17:31:14 -0400855 return;
856
857 /* todo */
858}
859
860static void vi_program_aspm(struct amdgpu_device *adev)
861{
862
863 if (amdgpu_aspm == 0)
864 return;
865
866 /* todo */
867}
868
869static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
870 bool enable)
871{
872 u32 tmp;
873
874 /* not necessary on CZ */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800875 if (adev->flags & AMD_IS_APU)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400876 return;
877
878 tmp = RREG32(mmBIF_DOORBELL_APER_EN);
879 if (enable)
880 tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
881 else
882 tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
883
884 WREG32(mmBIF_DOORBELL_APER_EN, tmp);
885}
886
Samuel Li39bb0c92015-10-08 16:31:43 -0400887#define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
888#define ATI_REV_ID_FUSE_MACRO__SHIFT 9
889#define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
890
Alex Deucheraaa36a92015-04-20 17:31:14 -0400891static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
892{
Flora Cuiabdfb852015-11-20 11:40:53 +0800893 if (adev->flags & AMD_IS_APU)
Samuel Li39bb0c92015-10-08 16:31:43 -0400894 return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
895 >> ATI_REV_ID_FUSE_MACRO__SHIFT;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400896 else
Flora Cuiabdfb852015-11-20 11:40:53 +0800897 return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
898 >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400899}
900
Christian König69882562018-01-19 14:17:40 +0100901static void vi_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
Alex Deucherdd8d07f2017-09-06 18:06:24 -0400902{
Christian König69882562018-01-19 14:17:40 +0100903 if (!ring || !ring->funcs->emit_wreg) {
904 WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 1);
905 RREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL);
906 } else {
907 amdgpu_ring_emit_wreg(ring, mmHDP_MEM_COHERENCY_FLUSH_CNTL, 1);
908 }
Alex Deucherdd8d07f2017-09-06 18:06:24 -0400909}
910
Christian König69882562018-01-19 14:17:40 +0100911static void vi_invalidate_hdp(struct amdgpu_device *adev,
912 struct amdgpu_ring *ring)
Alex Deucherdd8d07f2017-09-06 18:06:24 -0400913{
Christian König69882562018-01-19 14:17:40 +0100914 if (!ring || !ring->funcs->emit_wreg) {
915 WREG32(mmHDP_DEBUG0, 1);
916 RREG32(mmHDP_DEBUG0);
917 } else {
918 amdgpu_ring_emit_wreg(ring, mmHDP_DEBUG0, 1);
919 }
Alex Deucherdd8d07f2017-09-06 18:06:24 -0400920}
921
Alex Deucher06082d92018-03-29 14:39:28 -0500922static bool vi_need_full_reset(struct amdgpu_device *adev)
923{
924 switch (adev->asic_type) {
925 case CHIP_CARRIZO:
926 case CHIP_STONEY:
927 /* CZ has hang issues with full reset at the moment */
928 return false;
929 case CHIP_FIJI:
930 case CHIP_TONGA:
931 /* XXX: soft reset should work on fiji and tonga */
932 return true;
933 case CHIP_POLARIS10:
934 case CHIP_POLARIS11:
935 case CHIP_POLARIS12:
936 case CHIP_TOPAZ:
937 default:
938 /* change this when we support soft reset */
939 return true;
940 }
941}
942
Alex Deucheraaa36a92015-04-20 17:31:14 -0400943static const struct amdgpu_asic_funcs vi_asic_funcs =
944{
945 .read_disabled_bios = &vi_read_disabled_bios,
Alex Deucher95addb2a2015-11-24 10:37:54 -0500946 .read_bios_from_rom = &vi_read_bios_from_rom,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400947 .read_register = &vi_read_register,
948 .reset = &vi_asic_reset,
949 .set_vga_state = &vi_vga_set_state,
950 .get_xclk = &vi_get_xclk,
951 .set_uvd_clocks = &vi_set_uvd_clocks,
952 .set_vce_clocks = &vi_set_vce_clocks,
Alex Deucherbbf282d2017-03-03 17:26:10 -0500953 .get_config_memsize = &vi_get_config_memsize,
Alex Deucherdd8d07f2017-09-06 18:06:24 -0400954 .flush_hdp = &vi_flush_hdp,
955 .invalidate_hdp = &vi_invalidate_hdp,
Alex Deucher06082d92018-03-29 14:39:28 -0500956 .need_full_reset = &vi_need_full_reset,
Alex Deucheraaa36a92015-04-20 17:31:14 -0400957};
958
Eric Huang170d6e92016-08-12 13:47:08 -0400959#define CZ_REV_BRISTOL(rev) \
960 ((rev >= 0xC8 && rev <= 0xCE) || (rev >= 0xE1 && rev <= 0xE6))
961
yanyang15fc3aee2015-05-22 14:39:35 -0400962static int vi_common_early_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -0400963{
yanyang15fc3aee2015-05-22 14:39:35 -0400964 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400965
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800966 if (adev->flags & AMD_IS_APU) {
Alex Deucher7b92cdb2015-07-10 16:21:10 -0400967 adev->smc_rreg = &cz_smc_rreg;
968 adev->smc_wreg = &cz_smc_wreg;
969 } else {
970 adev->smc_rreg = &vi_smc_rreg;
971 adev->smc_wreg = &vi_smc_wreg;
972 }
Alex Deucheraaa36a92015-04-20 17:31:14 -0400973 adev->pcie_rreg = &vi_pcie_rreg;
974 adev->pcie_wreg = &vi_pcie_wreg;
975 adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
976 adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
977 adev->didt_rreg = &vi_didt_rreg;
978 adev->didt_wreg = &vi_didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +0800979 adev->gc_cac_rreg = &vi_gc_cac_rreg;
980 adev->gc_cac_wreg = &vi_gc_cac_wreg;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400981
982 adev->asic_funcs = &vi_asic_funcs;
983
Alex Deucheraaa36a92015-04-20 17:31:14 -0400984 adev->rev_id = vi_get_rev_id(adev);
985 adev->external_rev_id = 0xFF;
986 switch (adev->asic_type) {
987 case CHIP_TOPAZ:
Alex Deucheraaa36a92015-04-20 17:31:14 -0400988 adev->cg_flags = 0;
989 adev->pg_flags = 0;
990 adev->external_rev_id = 0x1;
Alex Deucheraaa36a92015-04-20 17:31:14 -0400991 break;
David Zhang48299f92015-07-08 01:05:16 +0800992 case CHIP_FIJI:
Alex Deucher14698b62016-04-07 18:38:00 -0400993 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
994 AMD_CG_SUPPORT_GFX_MGLS |
995 AMD_CG_SUPPORT_GFX_RLC_LS |
996 AMD_CG_SUPPORT_GFX_CP_LS |
997 AMD_CG_SUPPORT_GFX_CGTS |
998 AMD_CG_SUPPORT_GFX_CGTS_LS |
999 AMD_CG_SUPPORT_GFX_CGCG |
Alex Deuchere08d53c2016-04-08 00:42:51 -04001000 AMD_CG_SUPPORT_GFX_CGLS |
1001 AMD_CG_SUPPORT_SDMA_MGCG |
Alex Deucherc90766c2016-04-08 00:52:58 -04001002 AMD_CG_SUPPORT_SDMA_LS |
1003 AMD_CG_SUPPORT_BIF_LS |
1004 AMD_CG_SUPPORT_HDP_MGCG |
1005 AMD_CG_SUPPORT_HDP_LS |
Alex Deucher3fde56b2016-04-08 01:01:18 -04001006 AMD_CG_SUPPORT_ROM_MGCG |
1007 AMD_CG_SUPPORT_MC_MGCG |
Rex Zhu79abf1a2016-11-09 14:30:25 +08001008 AMD_CG_SUPPORT_MC_LS |
1009 AMD_CG_SUPPORT_UVD_MGCG;
Flora Cuib6bc28f2015-11-02 21:21:34 +08001010 adev->pg_flags = 0;
1011 adev->external_rev_id = adev->rev_id + 0x3c;
1012 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001013 case CHIP_TONGA:
Rex Zhuca18b842016-12-07 18:22:38 +08001014 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1015 AMD_CG_SUPPORT_GFX_CGCG |
1016 AMD_CG_SUPPORT_GFX_CGLS |
1017 AMD_CG_SUPPORT_SDMA_MGCG |
1018 AMD_CG_SUPPORT_SDMA_LS |
1019 AMD_CG_SUPPORT_BIF_LS |
1020 AMD_CG_SUPPORT_HDP_MGCG |
1021 AMD_CG_SUPPORT_HDP_LS |
1022 AMD_CG_SUPPORT_ROM_MGCG |
1023 AMD_CG_SUPPORT_MC_MGCG |
1024 AMD_CG_SUPPORT_MC_LS |
1025 AMD_CG_SUPPORT_DRM_LS |
1026 AMD_CG_SUPPORT_UVD_MGCG;
Rex Zhu54971402016-12-07 16:06:38 +08001027 adev->pg_flags = 0;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001028 adev->external_rev_id = adev->rev_id + 0x14;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001029 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001030 case CHIP_POLARIS11:
Rex Zhuca18b842016-12-07 18:22:38 +08001031 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1032 AMD_CG_SUPPORT_GFX_RLC_LS |
1033 AMD_CG_SUPPORT_GFX_CP_LS |
1034 AMD_CG_SUPPORT_GFX_CGCG |
1035 AMD_CG_SUPPORT_GFX_CGLS |
1036 AMD_CG_SUPPORT_GFX_3D_CGCG |
1037 AMD_CG_SUPPORT_GFX_3D_CGLS |
1038 AMD_CG_SUPPORT_SDMA_MGCG |
1039 AMD_CG_SUPPORT_SDMA_LS |
1040 AMD_CG_SUPPORT_BIF_MGCG |
1041 AMD_CG_SUPPORT_BIF_LS |
1042 AMD_CG_SUPPORT_HDP_MGCG |
1043 AMD_CG_SUPPORT_HDP_LS |
1044 AMD_CG_SUPPORT_ROM_MGCG |
1045 AMD_CG_SUPPORT_MC_MGCG |
1046 AMD_CG_SUPPORT_MC_LS |
1047 AMD_CG_SUPPORT_DRM_LS |
1048 AMD_CG_SUPPORT_UVD_MGCG |
Maruthi Srinivas Bayyavarapuecc2cf72016-11-17 17:29:50 +05301049 AMD_CG_SUPPORT_VCE_MGCG;
Flora Cuic0c1f572015-12-07 18:33:10 +08001050 adev->pg_flags = 0;
1051 adev->external_rev_id = adev->rev_id + 0x5A;
1052 break;
Flora Cui2cc0c0b2016-03-14 18:33:29 -04001053 case CHIP_POLARIS10:
Rex Zhuca18b842016-12-07 18:22:38 +08001054 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1055 AMD_CG_SUPPORT_GFX_RLC_LS |
1056 AMD_CG_SUPPORT_GFX_CP_LS |
1057 AMD_CG_SUPPORT_GFX_CGCG |
1058 AMD_CG_SUPPORT_GFX_CGLS |
1059 AMD_CG_SUPPORT_GFX_3D_CGCG |
1060 AMD_CG_SUPPORT_GFX_3D_CGLS |
1061 AMD_CG_SUPPORT_SDMA_MGCG |
1062 AMD_CG_SUPPORT_SDMA_LS |
1063 AMD_CG_SUPPORT_BIF_MGCG |
1064 AMD_CG_SUPPORT_BIF_LS |
1065 AMD_CG_SUPPORT_HDP_MGCG |
1066 AMD_CG_SUPPORT_HDP_LS |
1067 AMD_CG_SUPPORT_ROM_MGCG |
1068 AMD_CG_SUPPORT_MC_MGCG |
1069 AMD_CG_SUPPORT_MC_LS |
1070 AMD_CG_SUPPORT_DRM_LS |
1071 AMD_CG_SUPPORT_UVD_MGCG |
Maruthi Srinivas Bayyavarapuecc2cf72016-11-17 17:29:50 +05301072 AMD_CG_SUPPORT_VCE_MGCG;
Flora Cuic0c1f572015-12-07 18:33:10 +08001073 adev->pg_flags = 0;
1074 adev->external_rev_id = adev->rev_id + 0x50;
1075 break;
Junwei Zhangc4642a42016-12-14 15:32:28 -05001076 case CHIP_POLARIS12:
Rex Zhu739e9ff2017-03-17 19:04:55 +08001077 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1078 AMD_CG_SUPPORT_GFX_RLC_LS |
1079 AMD_CG_SUPPORT_GFX_CP_LS |
1080 AMD_CG_SUPPORT_GFX_CGCG |
1081 AMD_CG_SUPPORT_GFX_CGLS |
1082 AMD_CG_SUPPORT_GFX_3D_CGCG |
1083 AMD_CG_SUPPORT_GFX_3D_CGLS |
1084 AMD_CG_SUPPORT_SDMA_MGCG |
1085 AMD_CG_SUPPORT_SDMA_LS |
1086 AMD_CG_SUPPORT_BIF_MGCG |
1087 AMD_CG_SUPPORT_BIF_LS |
1088 AMD_CG_SUPPORT_HDP_MGCG |
1089 AMD_CG_SUPPORT_HDP_LS |
1090 AMD_CG_SUPPORT_ROM_MGCG |
1091 AMD_CG_SUPPORT_MC_MGCG |
1092 AMD_CG_SUPPORT_MC_LS |
1093 AMD_CG_SUPPORT_DRM_LS |
1094 AMD_CG_SUPPORT_UVD_MGCG |
1095 AMD_CG_SUPPORT_VCE_MGCG;
Junwei Zhangc4642a42016-12-14 15:32:28 -05001096 adev->pg_flags = 0;
1097 adev->external_rev_id = adev->rev_id + 0x64;
1098 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001099 case CHIP_CARRIZO:
Tom St Denisf0f3a8f2016-05-03 10:36:28 -04001100 adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
1101 AMD_CG_SUPPORT_GFX_MGCG |
Alex Deucher70eced92016-04-07 23:01:48 -04001102 AMD_CG_SUPPORT_GFX_MGLS |
1103 AMD_CG_SUPPORT_GFX_RLC_LS |
1104 AMD_CG_SUPPORT_GFX_CP_LS |
1105 AMD_CG_SUPPORT_GFX_CGTS |
Alex Deucher70eced92016-04-07 23:01:48 -04001106 AMD_CG_SUPPORT_GFX_CGTS_LS |
Shirish Sfb4bbba2018-02-05 09:23:00 +05301107 AMD_CG_SUPPORT_GFX_CGCG |
Alex Deucher03c335d2016-04-08 00:26:46 -04001108 AMD_CG_SUPPORT_GFX_CGLS |
1109 AMD_CG_SUPPORT_BIF_LS |
1110 AMD_CG_SUPPORT_HDP_MGCG |
Alex Deucher6f17a252016-04-08 00:39:54 -04001111 AMD_CG_SUPPORT_HDP_LS |
1112 AMD_CG_SUPPORT_SDMA_MGCG |
Tom St Denis1af69a22016-08-03 10:16:17 -04001113 AMD_CG_SUPPORT_SDMA_LS |
1114 AMD_CG_SUPPORT_VCE_MGCG;
Tom St Denisf6ade302016-07-28 09:33:56 -04001115 /* rev0 hardware requires workarounds to support PG */
Alex Deucher0fd4af92016-02-04 23:31:32 -05001116 adev->pg_flags = 0;
Eric Huang170d6e92016-08-12 13:47:08 -04001117 if (adev->rev_id != 0x00 || CZ_REV_BRISTOL(adev->pdev->revision)) {
Felix Kuehlingc2cade32017-08-15 23:00:16 -04001118 adev->pg_flags |= AMD_PG_SUPPORT_GFX_SMG |
Tom St Denis65b42622016-07-28 09:35:57 -04001119 AMD_PG_SUPPORT_GFX_PIPELINE |
Rex Zhu98fccc72016-12-07 17:48:48 +08001120 AMD_PG_SUPPORT_CP |
Tom St Denis2ed09362016-07-28 09:36:26 -04001121 AMD_PG_SUPPORT_UVD |
1122 AMD_PG_SUPPORT_VCE;
Tom St Denisf6ade302016-07-28 09:33:56 -04001123 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001124 adev->external_rev_id = adev->rev_id + 0x1;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001125 break;
Tom St Deniscde64932016-03-23 13:17:04 -04001126 case CHIP_STONEY:
Alex Deucher64694902016-04-07 23:17:15 -04001127 adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
1128 AMD_CG_SUPPORT_GFX_MGCG |
Alex Deucherb6711d12016-04-13 12:41:50 -04001129 AMD_CG_SUPPORT_GFX_MGLS |
Tom St Denis413cf602016-06-02 08:52:39 -04001130 AMD_CG_SUPPORT_GFX_RLC_LS |
1131 AMD_CG_SUPPORT_GFX_CP_LS |
1132 AMD_CG_SUPPORT_GFX_CGTS |
Tom St Denis413cf602016-06-02 08:52:39 -04001133 AMD_CG_SUPPORT_GFX_CGTS_LS |
Tom St Denis413cf602016-06-02 08:52:39 -04001134 AMD_CG_SUPPORT_GFX_CGLS |
Alex Deucherb6711d12016-04-13 12:41:50 -04001135 AMD_CG_SUPPORT_BIF_LS |
1136 AMD_CG_SUPPORT_HDP_MGCG |
Alex Deucher1bf912f2016-04-08 00:40:49 -04001137 AMD_CG_SUPPORT_HDP_LS |
1138 AMD_CG_SUPPORT_SDMA_MGCG |
Tom St Denis8ef583e2016-08-03 11:34:35 -04001139 AMD_CG_SUPPORT_SDMA_LS |
1140 AMD_CG_SUPPORT_VCE_MGCG;
Alex Deuchere6b2a7d2016-10-19 13:06:14 -04001141 adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
Tom St Denis4e86be72016-07-28 09:38:13 -04001142 AMD_PG_SUPPORT_GFX_SMG |
Tom St Denisc2cdb04282016-07-28 09:38:29 -04001143 AMD_PG_SUPPORT_GFX_PIPELINE |
Rex Zhu98fccc72016-12-07 17:48:48 +08001144 AMD_PG_SUPPORT_CP |
Tom St Denis75419c42016-07-28 09:38:45 -04001145 AMD_PG_SUPPORT_UVD |
1146 AMD_PG_SUPPORT_VCE;
Jordan Lazarea47c78d2016-09-01 13:49:33 -04001147 adev->external_rev_id = adev->rev_id + 0x61;
Tom St Deniscde64932016-03-23 13:17:04 -04001148 break;
Alex Deucheraaa36a92015-04-20 17:31:14 -04001149 default:
1150 /* FIXME: not supported yet */
1151 return -EINVAL;
1152 }
1153
Xiangliang Yuab276632017-04-21 14:06:09 +08001154 if (amdgpu_sriov_vf(adev)) {
1155 amdgpu_virt_init_setting(adev);
1156 xgpu_vi_mailbox_set_irq_funcs(adev);
1157 }
1158
Alex Deucheraaa36a92015-04-20 17:31:14 -04001159 return 0;
1160}
1161
Xiangliang Yu99581cc2017-01-12 15:22:18 +08001162static int vi_common_late_init(void *handle)
1163{
1164 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1165
1166 if (amdgpu_sriov_vf(adev))
1167 xgpu_vi_mailbox_get_irq(adev);
1168
1169 return 0;
1170}
1171
yanyang15fc3aee2015-05-22 14:39:35 -04001172static int vi_common_sw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001173{
Xiangliang Yu99581cc2017-01-12 15:22:18 +08001174 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1175
1176 if (amdgpu_sriov_vf(adev))
1177 xgpu_vi_mailbox_add_irq_id(adev);
1178
Alex Deucheraaa36a92015-04-20 17:31:14 -04001179 return 0;
1180}
1181
yanyang15fc3aee2015-05-22 14:39:35 -04001182static int vi_common_sw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001183{
1184 return 0;
1185}
1186
yanyang15fc3aee2015-05-22 14:39:35 -04001187static int vi_common_hw_init(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001188{
yanyang15fc3aee2015-05-22 14:39:35 -04001189 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1190
Alex Deucheraaa36a92015-04-20 17:31:14 -04001191 /* move the golden regs per IP block */
1192 vi_init_golden_registers(adev);
1193 /* enable pcie gen2/3 link */
1194 vi_pcie_gen3_enable(adev);
1195 /* enable aspm */
1196 vi_program_aspm(adev);
1197 /* enable the doorbell aperture */
1198 vi_enable_doorbell_aperture(adev, true);
1199
1200 return 0;
1201}
1202
yanyang15fc3aee2015-05-22 14:39:35 -04001203static int vi_common_hw_fini(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001204{
yanyang15fc3aee2015-05-22 14:39:35 -04001205 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1206
Alex Deucheraaa36a92015-04-20 17:31:14 -04001207 /* enable the doorbell aperture */
1208 vi_enable_doorbell_aperture(adev, false);
1209
Xiangliang Yu63d24f82017-01-18 12:50:14 +08001210 if (amdgpu_sriov_vf(adev))
1211 xgpu_vi_mailbox_put_irq(adev);
1212
Alex Deucheraaa36a92015-04-20 17:31:14 -04001213 return 0;
1214}
1215
yanyang15fc3aee2015-05-22 14:39:35 -04001216static int vi_common_suspend(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001217{
yanyang15fc3aee2015-05-22 14:39:35 -04001218 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1219
Alex Deucheraaa36a92015-04-20 17:31:14 -04001220 return vi_common_hw_fini(adev);
1221}
1222
yanyang15fc3aee2015-05-22 14:39:35 -04001223static int vi_common_resume(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001224{
yanyang15fc3aee2015-05-22 14:39:35 -04001225 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1226
Alex Deucheraaa36a92015-04-20 17:31:14 -04001227 return vi_common_hw_init(adev);
1228}
1229
yanyang15fc3aee2015-05-22 14:39:35 -04001230static bool vi_common_is_idle(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001231{
1232 return true;
1233}
1234
yanyang15fc3aee2015-05-22 14:39:35 -04001235static int vi_common_wait_for_idle(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001236{
1237 return 0;
1238}
1239
yanyang15fc3aee2015-05-22 14:39:35 -04001240static int vi_common_soft_reset(void *handle)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001241{
1242 return 0;
1243}
1244
Alex Deucher76f10b92016-04-08 01:37:44 -04001245static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
1246 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001247{
1248 uint32_t temp, data;
1249
1250 temp = data = RREG32_PCIE(ixPCIE_CNTL2);
1251
Alex Deucherc90766c2016-04-08 00:52:58 -04001252 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
Eric Huang6cec2652015-11-12 16:59:47 -05001253 data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
1254 PCIE_CNTL2__MST_MEM_LS_EN_MASK |
1255 PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
1256 else
1257 data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
1258 PCIE_CNTL2__MST_MEM_LS_EN_MASK |
1259 PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
1260
1261 if (temp != data)
1262 WREG32_PCIE(ixPCIE_CNTL2, data);
1263}
1264
Alex Deucher76f10b92016-04-08 01:37:44 -04001265static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
1266 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001267{
1268 uint32_t temp, data;
1269
1270 temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
1271
Alex Deucherc90766c2016-04-08 00:52:58 -04001272 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
Eric Huang6cec2652015-11-12 16:59:47 -05001273 data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
1274 else
1275 data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
1276
1277 if (temp != data)
1278 WREG32(mmHDP_HOST_PATH_CNTL, data);
1279}
1280
Alex Deucher76f10b92016-04-08 01:37:44 -04001281static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
1282 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001283{
1284 uint32_t temp, data;
1285
1286 temp = data = RREG32(mmHDP_MEM_POWER_LS);
1287
Alex Deucherc90766c2016-04-08 00:52:58 -04001288 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
Eric Huang6cec2652015-11-12 16:59:47 -05001289 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1290 else
1291 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
1292
1293 if (temp != data)
1294 WREG32(mmHDP_MEM_POWER_LS, data);
1295}
1296
Rex Zhuf6f534e2016-12-08 10:58:15 +08001297static void vi_update_drm_light_sleep(struct amdgpu_device *adev,
1298 bool enable)
1299{
1300 uint32_t temp, data;
1301
1302 temp = data = RREG32(0x157a);
1303
1304 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
1305 data |= 1;
1306 else
1307 data &= ~1;
1308
1309 if (temp != data)
1310 WREG32(0x157a, data);
1311}
1312
1313
Alex Deucher76f10b92016-04-08 01:37:44 -04001314static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
1315 bool enable)
Eric Huang6cec2652015-11-12 16:59:47 -05001316{
1317 uint32_t temp, data;
1318
1319 temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
1320
Alex Deucherc90766c2016-04-08 00:52:58 -04001321 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
Eric Huang6cec2652015-11-12 16:59:47 -05001322 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
1323 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
1324 else
1325 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
1326 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
1327
1328 if (temp != data)
1329 WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
1330}
1331
Rex Zhu1bb08f92016-09-18 16:54:00 +08001332static int vi_common_set_clockgating_state_by_smu(void *handle,
1333 enum amd_clockgating_state state)
1334{
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001335 uint32_t msg_id, pp_state = 0;
1336 uint32_t pp_support_state = 0;
Rex Zhu1bb08f92016-09-18 16:54:00 +08001337 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Rex Zhu1bb08f92016-09-18 16:54:00 +08001338
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001339 if (adev->cg_flags & (AMD_CG_SUPPORT_MC_LS | AMD_CG_SUPPORT_MC_MGCG)) {
1340 if (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) {
1341 pp_support_state = AMD_CG_SUPPORT_MC_LS;
1342 pp_state = PP_STATE_LS;
1343 }
1344 if (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG) {
1345 pp_support_state |= AMD_CG_SUPPORT_MC_MGCG;
1346 pp_state |= PP_STATE_CG;
1347 }
1348 if (state == AMD_CG_STATE_UNGATE)
1349 pp_state = 0;
1350 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1351 PP_BLOCK_SYS_MC,
1352 pp_support_state,
1353 pp_state);
Rex Zhu3811f8f2017-09-26 13:39:38 +08001354 if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
1355 amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001356 }
Rex Zhu1bb08f92016-09-18 16:54:00 +08001357
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001358 if (adev->cg_flags & (AMD_CG_SUPPORT_SDMA_LS | AMD_CG_SUPPORT_SDMA_MGCG)) {
1359 if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS) {
1360 pp_support_state = AMD_CG_SUPPORT_SDMA_LS;
1361 pp_state = PP_STATE_LS;
1362 }
1363 if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG) {
1364 pp_support_state |= AMD_CG_SUPPORT_SDMA_MGCG;
1365 pp_state |= PP_STATE_CG;
1366 }
1367 if (state == AMD_CG_STATE_UNGATE)
1368 pp_state = 0;
1369 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1370 PP_BLOCK_SYS_SDMA,
1371 pp_support_state,
1372 pp_state);
Rex Zhu3811f8f2017-09-26 13:39:38 +08001373 if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
1374 amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001375 }
Rex Zhu1bb08f92016-09-18 16:54:00 +08001376
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001377 if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_MGCG)) {
1378 if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
1379 pp_support_state = AMD_CG_SUPPORT_HDP_LS;
1380 pp_state = PP_STATE_LS;
1381 }
1382 if (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG) {
1383 pp_support_state |= AMD_CG_SUPPORT_HDP_MGCG;
1384 pp_state |= PP_STATE_CG;
1385 }
1386 if (state == AMD_CG_STATE_UNGATE)
1387 pp_state = 0;
1388 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1389 PP_BLOCK_SYS_HDP,
1390 pp_support_state,
1391 pp_state);
Rex Zhu3811f8f2017-09-26 13:39:38 +08001392 if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
1393 amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001394 }
Rex Zhu1bb08f92016-09-18 16:54:00 +08001395
Rex Zhu1bb08f92016-09-18 16:54:00 +08001396
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001397 if (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS) {
1398 if (state == AMD_CG_STATE_UNGATE)
1399 pp_state = 0;
1400 else
1401 pp_state = PP_STATE_LS;
Rex Zhu1bb08f92016-09-18 16:54:00 +08001402
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001403 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1404 PP_BLOCK_SYS_BIF,
1405 PP_STATE_SUPPORT_LS,
1406 pp_state);
Rex Zhu3811f8f2017-09-26 13:39:38 +08001407 if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
1408 amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001409 }
1410 if (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG) {
1411 if (state == AMD_CG_STATE_UNGATE)
1412 pp_state = 0;
1413 else
1414 pp_state = PP_STATE_CG;
Rex Zhu1bb08f92016-09-18 16:54:00 +08001415
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001416 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1417 PP_BLOCK_SYS_BIF,
1418 PP_STATE_SUPPORT_CG,
1419 pp_state);
Rex Zhu3811f8f2017-09-26 13:39:38 +08001420 if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
1421 amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001422 }
Rex Zhu1bb08f92016-09-18 16:54:00 +08001423
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001424 if (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS) {
Rex Zhu1bb08f92016-09-18 16:54:00 +08001425
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001426 if (state == AMD_CG_STATE_UNGATE)
1427 pp_state = 0;
1428 else
1429 pp_state = PP_STATE_LS;
1430
1431 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1432 PP_BLOCK_SYS_DRM,
1433 PP_STATE_SUPPORT_LS,
1434 pp_state);
Rex Zhu3811f8f2017-09-26 13:39:38 +08001435 if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
1436 amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001437 }
1438
1439 if (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG) {
1440
1441 if (state == AMD_CG_STATE_UNGATE)
1442 pp_state = 0;
1443 else
1444 pp_state = PP_STATE_CG;
1445
1446 msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
1447 PP_BLOCK_SYS_ROM,
1448 PP_STATE_SUPPORT_CG,
1449 pp_state);
Rex Zhu3811f8f2017-09-26 13:39:38 +08001450 if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
1451 amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
Rex Zhu8a19e7f2016-12-07 19:11:49 +08001452 }
Rex Zhu1bb08f92016-09-18 16:54:00 +08001453 return 0;
1454}
1455
yanyang15fc3aee2015-05-22 14:39:35 -04001456static int vi_common_set_clockgating_state(void *handle,
Alex Deucherc90766c2016-04-08 00:52:58 -04001457 enum amd_clockgating_state state)
Alex Deucheraaa36a92015-04-20 17:31:14 -04001458{
Eric Huang6cec2652015-11-12 16:59:47 -05001459 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1460
Monk Liuce137c02017-01-23 10:49:33 +08001461 if (amdgpu_sriov_vf(adev))
1462 return 0;
1463
Eric Huang6cec2652015-11-12 16:59:47 -05001464 switch (adev->asic_type) {
1465 case CHIP_FIJI:
Alex Deucher76f10b92016-04-08 01:37:44 -04001466 vi_update_bif_medium_grain_light_sleep(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001467 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001468 vi_update_hdp_medium_grain_clock_gating(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001469 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001470 vi_update_hdp_light_sleep(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001471 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001472 vi_update_rom_medium_grain_clock_gating(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001473 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001474 break;
1475 case CHIP_CARRIZO:
1476 case CHIP_STONEY:
1477 vi_update_bif_medium_grain_light_sleep(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001478 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001479 vi_update_hdp_medium_grain_clock_gating(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001480 state == AMD_CG_STATE_GATE);
Alex Deucher76f10b92016-04-08 01:37:44 -04001481 vi_update_hdp_light_sleep(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001482 state == AMD_CG_STATE_GATE);
Rex Zhuf6f534e2016-12-08 10:58:15 +08001483 vi_update_drm_light_sleep(adev,
Andrew F. Davis7e913662017-03-15 11:20:23 -05001484 state == AMD_CG_STATE_GATE);
Eric Huang6cec2652015-11-12 16:59:47 -05001485 break;
Rex Zhu1bb08f92016-09-18 16:54:00 +08001486 case CHIP_TONGA:
1487 case CHIP_POLARIS10:
1488 case CHIP_POLARIS11:
Junwei Zhangc4642a42016-12-14 15:32:28 -05001489 case CHIP_POLARIS12:
Rex Zhu1bb08f92016-09-18 16:54:00 +08001490 vi_common_set_clockgating_state_by_smu(adev, state);
Eric Huang6cec2652015-11-12 16:59:47 -05001491 default:
1492 break;
1493 }
Alex Deucheraaa36a92015-04-20 17:31:14 -04001494 return 0;
1495}
1496
yanyang15fc3aee2015-05-22 14:39:35 -04001497static int vi_common_set_powergating_state(void *handle,
1498 enum amd_powergating_state state)
1499{
1500 return 0;
1501}
1502
Huang Ruiabd2c2f2017-01-05 20:48:06 +08001503static void vi_common_get_clockgating_state(void *handle, u32 *flags)
1504{
1505 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1506 int data;
1507
Monk Liuce137c02017-01-23 10:49:33 +08001508 if (amdgpu_sriov_vf(adev))
1509 *flags = 0;
1510
Huang Ruiabd2c2f2017-01-05 20:48:06 +08001511 /* AMD_CG_SUPPORT_BIF_LS */
1512 data = RREG32_PCIE(ixPCIE_CNTL2);
1513 if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
1514 *flags |= AMD_CG_SUPPORT_BIF_LS;
1515
1516 /* AMD_CG_SUPPORT_HDP_LS */
1517 data = RREG32(mmHDP_MEM_POWER_LS);
1518 if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
1519 *flags |= AMD_CG_SUPPORT_HDP_LS;
1520
1521 /* AMD_CG_SUPPORT_HDP_MGCG */
1522 data = RREG32(mmHDP_HOST_PATH_CNTL);
1523 if (!(data & HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK))
1524 *flags |= AMD_CG_SUPPORT_HDP_MGCG;
1525
1526 /* AMD_CG_SUPPORT_ROM_MGCG */
1527 data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
1528 if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
1529 *flags |= AMD_CG_SUPPORT_ROM_MGCG;
1530}
1531
Alex Deuchera1255102016-10-13 17:41:13 -04001532static const struct amd_ip_funcs vi_common_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -04001533 .name = "vi_common",
Alex Deucheraaa36a92015-04-20 17:31:14 -04001534 .early_init = vi_common_early_init,
Xiangliang Yu99581cc2017-01-12 15:22:18 +08001535 .late_init = vi_common_late_init,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001536 .sw_init = vi_common_sw_init,
1537 .sw_fini = vi_common_sw_fini,
1538 .hw_init = vi_common_hw_init,
1539 .hw_fini = vi_common_hw_fini,
1540 .suspend = vi_common_suspend,
1541 .resume = vi_common_resume,
1542 .is_idle = vi_common_is_idle,
1543 .wait_for_idle = vi_common_wait_for_idle,
1544 .soft_reset = vi_common_soft_reset,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001545 .set_clockgating_state = vi_common_set_clockgating_state,
1546 .set_powergating_state = vi_common_set_powergating_state,
Huang Ruiabd2c2f2017-01-05 20:48:06 +08001547 .get_clockgating_state = vi_common_get_clockgating_state,
Alex Deucheraaa36a92015-04-20 17:31:14 -04001548};
1549
Alex Deuchera1255102016-10-13 17:41:13 -04001550static const struct amdgpu_ip_block_version vi_common_ip_block =
1551{
1552 .type = AMD_IP_BLOCK_TYPE_COMMON,
1553 .major = 1,
1554 .minor = 0,
1555 .rev = 0,
1556 .funcs = &vi_common_ip_funcs,
1557};
1558
1559int vi_set_ip_blocks(struct amdgpu_device *adev)
1560{
Xiangliang Yu91caa082017-01-09 11:49:27 +08001561 /* in early init stage, vbios code won't work */
1562 vi_detect_hw_virtualization(adev);
1563
Xiangliang Yu99581cc2017-01-12 15:22:18 +08001564 if (amdgpu_sriov_vf(adev))
1565 adev->virt.ops = &xgpu_vi_virt_ops;
1566
Alex Deuchera1255102016-10-13 17:41:13 -04001567 switch (adev->asic_type) {
1568 case CHIP_TOPAZ:
1569 /* topaz has no DCE, UVD, VCE */
Alex Deucher2990a1f2017-12-15 16:18:00 -05001570 amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
1571 amdgpu_device_ip_block_add(adev, &gmc_v7_4_ip_block);
1572 amdgpu_device_ip_block_add(adev, &iceland_ih_ip_block);
Rex Zhub9050902018-03-12 19:52:23 +08001573 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
Alex Deuchera1255102016-10-13 17:41:13 -04001574 if (adev->enable_virtual_display)
Alex Deucher2990a1f2017-12-15 16:18:00 -05001575 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
1576 amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
1577 amdgpu_device_ip_block_add(adev, &sdma_v2_4_ip_block);
Alex Deuchera1255102016-10-13 17:41:13 -04001578 break;
1579 case CHIP_FIJI:
Alex Deucher2990a1f2017-12-15 16:18:00 -05001580 amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
1581 amdgpu_device_ip_block_add(adev, &gmc_v8_5_ip_block);
1582 amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
Rex Zhub9050902018-03-12 19:52:23 +08001583 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
Xiangliang Yu91caa082017-01-09 11:49:27 +08001584 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -05001585 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Harry Wentland45622362017-09-12 15:58:20 -04001586#if defined(CONFIG_DRM_AMD_DC)
1587 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -05001588 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Harry Wentland45622362017-09-12 15:58:20 -04001589#endif
Alex Deuchera1255102016-10-13 17:41:13 -04001590 else
Alex Deucher2990a1f2017-12-15 16:18:00 -05001591 amdgpu_device_ip_block_add(adev, &dce_v10_1_ip_block);
1592 amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
1593 amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
Xiangliang Yu91caa082017-01-09 11:49:27 +08001594 if (!amdgpu_sriov_vf(adev)) {
Alex Deucher2990a1f2017-12-15 16:18:00 -05001595 amdgpu_device_ip_block_add(adev, &uvd_v6_0_ip_block);
1596 amdgpu_device_ip_block_add(adev, &vce_v3_0_ip_block);
Xiangliang Yu91caa082017-01-09 11:49:27 +08001597 }
Alex Deuchera1255102016-10-13 17:41:13 -04001598 break;
1599 case CHIP_TONGA:
Alex Deucher2990a1f2017-12-15 16:18:00 -05001600 amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
1601 amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
1602 amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
Rex Zhub9050902018-03-12 19:52:23 +08001603 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
Xiangliang Yu91caa082017-01-09 11:49:27 +08001604 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -05001605 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Harry Wentland45622362017-09-12 15:58:20 -04001606#if defined(CONFIG_DRM_AMD_DC)
1607 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -05001608 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Harry Wentland45622362017-09-12 15:58:20 -04001609#endif
Alex Deuchera1255102016-10-13 17:41:13 -04001610 else
Alex Deucher2990a1f2017-12-15 16:18:00 -05001611 amdgpu_device_ip_block_add(adev, &dce_v10_0_ip_block);
1612 amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
1613 amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
Xiangliang Yu91caa082017-01-09 11:49:27 +08001614 if (!amdgpu_sriov_vf(adev)) {
Alex Deucher2990a1f2017-12-15 16:18:00 -05001615 amdgpu_device_ip_block_add(adev, &uvd_v5_0_ip_block);
1616 amdgpu_device_ip_block_add(adev, &vce_v3_0_ip_block);
Xiangliang Yu91caa082017-01-09 11:49:27 +08001617 }
Alex Deuchera1255102016-10-13 17:41:13 -04001618 break;
1619 case CHIP_POLARIS11:
1620 case CHIP_POLARIS10:
Junwei Zhangc4642a42016-12-14 15:32:28 -05001621 case CHIP_POLARIS12:
Alex Deucher2990a1f2017-12-15 16:18:00 -05001622 amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
1623 amdgpu_device_ip_block_add(adev, &gmc_v8_1_ip_block);
1624 amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
Rex Zhub9050902018-03-12 19:52:23 +08001625 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
Alex Deuchera1255102016-10-13 17:41:13 -04001626 if (adev->enable_virtual_display)
Alex Deucher2990a1f2017-12-15 16:18:00 -05001627 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Harry Wentland45622362017-09-12 15:58:20 -04001628#if defined(CONFIG_DRM_AMD_DC)
1629 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -05001630 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Harry Wentland45622362017-09-12 15:58:20 -04001631#endif
Alex Deuchera1255102016-10-13 17:41:13 -04001632 else
Alex Deucher2990a1f2017-12-15 16:18:00 -05001633 amdgpu_device_ip_block_add(adev, &dce_v11_2_ip_block);
1634 amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
1635 amdgpu_device_ip_block_add(adev, &sdma_v3_1_ip_block);
1636 amdgpu_device_ip_block_add(adev, &uvd_v6_3_ip_block);
1637 amdgpu_device_ip_block_add(adev, &vce_v3_4_ip_block);
Alex Deuchera1255102016-10-13 17:41:13 -04001638 break;
1639 case CHIP_CARRIZO:
Alex Deucher2990a1f2017-12-15 16:18:00 -05001640 amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
1641 amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
1642 amdgpu_device_ip_block_add(adev, &cz_ih_ip_block);
Rex Zhub9050902018-03-12 19:52:23 +08001643 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
Alex Deuchera1255102016-10-13 17:41:13 -04001644 if (adev->enable_virtual_display)
Alex Deucher2990a1f2017-12-15 16:18:00 -05001645 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Harry Wentland45622362017-09-12 15:58:20 -04001646#if defined(CONFIG_DRM_AMD_DC)
1647 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -05001648 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Harry Wentland45622362017-09-12 15:58:20 -04001649#endif
Alex Deuchera1255102016-10-13 17:41:13 -04001650 else
Alex Deucher2990a1f2017-12-15 16:18:00 -05001651 amdgpu_device_ip_block_add(adev, &dce_v11_0_ip_block);
1652 amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
1653 amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
1654 amdgpu_device_ip_block_add(adev, &uvd_v6_0_ip_block);
1655 amdgpu_device_ip_block_add(adev, &vce_v3_1_ip_block);
Alex Deuchera1255102016-10-13 17:41:13 -04001656#if defined(CONFIG_DRM_AMD_ACP)
Alex Deucher2990a1f2017-12-15 16:18:00 -05001657 amdgpu_device_ip_block_add(adev, &acp_ip_block);
Alex Deuchera1255102016-10-13 17:41:13 -04001658#endif
1659 break;
1660 case CHIP_STONEY:
Alex Deucher2990a1f2017-12-15 16:18:00 -05001661 amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
1662 amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
1663 amdgpu_device_ip_block_add(adev, &cz_ih_ip_block);
Rex Zhub9050902018-03-12 19:52:23 +08001664 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
Alex Deuchera1255102016-10-13 17:41:13 -04001665 if (adev->enable_virtual_display)
Alex Deucher2990a1f2017-12-15 16:18:00 -05001666 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
Harry Wentland45622362017-09-12 15:58:20 -04001667#if defined(CONFIG_DRM_AMD_DC)
1668 else if (amdgpu_device_has_dc_support(adev))
Alex Deucher2990a1f2017-12-15 16:18:00 -05001669 amdgpu_device_ip_block_add(adev, &dm_ip_block);
Harry Wentland45622362017-09-12 15:58:20 -04001670#endif
Alex Deuchera1255102016-10-13 17:41:13 -04001671 else
Alex Deucher2990a1f2017-12-15 16:18:00 -05001672 amdgpu_device_ip_block_add(adev, &dce_v11_0_ip_block);
1673 amdgpu_device_ip_block_add(adev, &gfx_v8_1_ip_block);
1674 amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
1675 amdgpu_device_ip_block_add(adev, &uvd_v6_2_ip_block);
1676 amdgpu_device_ip_block_add(adev, &vce_v3_4_ip_block);
Alex Deuchera1255102016-10-13 17:41:13 -04001677#if defined(CONFIG_DRM_AMD_ACP)
Alex Deucher2990a1f2017-12-15 16:18:00 -05001678 amdgpu_device_ip_block_add(adev, &acp_ip_block);
Alex Deuchera1255102016-10-13 17:41:13 -04001679#endif
1680 break;
1681 default:
1682 /* FIXME: not supported yet */
1683 return -EINVAL;
1684 }
1685
1686 return 0;
1687}