blob: edcdfa366452b7ce34b4acb6e622c3402c7fdb23 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001#ifndef B43_H_
2#define B43_H_
3
4#include <linux/kernel.h>
5#include <linux/spinlock.h>
6#include <linux/interrupt.h>
7#include <linux/hw_random.h>
8#include <linux/ssb/ssb.h>
9#include <net/mac80211.h>
10
11#include "debugfs.h"
12#include "leds.h"
Michael Buesch8e9f7522007-09-27 21:35:34 +020013#include "rfkill.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040014#include "lo.h"
15#include "phy.h"
16
Michael Buesch26bc7832008-02-09 00:18:35 +010017
18/* The unique identifier of the firmware that's officially supported by
19 * this driver version. */
20#define B43_SUPPORTED_FIRMWARE_ID "FW13"
21
22
Michael Buesche4d6b792007-09-18 15:39:42 -040023#ifdef CONFIG_B43_DEBUG
24# define B43_DEBUG 1
25#else
26# define B43_DEBUG 0
27#endif
28
29#define B43_RX_MAX_SSI 60
30
31/* MMIO offsets */
32#define B43_MMIO_DMA0_REASON 0x20
33#define B43_MMIO_DMA0_IRQ_MASK 0x24
34#define B43_MMIO_DMA1_REASON 0x28
35#define B43_MMIO_DMA1_IRQ_MASK 0x2C
36#define B43_MMIO_DMA2_REASON 0x30
37#define B43_MMIO_DMA2_IRQ_MASK 0x34
38#define B43_MMIO_DMA3_REASON 0x38
39#define B43_MMIO_DMA3_IRQ_MASK 0x3C
40#define B43_MMIO_DMA4_REASON 0x40
41#define B43_MMIO_DMA4_IRQ_MASK 0x44
42#define B43_MMIO_DMA5_REASON 0x48
43#define B43_MMIO_DMA5_IRQ_MASK 0x4C
Michael Bueschaa6c7ae2007-12-26 16:26:36 +010044#define B43_MMIO_MACCTL 0x120 /* MAC control */
45#define B43_MMIO_MACCMD 0x124 /* MAC command */
Michael Buesche4d6b792007-09-18 15:39:42 -040046#define B43_MMIO_GEN_IRQ_REASON 0x128
47#define B43_MMIO_GEN_IRQ_MASK 0x12C
48#define B43_MMIO_RAM_CONTROL 0x130
49#define B43_MMIO_RAM_DATA 0x134
50#define B43_MMIO_PS_STATUS 0x140
51#define B43_MMIO_RADIO_HWENABLED_HI 0x158
52#define B43_MMIO_SHM_CONTROL 0x160
53#define B43_MMIO_SHM_DATA 0x164
54#define B43_MMIO_SHM_DATA_UNALIGNED 0x166
55#define B43_MMIO_XMITSTAT_0 0x170
56#define B43_MMIO_XMITSTAT_1 0x174
57#define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
58#define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
Michael Bueschf3dd3fc2007-12-22 21:56:30 +010059#define B43_MMIO_TSF_CFP_REP 0x188
60#define B43_MMIO_TSF_CFP_START 0x18C
61#define B43_MMIO_TSF_CFP_MAXDUR 0x190
Michael Buesche4d6b792007-09-18 15:39:42 -040062
63/* 32-bit DMA */
64#define B43_MMIO_DMA32_BASE0 0x200
65#define B43_MMIO_DMA32_BASE1 0x220
66#define B43_MMIO_DMA32_BASE2 0x240
67#define B43_MMIO_DMA32_BASE3 0x260
68#define B43_MMIO_DMA32_BASE4 0x280
69#define B43_MMIO_DMA32_BASE5 0x2A0
70/* 64-bit DMA */
71#define B43_MMIO_DMA64_BASE0 0x200
72#define B43_MMIO_DMA64_BASE1 0x240
73#define B43_MMIO_DMA64_BASE2 0x280
74#define B43_MMIO_DMA64_BASE3 0x2C0
75#define B43_MMIO_DMA64_BASE4 0x300
76#define B43_MMIO_DMA64_BASE5 0x340
Michael Buesche4d6b792007-09-18 15:39:42 -040077
Michael Buesch5100d5a2008-03-29 21:01:16 +010078/* PIO on core rev < 11 */
79#define B43_MMIO_PIO_BASE0 0x300
80#define B43_MMIO_PIO_BASE1 0x310
81#define B43_MMIO_PIO_BASE2 0x320
82#define B43_MMIO_PIO_BASE3 0x330
83#define B43_MMIO_PIO_BASE4 0x340
84#define B43_MMIO_PIO_BASE5 0x350
85#define B43_MMIO_PIO_BASE6 0x360
86#define B43_MMIO_PIO_BASE7 0x370
87/* PIO on core rev >= 11 */
88#define B43_MMIO_PIO11_BASE0 0x200
89#define B43_MMIO_PIO11_BASE1 0x240
90#define B43_MMIO_PIO11_BASE2 0x280
91#define B43_MMIO_PIO11_BASE3 0x2C0
92#define B43_MMIO_PIO11_BASE4 0x300
93#define B43_MMIO_PIO11_BASE5 0x340
94
Michael Buesche4d6b792007-09-18 15:39:42 -040095#define B43_MMIO_PHY_VER 0x3E0
96#define B43_MMIO_PHY_RADIO 0x3E2
97#define B43_MMIO_PHY0 0x3E6
98#define B43_MMIO_ANTENNA 0x3E8
99#define B43_MMIO_CHANNEL 0x3F0
100#define B43_MMIO_CHANNEL_EXT 0x3F4
101#define B43_MMIO_RADIO_CONTROL 0x3F6
102#define B43_MMIO_RADIO_DATA_HIGH 0x3F8
103#define B43_MMIO_RADIO_DATA_LOW 0x3FA
104#define B43_MMIO_PHY_CONTROL 0x3FC
105#define B43_MMIO_PHY_DATA 0x3FE
106#define B43_MMIO_MACFILTER_CONTROL 0x420
107#define B43_MMIO_MACFILTER_DATA 0x422
108#define B43_MMIO_RCMTA_COUNT 0x43C
109#define B43_MMIO_RADIO_HWENABLED_LO 0x49A
110#define B43_MMIO_GPIO_CONTROL 0x49C
111#define B43_MMIO_GPIO_MASK 0x49E
Michael Bueschf3dd3fc2007-12-22 21:56:30 +0100112#define B43_MMIO_TSF_CFP_START_LOW 0x604
113#define B43_MMIO_TSF_CFP_START_HIGH 0x606
Michael Bueschd59f7202008-04-03 18:56:19 +0200114#define B43_MMIO_TSF_CFP_PRETBTT 0x612
Michael Buesche4d6b792007-09-18 15:39:42 -0400115#define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
116#define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
117#define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
118#define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
119#define B43_MMIO_RNG 0x65A
Michael Buesche6f5b932008-03-05 21:18:49 +0100120#define B43_MMIO_IFSCTL 0x688 /* Interframe space control */
121#define B43_MMIO_IFSCTL_USE_EDCF 0x0004
Michael Buesche4d6b792007-09-18 15:39:42 -0400122#define B43_MMIO_POWERUP_DELAY 0x6A8
123
124/* SPROM boardflags_lo values */
125#define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
126#define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
127#define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
128#define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
129#define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
130#define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
131#define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
132#define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
133#define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
134#define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
135#define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
136#define B43_BFL_FEM 0x0800 /* supports the Front End Module */
137#define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
138#define B43_BFL_HGPA 0x2000 /* had high gain PA */
139#define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
140#define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
141
142/* GPIO register offset, in both ChipCommon and PCI core. */
143#define B43_GPIO_CONTROL 0x6c
144
145/* SHM Routing */
146enum {
147 B43_SHM_UCODE, /* Microcode memory */
148 B43_SHM_SHARED, /* Shared memory */
149 B43_SHM_SCRATCH, /* Scratch memory */
150 B43_SHM_HW, /* Internal hardware register */
151 B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
152};
153/* SHM Routing modifiers */
154#define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
155#define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
156#define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
157 B43_SHM_AUTOINC_W)
158
159/* Misc SHM_SHARED offsets */
160#define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
161#define B43_SHM_SH_PCTLWDPOS 0x0008
162#define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
163#define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
164#define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
165#define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
166#define B43_SHM_SH_HOSTFLO 0x005E /* Hostflags for ucode options (low) */
Michael Buesch35f0d352008-02-13 14:31:08 +0100167#define B43_SHM_SH_HOSTFMI 0x0060 /* Hostflags for ucode options (middle) */
168#define B43_SHM_SH_HOSTFHI 0x0062 /* Hostflags for ucode options (high) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400169#define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
170#define B43_SHM_SH_RADAR 0x0066 /* Radar register */
171#define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
172#define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
173#define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
174#define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5Ghz channel */
175#define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
176/* SHM_SHARED TX FIFO variables */
177#define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
178#define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
179#define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
180#define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
181/* SHM_SHARED background noise */
182#define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
183#define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
184#define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
185/* SHM_SHARED crypto engine */
186#define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
187#define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
188#define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
189#define B43_SHM_SH_TKIPTSCTTAK 0x0318
190#define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
191#define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
192/* SHM_SHARED WME variables */
193#define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
194#define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
195#define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
196/* SHM_SHARED powersave mode related */
197#define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
198#define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
199#define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
Michael Buesch280d0e12007-12-26 18:26:17 +0100200/* SHM_SHARED beacon/AP variables */
Michael Buesche4d6b792007-09-18 15:39:42 -0400201#define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
202#define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
203#define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
204#define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
Michael Buesch280d0e12007-12-26 18:26:17 +0100205#define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */
206#define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */
Michael Buesche4d6b792007-09-18 15:39:42 -0400207#define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
208#define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
209#define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
Michael Buesch280d0e12007-12-26 18:26:17 +0100210#define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400211/* SHM_SHARED ACK/CTS control */
212#define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
213/* SHM_SHARED probe response variables */
214#define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
215#define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
216#define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
217#define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
218#define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
219/* SHM_SHARED rate tables */
220#define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
221#define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
222#define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
223#define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
224/* SHM_SHARED microcode soft registers */
225#define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
226#define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
227#define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
228#define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
229#define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
230#define B43_SHM_SH_UCODESTAT_INVALID 0
231#define B43_SHM_SH_UCODESTAT_INIT 1
232#define B43_SHM_SH_UCODESTAT_ACTIVE 2
233#define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
234#define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
235#define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
236#define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
237#define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
238
239/* SHM_SCRATCH offsets */
240#define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
241#define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
242#define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
243#define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
244#define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
245#define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
246#define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
247#define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
248#define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
249#define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
250
251/* Hardware Radio Enable masks */
252#define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
253#define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
254
255/* HostFlags. See b43_hf_read/write() */
Michael Buesch35f0d352008-02-13 14:31:08 +0100256#define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */
257#define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */
258#define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */
259#define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
260#define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */
261#define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
262#define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */
263#define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */
264#define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */
265#define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */
266#define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
267#define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */
268#define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
269#define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */
270#define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */
271#define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */
272#define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */
273#define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */
274#define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */
275#define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
276#define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */
277#define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */
278#define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
279#define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */
280#define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */
281#define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */
282#define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */
283#define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
284#define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */
285#define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
286#define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
287#define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
288#define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
289#define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
290#define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400291
292/* MacFilter offsets. */
293#define B43_MACFILTER_SELF 0x0000
294#define B43_MACFILTER_BSSID 0x0003
295
296/* PowerControl */
297#define B43_PCTL_IN 0xB0
298#define B43_PCTL_OUT 0xB4
299#define B43_PCTL_OUTENABLE 0xB8
300#define B43_PCTL_XTAL_POWERUP 0x40
301#define B43_PCTL_PLL_POWERDOWN 0x80
302
303/* PowerControl Clock Modes */
304#define B43_PCTL_CLK_FAST 0x00
305#define B43_PCTL_CLK_SLOW 0x01
306#define B43_PCTL_CLK_DYNAMIC 0x02
307
308#define B43_PCTL_FORCE_SLOW 0x0800
309#define B43_PCTL_FORCE_PLL 0x1000
310#define B43_PCTL_DYN_XTAL 0x2000
311
312/* PHYVersioning */
313#define B43_PHYTYPE_A 0x00
314#define B43_PHYTYPE_B 0x01
315#define B43_PHYTYPE_G 0x02
Michael Bueschd9871602008-01-02 18:55:53 +0100316#define B43_PHYTYPE_N 0x04
317#define B43_PHYTYPE_LP 0x05
Michael Buesche4d6b792007-09-18 15:39:42 -0400318
319/* PHYRegisters */
320#define B43_PHY_ILT_A_CTRL 0x0072
321#define B43_PHY_ILT_A_DATA1 0x0073
322#define B43_PHY_ILT_A_DATA2 0x0074
323#define B43_PHY_G_LO_CONTROL 0x0810
324#define B43_PHY_ILT_G_CTRL 0x0472
325#define B43_PHY_ILT_G_DATA1 0x0473
326#define B43_PHY_ILT_G_DATA2 0x0474
327#define B43_PHY_A_PCTL 0x007B
328#define B43_PHY_G_PCTL 0x0029
329#define B43_PHY_A_CRS 0x0029
330#define B43_PHY_RADIO_BITFIELD 0x0401
331#define B43_PHY_G_CRS 0x0429
332#define B43_PHY_NRSSILT_CTRL 0x0803
333#define B43_PHY_NRSSILT_DATA 0x0804
334
335/* RadioRegisters */
336#define B43_RADIOCTL_ID 0x01
337
338/* MAC Control bitfield */
339#define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
340#define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
341#define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
342#define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
343#define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
344#define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
345#define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
346#define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
347#define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
348#define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
349#define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
350#define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
351#define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
352#define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
353#define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
354#define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
355#define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
356#define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
357#define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
358#define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
359#define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
360#define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
361#define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
362#define B43_MACCTL_GMODE 0x80000000 /* G Mode */
363
Michael Bueschaa6c7ae2007-12-26 16:26:36 +0100364/* MAC Command bitfield */
365#define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
366#define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
367#define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
368#define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
369#define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
370
Michael Buesch96c755a2008-01-06 00:09:46 +0100371/* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
Michael Buesche4d6b792007-09-18 15:39:42 -0400372#define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
Michael Buesch96c755a2008-01-06 00:09:46 +0100373#define B43_TMSLOW_PHYCLKSPEED 0x00C00000 /* PHY clock speed mask (N-PHY only) */
374#define B43_TMSLOW_PHYCLKSPEED_40MHZ 0x00000000 /* 40 MHz PHY */
375#define B43_TMSLOW_PHYCLKSPEED_80MHZ 0x00400000 /* 80 MHz PHY */
376#define B43_TMSLOW_PHYCLKSPEED_160MHZ 0x00800000 /* 160 MHz PHY */
377#define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400378#define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
379#define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
380#define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
381
Michael Buesch96c755a2008-01-06 00:09:46 +0100382/* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
383#define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
Michael Buesche4d6b792007-09-18 15:39:42 -0400384#define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
Michael Buesch96c755a2008-01-06 00:09:46 +0100385#define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
386#define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400387
388/* Generic-Interrupt reasons. */
389#define B43_IRQ_MAC_SUSPENDED 0x00000001
390#define B43_IRQ_BEACON 0x00000002
391#define B43_IRQ_TBTT_INDI 0x00000004
392#define B43_IRQ_BEACON_TX_OK 0x00000008
393#define B43_IRQ_BEACON_CANCEL 0x00000010
394#define B43_IRQ_ATIM_END 0x00000020
395#define B43_IRQ_PMQ 0x00000040
396#define B43_IRQ_PIO_WORKAROUND 0x00000100
397#define B43_IRQ_MAC_TXERR 0x00000200
398#define B43_IRQ_PHY_TXERR 0x00000800
399#define B43_IRQ_PMEVENT 0x00001000
400#define B43_IRQ_TIMER0 0x00002000
401#define B43_IRQ_TIMER1 0x00004000
402#define B43_IRQ_DMA 0x00008000
403#define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
404#define B43_IRQ_CCA_MEASURE_OK 0x00020000
405#define B43_IRQ_NOISESAMPLE_OK 0x00040000
406#define B43_IRQ_UCODE_DEBUG 0x08000000
407#define B43_IRQ_RFKILL 0x10000000
408#define B43_IRQ_TX_OK 0x20000000
409#define B43_IRQ_PHY_G_CHANGED 0x40000000
410#define B43_IRQ_TIMEOUT 0x80000000
411
412#define B43_IRQ_ALL 0xFFFFFFFF
Michael Buesche40ac412008-04-25 21:10:54 +0200413#define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \
Michael Buesche4d6b792007-09-18 15:39:42 -0400414 B43_IRQ_ATIM_END | \
415 B43_IRQ_PMQ | \
416 B43_IRQ_MAC_TXERR | \
417 B43_IRQ_PHY_TXERR | \
418 B43_IRQ_DMA | \
419 B43_IRQ_TXFIFO_FLUSH_OK | \
420 B43_IRQ_NOISESAMPLE_OK | \
421 B43_IRQ_UCODE_DEBUG | \
422 B43_IRQ_RFKILL | \
423 B43_IRQ_TX_OK)
424
Michael Bueschafa83e22008-05-19 23:51:37 +0200425/* The firmware register to fetch the debug-IRQ reason from. */
426#define B43_DEBUGIRQ_REASON_REG 63
Michael Buesche48b0ee2008-05-17 22:44:35 +0200427/* Debug-IRQ reasons. */
428#define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */
429#define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */
430#define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */
Michael Buesch53c06852008-05-20 00:24:36 +0200431#define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */
Michael Buesche48b0ee2008-05-17 22:44:35 +0200432#define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */
433
Michael Buesch53c06852008-05-20 00:24:36 +0200434/* The firmware register that contains the "marker" line. */
435#define B43_MARKER_ID_REG 2
436#define B43_MARKER_LINE_REG 3
437
Michael Bueschafa83e22008-05-19 23:51:37 +0200438/* The firmware register to fetch the panic reason from. */
439#define B43_FWPANIC_REASON_REG 3
440/* Firmware panic reason codes */
441#define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */
442#define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */
443
Michael Buesch9b839a72008-06-20 17:44:02 +0200444/* The firmware register that contains the watchdog counter. */
445#define B43_WATCHDOG_REG 1
Michael Bueschafa83e22008-05-19 23:51:37 +0200446
Michael Buesche4d6b792007-09-18 15:39:42 -0400447/* Device specific rate values.
448 * The actual values defined here are (rate_in_mbps * 2).
449 * Some code depends on this. Don't change it. */
450#define B43_CCK_RATE_1MB 0x02
451#define B43_CCK_RATE_2MB 0x04
452#define B43_CCK_RATE_5MB 0x0B
453#define B43_CCK_RATE_11MB 0x16
454#define B43_OFDM_RATE_6MB 0x0C
455#define B43_OFDM_RATE_9MB 0x12
456#define B43_OFDM_RATE_12MB 0x18
457#define B43_OFDM_RATE_18MB 0x24
458#define B43_OFDM_RATE_24MB 0x30
459#define B43_OFDM_RATE_36MB 0x48
460#define B43_OFDM_RATE_48MB 0x60
461#define B43_OFDM_RATE_54MB 0x6C
462/* Convert a b43 rate value to a rate in 100kbps */
463#define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
464
465#define B43_DEFAULT_SHORT_RETRY_LIMIT 7
466#define B43_DEFAULT_LONG_RETRY_LIMIT 4
467
Stefano Brivio00e0b8c2007-11-25 11:10:33 +0100468#define B43_PHY_TX_BADNESS_LIMIT 1000
469
Michael Buesche4d6b792007-09-18 15:39:42 -0400470/* Max size of a security key */
471#define B43_SEC_KEYSIZE 16
472/* Security algorithms. */
473enum {
474 B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
475 B43_SEC_ALGO_WEP40,
476 B43_SEC_ALGO_TKIP,
477 B43_SEC_ALGO_AES,
478 B43_SEC_ALGO_WEP104,
479 B43_SEC_ALGO_AES_LEGACY,
480};
481
482struct b43_dmaring;
Michael Buesche4d6b792007-09-18 15:39:42 -0400483
484/* The firmware file header */
485#define B43_FW_TYPE_UCODE 'u'
486#define B43_FW_TYPE_PCM 'p'
487#define B43_FW_TYPE_IV 'i'
488struct b43_fw_header {
489 /* File type */
490 u8 type;
491 /* File format version */
492 u8 ver;
493 u8 __padding[2];
494 /* Size of the data. For ucode and PCM this is in bytes.
495 * For IV this is number-of-ivs. */
496 __be32 size;
497} __attribute__((__packed__));
498
499/* Initial Value file format */
500#define B43_IV_OFFSET_MASK 0x7FFF
501#define B43_IV_32BIT 0x8000
502struct b43_iv {
503 __be16 offset_size;
504 union {
505 __be16 d16;
506 __be32 d32;
507 } data __attribute__((__packed__));
508} __attribute__((__packed__));
509
510
Michael Buesche4d6b792007-09-18 15:39:42 -0400511struct b43_phy {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100512 /* Band support flags. */
513 bool supports_2ghz;
514 bool supports_5ghz;
515
Michael Buesche4d6b792007-09-18 15:39:42 -0400516 /* GMODE bit enabled? */
517 bool gmode;
Michael Buesche4d6b792007-09-18 15:39:42 -0400518
519 /* Analog Type */
520 u8 analog;
521 /* B43_PHYTYPE_ */
522 u8 type;
523 /* PHY revision number. */
524 u8 rev;
525
526 /* Radio versioning */
527 u16 radio_manuf; /* Radio manufacturer */
528 u16 radio_ver; /* Radio version */
529 u8 radio_rev; /* Radio revision */
530
Michael Buesche4d6b792007-09-18 15:39:42 -0400531 bool dyn_tssi_tbl; /* tssi2dbm is kmalloc()ed. */
532
533 /* ACI (adjacent channel interference) flags. */
534 bool aci_enable;
535 bool aci_wlan_automatic;
536 bool aci_hw_rssi;
537
Michael Bueschfda9abc2007-09-20 22:14:18 +0200538 /* Radio switched on/off */
539 bool radio_on;
540 struct {
541 /* Values saved when turning the radio off.
542 * They are needed when turning it on again. */
543 bool valid;
544 u16 rfover;
545 u16 rfoverval;
546 } radio_off_context;
547
Michael Buesche4d6b792007-09-18 15:39:42 -0400548 u16 minlowsig[2];
549 u16 minlowsigpos[2];
550
551 /* TSSI to dBm table in use */
552 const s8 *tssi2dbm;
553 /* Target idle TSSI */
554 int tgt_idle_tssi;
555 /* Current idle TSSI */
556 int cur_idle_tssi;
557
558 /* LocalOscillator control values. */
559 struct b43_txpower_lo_control *lo_control;
560 /* Values from b43_calc_loopback_gain() */
561 s16 max_lb_gain; /* Maximum Loopback gain in hdB */
562 s16 trsw_rx_gain; /* TRSW RX gain in hdB */
563 s16 lna_lod_gain; /* LNA lod */
564 s16 lna_gain; /* LNA */
565 s16 pga_gain; /* PGA */
566
Michael Buesche4d6b792007-09-18 15:39:42 -0400567 /* Desired TX power level (in dBm).
568 * This is set by the user and adjusted in b43_phy_xmitpower(). */
569 u8 power_level;
570 /* A-PHY TX Power control value. */
571 u16 txpwr_offset;
572
573 /* Current TX power level attenuation control values */
574 struct b43_bbatt bbatt;
575 struct b43_rfatt rfatt;
576 u8 tx_control; /* B43_TXCTL_XXX */
Michael Bueschf31800d2008-01-09 19:08:49 +0100577
Michael Buesche4d6b792007-09-18 15:39:42 -0400578 /* Hardware Power Control enabled? */
579 bool hardware_power_control;
580
581 /* Current Interference Mitigation mode */
582 int interfmode;
583 /* Stack of saved values from the Interference Mitigation code.
584 * Each value in the stack is layed out as follows:
585 * bit 0-11: offset
586 * bit 12-15: register ID
587 * bit 16-32: value
588 * register ID is: 0x1 PHY, 0x2 Radio, 0x3 ILT
589 */
590#define B43_INTERFSTACK_SIZE 26
591 u32 interfstack[B43_INTERFSTACK_SIZE]; //FIXME: use a data structure
592
593 /* Saved values from the NRSSI Slope calculation */
594 s16 nrssi[2];
595 s32 nrssislope;
596 /* In memory nrssi lookup table. */
597 s8 nrssi_lt[64];
598
599 /* current channel */
600 u8 channel;
601
602 u16 lofcal;
603
604 u16 initval; //FIXME rename?
Stefano Brivio61bca6e2007-11-06 22:49:05 +0100605
Stefano Brivio00e0b8c2007-11-25 11:10:33 +0100606 /* PHY TX errors counter. */
607 atomic_t txerr_cnt;
Michael Buesch8ed7fc42007-12-09 22:34:59 +0100608
609 /* The device does address auto increment for the OFDM tables.
610 * We cache the previously used address here and omit the address
611 * write on the next table access, if possible. */
612 u16 ofdmtab_addr; /* The address currently set in hardware. */
613 enum { /* The last data flow direction. */
614 B43_OFDMTAB_DIRECTION_UNKNOWN = 0,
615 B43_OFDMTAB_DIRECTION_READ,
616 B43_OFDMTAB_DIRECTION_WRITE,
617 } ofdmtab_addr_direction;
Michael Bueschf31800d2008-01-09 19:08:49 +0100618
619#if B43_DEBUG
620 /* Manual TX-power control enabled? */
621 bool manual_txpower_control;
622 /* PHY registers locked by b43_phy_lock()? */
623 bool phy_locked;
624#endif /* B43_DEBUG */
Michael Buesche4d6b792007-09-18 15:39:42 -0400625};
626
627/* Data structures for DMA transmission, per 80211 core. */
628struct b43_dma {
Michael Bueschb27faf82008-03-06 16:32:46 +0100629 struct b43_dmaring *tx_ring_AC_BK; /* Background */
630 struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
631 struct b43_dmaring *tx_ring_AC_VI; /* Video */
632 struct b43_dmaring *tx_ring_AC_VO; /* Voice */
633 struct b43_dmaring *tx_ring_mcast; /* Multicast */
Michael Buesche4d6b792007-09-18 15:39:42 -0400634
Michael Bueschb27faf82008-03-06 16:32:46 +0100635 struct b43_dmaring *rx_ring;
Michael Buesche4d6b792007-09-18 15:39:42 -0400636};
637
Michael Buesch5100d5a2008-03-29 21:01:16 +0100638struct b43_pio_txqueue;
639struct b43_pio_rxqueue;
640
641/* Data structures for PIO transmission, per 80211 core. */
642struct b43_pio {
643 struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
644 struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
645 struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
646 struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
647 struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
648
649 struct b43_pio_rxqueue *rx_queue;
650};
651
Michael Buesche4d6b792007-09-18 15:39:42 -0400652/* Context information for a noise calculation (Link Quality). */
653struct b43_noise_calculation {
Michael Buesche4d6b792007-09-18 15:39:42 -0400654 bool calculation_running;
655 u8 nr_samples;
656 s8 samples[8][4];
657};
658
659struct b43_stats {
660 u8 link_noise;
661 /* Store the last TX/RX times here for updating the leds. */
662 unsigned long last_tx;
663 unsigned long last_rx;
664};
665
666struct b43_key {
667 /* If keyconf is NULL, this key is disabled.
668 * keyconf is a cookie. Don't derefenrence it outside of the set_key
669 * path, because b43 doesn't own it. */
670 struct ieee80211_key_conf *keyconf;
671 u8 algorithm;
672};
673
Michael Buesche6f5b932008-03-05 21:18:49 +0100674/* SHM offsets to the QOS data structures for the 4 different queues. */
675#define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \
676 (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
677#define B43_QOS_BACKGROUND B43_QOS_PARAMS(0)
678#define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1)
679#define B43_QOS_VIDEO B43_QOS_PARAMS(2)
680#define B43_QOS_VOICE B43_QOS_PARAMS(3)
681
682/* QOS parameter hardware data structure offsets. */
683#define B43_NR_QOSPARAMS 22
684enum {
685 B43_QOSPARAM_TXOP = 0,
686 B43_QOSPARAM_CWMIN,
687 B43_QOSPARAM_CWMAX,
688 B43_QOSPARAM_CWCUR,
689 B43_QOSPARAM_AIFS,
690 B43_QOSPARAM_BSLOTS,
691 B43_QOSPARAM_REGGAP,
692 B43_QOSPARAM_STATUS,
693};
694
695/* QOS parameters for a queue. */
696struct b43_qos_params {
697 /* The QOS parameters */
698 struct ieee80211_tx_queue_params p;
699 /* Does this need to get uploaded to hardware? */
700 bool need_hw_update;
701};
702
Michael Buesche4d6b792007-09-18 15:39:42 -0400703struct b43_wldev;
704
705/* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
706struct b43_wl {
707 /* Pointer to the active wireless device on this chip */
708 struct b43_wldev *current_dev;
709 /* Pointer to the ieee80211 hardware data structure */
710 struct ieee80211_hw *hw;
711
Michael Buesche4d6b792007-09-18 15:39:42 -0400712 struct mutex mutex;
Michael Buesch280d0e12007-12-26 18:26:17 +0100713 spinlock_t irq_lock;
Michael Buesch21a75d72008-04-25 19:29:08 +0200714 /* R/W lock for data transmission.
715 * Transmissions on 2+ queues can run concurrently, but somebody else
716 * might sync with TX by write_lock_irqsave()'ing. */
717 rwlock_t tx_lock;
Michael Buesch280d0e12007-12-26 18:26:17 +0100718 /* Lock for LEDs access. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400719 spinlock_t leds_lock;
Michael Buesch280d0e12007-12-26 18:26:17 +0100720 /* Lock for SHM access. */
721 spinlock_t shm_lock;
Michael Buesche4d6b792007-09-18 15:39:42 -0400722
723 /* We can only have one operating interface (802.11 core)
724 * at a time. General information about this interface follows.
725 */
726
Johannes Berg32bfd352007-12-19 01:31:26 +0100727 struct ieee80211_vif *vif;
Michael Buesche4d6b792007-09-18 15:39:42 -0400728 /* The MAC address of the operating interface. */
729 u8 mac_addr[ETH_ALEN];
730 /* Current BSSID */
731 u8 bssid[ETH_ALEN];
732 /* Interface type. (IEEE80211_IF_TYPE_XXX) */
733 int if_type;
Michael Buesche4d6b792007-09-18 15:39:42 -0400734 /* Is the card operating in AP, STA or IBSS mode? */
735 bool operating;
Johannes Berg4150c572007-09-17 01:29:23 -0400736 /* filter flags */
737 unsigned int filter_flags;
Michael Buesche4d6b792007-09-18 15:39:42 -0400738 /* Stats about the wireless interface */
739 struct ieee80211_low_level_stats ieee_stats;
740
741 struct hwrng rng;
742 u8 rng_initialized;
743 char rng_name[30 + 1];
744
Michael Buesch8e9f7522007-09-27 21:35:34 +0200745 /* The RF-kill button */
746 struct b43_rfkill rfkill;
747
Michael Buesche4d6b792007-09-18 15:39:42 -0400748 /* List of all wireless devices on this chip */
749 struct list_head devlist;
750 u8 nr_devs;
Johannes Bergd42ce842007-11-23 14:50:51 +0100751
752 bool radiotap_enabled;
Michael Buesche66fee62007-12-26 17:47:10 +0100753
754 /* The beacon we are currently using (AP or IBSS mode).
755 * This beacon stuff is protected by the irq_lock. */
756 struct sk_buff *current_beacon;
757 bool beacon0_uploaded;
758 bool beacon1_uploaded;
Michael Buesch6b4bec02008-05-20 12:16:28 +0200759 bool beacon_templates_virgin; /* Never wrote the templates? */
Michael Buescha82d9922008-04-04 21:40:06 +0200760 struct work_struct beacon_update_trigger;
Michael Buesche6f5b932008-03-05 21:18:49 +0100761
762 /* The current QOS parameters for the 4 queues.
763 * This is protected by the irq_lock. */
764 struct b43_qos_params qos_params[4];
765 /* Workqueue for updating QOS parameters in hardware. */
766 struct work_struct qos_update_work;
Michael Buesche4d6b792007-09-18 15:39:42 -0400767};
768
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100769/* In-memory representation of a cached microcode file. */
770struct b43_firmware_file {
771 const char *filename;
772 const struct firmware *data;
773};
774
Michael Buesche4d6b792007-09-18 15:39:42 -0400775/* Pointers to the firmware data and meta information about it. */
776struct b43_firmware {
777 /* Microcode */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100778 struct b43_firmware_file ucode;
Michael Buesche4d6b792007-09-18 15:39:42 -0400779 /* PCM code */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100780 struct b43_firmware_file pcm;
Michael Buesche4d6b792007-09-18 15:39:42 -0400781 /* Initial MMIO values for the firmware */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100782 struct b43_firmware_file initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -0400783 /* Initial MMIO values for the firmware, band-specific */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100784 struct b43_firmware_file initvals_band;
785
Michael Buesche4d6b792007-09-18 15:39:42 -0400786 /* Firmware revision */
787 u16 rev;
788 /* Firmware patchlevel */
789 u16 patch;
Michael Buesche48b0ee2008-05-17 22:44:35 +0200790
791 /* Set to true, if we are using an opensource firmware. */
792 bool opensource;
Michael Buesch68217832008-05-17 23:43:57 +0200793 /* Set to true, if the core needs a PCM firmware, but
794 * we failed to load one. This is always false for
795 * core rev > 10, as these don't need PCM firmware. */
796 bool pcm_request_failed;
Michael Buesche4d6b792007-09-18 15:39:42 -0400797};
798
799/* Device (802.11 core) initialization status. */
800enum {
801 B43_STAT_UNINIT = 0, /* Uninitialized. */
802 B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
803 B43_STAT_STARTED = 2, /* Up and running. */
804};
805#define b43_status(wldev) atomic_read(&(wldev)->__init_status)
806#define b43_set_status(wldev, stat) do { \
807 atomic_set(&(wldev)->__init_status, (stat)); \
808 smp_wmb(); \
809 } while (0)
810
811/* XXX--- HOW LOCKING WORKS IN B43 ---XXX
812 *
813 * You should always acquire both, wl->mutex and wl->irq_lock unless:
814 * - You don't need to acquire wl->irq_lock, if the interface is stopped.
815 * - You don't need to acquire wl->mutex in the IRQ handler, IRQ tasklet
816 * and packet TX path (and _ONLY_ there.)
817 */
818
819/* Data structure for one wireless device (802.11 core) */
820struct b43_wldev {
821 struct ssb_device *dev;
822 struct b43_wl *wl;
823
824 /* The device initialization status.
825 * Use b43_status() to query. */
826 atomic_t __init_status;
827 /* Saved init status for handling suspend. */
828 int suspend_init_status;
829
Michael Buesche4d6b792007-09-18 15:39:42 -0400830 bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
Michael Bueschaa6c7ae2007-12-26 16:26:36 +0100831 bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400832 bool short_slot; /* TRUE, if short slot timing is enabled. */
833 bool radio_hw_enable; /* saved state of radio hardware enabled state */
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -0800834 bool suspend_in_progress; /* TRUE, if we are in a suspend/resume cycle */
Michael Buesche4d6b792007-09-18 15:39:42 -0400835
836 /* PHY/Radio device. */
837 struct b43_phy phy;
Michael Buesch03b29772007-12-26 14:41:30 +0100838
Michael Buesch5100d5a2008-03-29 21:01:16 +0100839 union {
840 /* DMA engines. */
841 struct b43_dma dma;
842 /* PIO engines. */
843 struct b43_pio pio;
844 };
845 /* Use b43_using_pio_transfers() to check whether we are using
846 * DMA or PIO data transfers. */
847 bool __using_pio_transfers;
Michael Buesche4d6b792007-09-18 15:39:42 -0400848
849 /* Various statistics about the physical device. */
850 struct b43_stats stats;
851
Michael Buesch21954c32007-09-27 15:31:40 +0200852 /* The device LEDs. */
853 struct b43_led led_tx;
854 struct b43_led led_rx;
855 struct b43_led led_assoc;
Michael Buesch8e9f7522007-09-27 21:35:34 +0200856 struct b43_led led_radio;
Michael Buesche4d6b792007-09-18 15:39:42 -0400857
858 /* Reason code of the last interrupt. */
859 u32 irq_reason;
860 u32 dma_reason[6];
861 /* saved irq enable/disable state bitfield. */
862 u32 irq_savedstate;
863 /* Link Quality calculation context. */
864 struct b43_noise_calculation noisecalc;
865 /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
866 int mac_suspended;
867
868 /* Interrupt Service Routine tasklet (bottom-half) */
869 struct tasklet_struct isr_tasklet;
870
871 /* Periodic tasks */
872 struct delayed_work periodic_work;
873 unsigned int periodic_state;
874
875 struct work_struct restart_work;
876
877 /* encryption/decryption */
878 u16 ktp; /* Key table pointer */
879 u8 max_nr_keys;
880 struct b43_key key[58];
881
Michael Buesche4d6b792007-09-18 15:39:42 -0400882 /* Firmware data */
883 struct b43_firmware fw;
884
885 /* Devicelist in struct b43_wl (all 802.11 cores) */
886 struct list_head list;
887
888 /* Debugging stuff follows. */
889#ifdef CONFIG_B43_DEBUG
890 struct b43_dfsentry *dfsentry;
891#endif
892};
893
894static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
895{
896 return hw->priv;
897}
898
Michael Buesche4d6b792007-09-18 15:39:42 -0400899static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
900{
901 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
902 return ssb_get_drvdata(ssb_dev);
903}
904
905/* Is the device operating in a specified mode (IEEE80211_IF_TYPE_XXX). */
906static inline int b43_is_mode(struct b43_wl *wl, int type)
907{
Michael Buesche4d6b792007-09-18 15:39:42 -0400908 return (wl->operating && wl->if_type == type);
909}
910
911static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
912{
913 return ssb_read16(dev->dev, offset);
914}
915
916static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
917{
918 ssb_write16(dev->dev, offset, value);
919}
920
921static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
922{
923 return ssb_read32(dev->dev, offset);
924}
925
926static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
927{
928 ssb_write32(dev->dev, offset, value);
929}
930
Michael Buesch5100d5a2008-03-29 21:01:16 +0100931static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
932{
933#ifdef CONFIG_B43_PIO
934 return dev->__using_pio_transfers;
935#else
936 return 0;
937#endif
938}
939
940#ifdef CONFIG_B43_FORCE_PIO
941# define B43_FORCE_PIO 1
942#else
943# define B43_FORCE_PIO 0
944#endif
945
946
Michael Buesche4d6b792007-09-18 15:39:42 -0400947/* Message printing */
948void b43info(struct b43_wl *wl, const char *fmt, ...)
949 __attribute__ ((format(printf, 2, 3)));
950void b43err(struct b43_wl *wl, const char *fmt, ...)
951 __attribute__ ((format(printf, 2, 3)));
952void b43warn(struct b43_wl *wl, const char *fmt, ...)
953 __attribute__ ((format(printf, 2, 3)));
954#if B43_DEBUG
955void b43dbg(struct b43_wl *wl, const char *fmt, ...)
956 __attribute__ ((format(printf, 2, 3)));
957#else /* DEBUG */
958# define b43dbg(wl, fmt...) do { /* nothing */ } while (0)
959#endif /* DEBUG */
960
961/* A WARN_ON variant that vanishes when b43 debugging is disabled.
962 * This _also_ evaluates the arg with debugging disabled. */
963#if B43_DEBUG
964# define B43_WARN_ON(x) WARN_ON(x)
965#else
966static inline bool __b43_warn_on_dummy(bool x) { return x; }
967# define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
968#endif
969
Michael Buesche4d6b792007-09-18 15:39:42 -0400970/* Convert an integer to a Q5.2 value */
971#define INT_TO_Q52(i) ((i) << 2)
972/* Convert a Q5.2 value to an integer (precision loss!) */
973#define Q52_TO_INT(q52) ((q52) >> 2)
974/* Macros for printing a value in Q5.2 format */
975#define Q52_FMT "%u.%u"
976#define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
977
978#endif /* B43_H_ */