blob: ae74614baeb27cec34060a2adfa7e6ed70e41694 [file] [log] [blame]
Yaniv Gardica14ab52015-01-15 16:32:38 +02001/*
2 * Copyright (c) 2013-2015, Linux Foundation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14
15#include "phy-qcom-ufs-qmp-14nm.h"
16
17#define UFS_PHY_NAME "ufs_phy_qmp_14nm"
18#define UFS_PHY_VDDA_PHY_UV (925000)
19
20static
21int ufs_qcom_phy_qmp_14nm_phy_calibrate(struct ufs_qcom_phy *ufs_qcom_phy,
22 bool is_rate_B)
23{
24 int tbl_size_A = ARRAY_SIZE(phy_cal_table_rate_A);
25 int tbl_size_B = ARRAY_SIZE(phy_cal_table_rate_B);
26 int err;
27
28 err = ufs_qcom_phy_calibrate(ufs_qcom_phy, phy_cal_table_rate_A,
29 tbl_size_A, phy_cal_table_rate_B, tbl_size_B, is_rate_B);
30
31 if (err)
32 dev_err(ufs_qcom_phy->dev,
33 "%s: ufs_qcom_phy_calibrate() failed %d\n",
34 __func__, err);
35 return err;
36}
37
38static
39void ufs_qcom_phy_qmp_14nm_advertise_quirks(struct ufs_qcom_phy *phy_common)
40{
41 phy_common->quirks =
42 UFS_QCOM_PHY_QUIRK_HIBERN8_EXIT_AFTER_PHY_PWR_COLLAPSE;
43}
44
45static int ufs_qcom_phy_qmp_14nm_init(struct phy *generic_phy)
46{
Vivek Gautam9c7ce692016-11-08 15:37:47 +053047 return 0;
Yaniv Gardica14ab52015-01-15 16:32:38 +020048}
49
50static
51void ufs_qcom_phy_qmp_14nm_power_control(struct ufs_qcom_phy *phy, bool val)
52{
53 writel_relaxed(val ? 0x1 : 0x0, phy->mmio + UFS_PHY_POWER_DOWN_CONTROL);
54 /*
55 * Before any transactions involving PHY, ensure PHY knows
56 * that it's analog rail is powered ON (or OFF).
57 */
58 mb();
59}
60
61static inline
62void ufs_qcom_phy_qmp_14nm_set_tx_lane_enable(struct ufs_qcom_phy *phy, u32 val)
63{
64 /*
65 * 14nm PHY does not have TX_LANE_ENABLE register.
66 * Implement this function so as not to propagate error to caller.
67 */
68}
69
70static inline void ufs_qcom_phy_qmp_14nm_start_serdes(struct ufs_qcom_phy *phy)
71{
72 u32 tmp;
73
74 tmp = readl_relaxed(phy->mmio + UFS_PHY_PHY_START);
75 tmp &= ~MASK_SERDES_START;
76 tmp |= (1 << OFFSET_SERDES_START);
77 writel_relaxed(tmp, phy->mmio + UFS_PHY_PHY_START);
78 /* Ensure register value is committed */
79 mb();
80}
81
82static int ufs_qcom_phy_qmp_14nm_is_pcs_ready(struct ufs_qcom_phy *phy_common)
83{
84 int err = 0;
85 u32 val;
86
87 err = readl_poll_timeout(phy_common->mmio + UFS_PHY_PCS_READY_STATUS,
88 val, (val & MASK_PCS_READY), 10, 1000000);
89 if (err)
90 dev_err(phy_common->dev, "%s: poll for pcs failed err = %d\n",
91 __func__, err);
92 return err;
93}
94
Axel Lin4a9e5ca2015-07-15 15:33:51 +080095static const struct phy_ops ufs_qcom_phy_qmp_14nm_phy_ops = {
Yaniv Gardica14ab52015-01-15 16:32:38 +020096 .init = ufs_qcom_phy_qmp_14nm_init,
97 .exit = ufs_qcom_phy_exit,
98 .power_on = ufs_qcom_phy_power_on,
99 .power_off = ufs_qcom_phy_power_off,
100 .owner = THIS_MODULE,
101};
102
103static struct ufs_qcom_phy_specific_ops phy_14nm_ops = {
104 .calibrate_phy = ufs_qcom_phy_qmp_14nm_phy_calibrate,
105 .start_serdes = ufs_qcom_phy_qmp_14nm_start_serdes,
106 .is_physical_coding_sublayer_ready = ufs_qcom_phy_qmp_14nm_is_pcs_ready,
107 .set_tx_lane_enable = ufs_qcom_phy_qmp_14nm_set_tx_lane_enable,
108 .power_control = ufs_qcom_phy_qmp_14nm_power_control,
109};
110
111static int ufs_qcom_phy_qmp_14nm_probe(struct platform_device *pdev)
112{
113 struct device *dev = &pdev->dev;
114 struct phy *generic_phy;
115 struct ufs_qcom_phy_qmp_14nm *phy;
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530116 struct ufs_qcom_phy *phy_common;
Yaniv Gardica14ab52015-01-15 16:32:38 +0200117 int err = 0;
118
119 phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
120 if (!phy) {
Yaniv Gardica14ab52015-01-15 16:32:38 +0200121 err = -ENOMEM;
122 goto out;
123 }
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530124 phy_common = &phy->common_cfg;
Yaniv Gardica14ab52015-01-15 16:32:38 +0200125
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530126 generic_phy = ufs_qcom_phy_generic_probe(pdev, phy_common,
Yaniv Gardica14ab52015-01-15 16:32:38 +0200127 &ufs_qcom_phy_qmp_14nm_phy_ops, &phy_14nm_ops);
128
129 if (!generic_phy) {
130 dev_err(dev, "%s: ufs_qcom_phy_generic_probe() failed\n",
131 __func__);
132 err = -EIO;
133 goto out;
134 }
135
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530136 err = ufs_qcom_phy_init_clks(phy_common);
137 if (err) {
138 dev_err(phy_common->dev,
139 "%s: ufs_qcom_phy_init_clks() failed %d\n",
140 __func__, err);
141 goto out;
142 }
143
144 err = ufs_qcom_phy_init_vregulators(phy_common);
145 if (err) {
146 dev_err(phy_common->dev,
147 "%s: ufs_qcom_phy_init_vregulators() failed %d\n",
148 __func__, err);
149 goto out;
150 }
151 phy_common->vdda_phy.max_uV = UFS_PHY_VDDA_PHY_UV;
152 phy_common->vdda_phy.min_uV = UFS_PHY_VDDA_PHY_UV;
153
154 ufs_qcom_phy_qmp_14nm_advertise_quirks(phy_common);
155
Yaniv Gardica14ab52015-01-15 16:32:38 +0200156 phy_set_drvdata(generic_phy, phy);
157
Vivek Gautam9c7ce692016-11-08 15:37:47 +0530158 strlcpy(phy_common->name, UFS_PHY_NAME, sizeof(phy_common->name));
Yaniv Gardica14ab52015-01-15 16:32:38 +0200159
160out:
161 return err;
162}
163
Yaniv Gardica14ab52015-01-15 16:32:38 +0200164static const struct of_device_id ufs_qcom_phy_qmp_14nm_of_match[] = {
165 {.compatible = "qcom,ufs-phy-qmp-14nm"},
Vivek Gautame4197372016-11-08 15:37:43 +0530166 {.compatible = "qcom,msm8996-ufs-phy-qmp-14nm"},
Yaniv Gardica14ab52015-01-15 16:32:38 +0200167 {},
168};
169MODULE_DEVICE_TABLE(of, ufs_qcom_phy_qmp_14nm_of_match);
170
171static struct platform_driver ufs_qcom_phy_qmp_14nm_driver = {
172 .probe = ufs_qcom_phy_qmp_14nm_probe,
Yaniv Gardica14ab52015-01-15 16:32:38 +0200173 .driver = {
174 .of_match_table = ufs_qcom_phy_qmp_14nm_of_match,
175 .name = "ufs_qcom_phy_qmp_14nm",
Yaniv Gardica14ab52015-01-15 16:32:38 +0200176 },
177};
178
179module_platform_driver(ufs_qcom_phy_qmp_14nm_driver);
180
181MODULE_DESCRIPTION("Universal Flash Storage (UFS) QCOM PHY QMP 14nm");
182MODULE_LICENSE("GPL v2");