blob: 5a30e4e551a97a6b312098ea6a3aff20d0df1c55 [file] [log] [blame]
Larry Fingerf0eb8562013-03-24 22:06:42 -05001/******************************************************************************
2 *
3 * Copyright(c) 2009-2013 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
Chen, Chien-Chia2a2ac752013-04-02 22:01:55 +080030#include "../wifi.h"
31#include "../efuse.h"
32#include "../base.h"
33#include "../regd.h"
34#include "../cam.h"
35#include "../ps.h"
36#include "../pci.h"
Larry Fingerf0eb8562013-03-24 22:06:42 -050037#include "reg.h"
38#include "def.h"
39#include "phy.h"
40#include "dm.h"
41#include "fw.h"
42#include "led.h"
43#include "hw.h"
Larry Fingerf0eb8562013-03-24 22:06:42 -050044#include "pwrseq.h"
45
46#define LLT_CONFIG 5
47
48static void _rtl88ee_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
49 u8 set_bits, u8 clear_bits)
50{
51 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
52 struct rtl_priv *rtlpriv = rtl_priv(hw);
53
54 rtlpci->reg_bcn_ctrl_val |= set_bits;
55 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
56
57 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
58}
59
60static void _rtl88ee_stop_tx_beacon(struct ieee80211_hw *hw)
61{
62 struct rtl_priv *rtlpriv = rtl_priv(hw);
63 u8 tmp1byte;
64
65 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
66 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
67 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
68 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
69 tmp1byte &= ~(BIT(0));
70 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
71}
72
73static void _rtl88ee_resume_tx_beacon(struct ieee80211_hw *hw)
74{
75 struct rtl_priv *rtlpriv = rtl_priv(hw);
76 u8 tmp1byte;
77
78 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
79 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
80 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
81 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
82 tmp1byte |= BIT(0);
83 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
84}
85
86static void _rtl88ee_enable_bcn_sub_func(struct ieee80211_hw *hw)
87{
88 _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(1));
89}
90
91static void _rtl88ee_return_beacon_queue_skb(struct ieee80211_hw *hw)
92{
93 struct rtl_priv *rtlpriv = rtl_priv(hw);
94 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
95 struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
96
97 while (skb_queue_len(&ring->queue)) {
98 struct rtl_tx_desc *entry = &ring->desc[ring->idx];
99 struct sk_buff *skb = __skb_dequeue(&ring->queue);
100
101 pci_unmap_single(rtlpci->pdev,
102 rtlpriv->cfg->ops->get_desc(
103 (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
104 skb->len, PCI_DMA_TODEVICE);
105 kfree_skb(skb);
106 ring->idx = (ring->idx + 1) % ring->entries;
107 }
108}
109
110static void _rtl88ee_disable_bcn_sub_func(struct ieee80211_hw *hw)
111{
112 _rtl88ee_set_bcn_ctrl_reg(hw, BIT(1), 0);
113}
114
115static void _rtl88ee_set_fw_clock_on(struct ieee80211_hw *hw,
116 u8 rpwm_val, bool need_turn_off_ckk)
117{
118 struct rtl_priv *rtlpriv = rtl_priv(hw);
119 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
120 bool support_remote_wake_up;
121 u32 count = 0, isr_regaddr, content;
122 bool schedule_timer = need_turn_off_ckk;
123
124 rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
125 (u8 *)(&support_remote_wake_up));
126 if (!rtlhal->fw_ready)
127 return;
128 if (!rtlpriv->psc.fw_current_inpsmode)
129 return;
130
131 while (1) {
132 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
133 if (rtlhal->fw_clk_change_in_progress) {
134 while (rtlhal->fw_clk_change_in_progress) {
135 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
136 udelay(100);
137 if (++count > 1000)
138 return;
139 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
140 }
141 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
142 } else {
143 rtlhal->fw_clk_change_in_progress = false;
144 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
Larry Fingerdab3df52013-09-25 12:57:48 -0500145 break;
Larry Fingerf0eb8562013-03-24 22:06:42 -0500146 }
147 }
148
149 if (IS_IN_LOW_POWER_STATE_88E(rtlhal->fw_ps_state)) {
150 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM,
151 (u8 *)(&rpwm_val));
152 if (FW_PS_IS_ACK(rpwm_val)) {
153 isr_regaddr = REG_HISR;
154 content = rtl_read_dword(rtlpriv, isr_regaddr);
155 while (!(content & IMR_CPWM) && (count < 500)) {
156 udelay(50);
157 count++;
158 content = rtl_read_dword(rtlpriv, isr_regaddr);
159 }
160
161 if (content & IMR_CPWM) {
162 rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
163 rtlhal->fw_ps_state = FW_PS_STATE_RF_ON_88E;
164 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
165 "Receive CPWM INT!!! Set pHalData->FwPSState = %X\n",
166 rtlhal->fw_ps_state);
167 }
168 }
169
170 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
171 rtlhal->fw_clk_change_in_progress = false;
172 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
173 if (schedule_timer) {
174 mod_timer(&rtlpriv->works.fw_clockoff_timer,
175 jiffies + MSECS(10));
176 }
177 } else {
178 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
179 rtlhal->fw_clk_change_in_progress = false;
180 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
181 }
182}
183
184static void _rtl88ee_set_fw_clock_off(struct ieee80211_hw *hw,
185 u8 rpwm_val)
186{
187 struct rtl_priv *rtlpriv = rtl_priv(hw);
188 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
189 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
190 struct rtl8192_tx_ring *ring;
191 enum rf_pwrstate rtstate;
192 bool schedule_timer = false;
193 u8 queue;
194
195 if (!rtlhal->fw_ready)
196 return;
197 if (!rtlpriv->psc.fw_current_inpsmode)
198 return;
199 if (!rtlhal->allow_sw_to_change_hwclc)
200 return;
201 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
202 if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
203 return;
204
205 for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
206 ring = &rtlpci->tx_ring[queue];
207 if (skb_queue_len(&ring->queue)) {
208 schedule_timer = true;
209 break;
210 }
211 }
212
213 if (schedule_timer) {
214 mod_timer(&rtlpriv->works.fw_clockoff_timer,
215 jiffies + MSECS(10));
216 return;
217 }
218
219 if (FW_PS_STATE(rtlhal->fw_ps_state) !=
220 FW_PS_STATE_RF_OFF_LOW_PWR_88E) {
221 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
222 if (!rtlhal->fw_clk_change_in_progress) {
223 rtlhal->fw_clk_change_in_progress = true;
224 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
225 rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
226 rtl_write_word(rtlpriv, REG_HISR, 0x0100);
227 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
228 (u8 *)(&rpwm_val));
229 spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
230 rtlhal->fw_clk_change_in_progress = false;
231 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
232 } else {
233 spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
234 mod_timer(&rtlpriv->works.fw_clockoff_timer,
235 jiffies + MSECS(10));
236 }
237 }
238}
239
240static void _rtl88ee_set_fw_ps_rf_on(struct ieee80211_hw *hw)
241{
242 u8 rpwm_val = 0;
243
244 rpwm_val |= (FW_PS_STATE_RF_OFF_88E | FW_PS_ACK);
245 _rtl88ee_set_fw_clock_on(hw, rpwm_val, true);
246}
247
248static void _rtl88ee_set_fw_ps_rf_off_low_power(struct ieee80211_hw *hw)
249{
250 u8 rpwm_val = 0;
251
252 rpwm_val |= FW_PS_STATE_RF_OFF_LOW_PWR_88E;
253 _rtl88ee_set_fw_clock_off(hw, rpwm_val);
254}
255
256void rtl88ee_fw_clk_off_timer_callback(unsigned long data)
257{
258 struct ieee80211_hw *hw = (struct ieee80211_hw *)data;
259
260 _rtl88ee_set_fw_ps_rf_off_low_power(hw);
261}
262
263static void _rtl88ee_fwlps_leave(struct ieee80211_hw *hw)
264{
265 struct rtl_priv *rtlpriv = rtl_priv(hw);
266 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
267 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
268 bool fw_current_inps = false;
269 u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
270
271 if (ppsc->low_power_enable) {
272 rpwm_val = (FW_PS_STATE_ALL_ON_88E|FW_PS_ACK);/* RF on */
273 _rtl88ee_set_fw_clock_on(hw, rpwm_val, false);
274 rtlhal->allow_sw_to_change_hwclc = false;
275 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
276 (u8 *)(&fw_pwrmode));
277 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
278 (u8 *)(&fw_current_inps));
279 } else {
280 rpwm_val = FW_PS_STATE_ALL_ON_88E; /* RF on */
281 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
282 (u8 *)(&rpwm_val));
283 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
284 (u8 *)(&fw_pwrmode));
285 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
286 (u8 *)(&fw_current_inps));
287 }
288}
289
290static void _rtl88ee_fwlps_enter(struct ieee80211_hw *hw)
291{
292 struct rtl_priv *rtlpriv = rtl_priv(hw);
293 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
294 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
295 bool fw_current_inps = true;
296 u8 rpwm_val;
297
298 if (ppsc->low_power_enable) {
299 rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR_88E; /* RF off */
300 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
301 (u8 *)(&fw_current_inps));
302 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
303 (u8 *)(&ppsc->fwctrl_psmode));
304 rtlhal->allow_sw_to_change_hwclc = true;
305 _rtl88ee_set_fw_clock_off(hw, rpwm_val);
306 } else {
307 rpwm_val = FW_PS_STATE_RF_OFF_88E; /* RF off */
308 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
309 (u8 *)(&fw_current_inps));
310 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
311 (u8 *)(&ppsc->fwctrl_psmode));
312 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
313 (u8 *)(&rpwm_val));
314 }
315}
316
317void rtl88ee_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
318{
319 struct rtl_priv *rtlpriv = rtl_priv(hw);
320 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
321 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
322
323 switch (variable) {
324 case HW_VAR_RCR:
325 *((u32 *)(val)) = rtlpci->receive_config;
326 break;
327 case HW_VAR_RF_STATE:
328 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
329 break;
330 case HW_VAR_FWLPS_RF_ON:{
331 enum rf_pwrstate rfstate;
332 u32 val_rcr;
333
334 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
335 (u8 *)(&rfstate));
336 if (rfstate == ERFOFF) {
337 *((bool *)(val)) = true;
338 } else {
339 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
340 val_rcr &= 0x00070000;
341 if (val_rcr)
342 *((bool *)(val)) = false;
343 else
344 *((bool *)(val)) = true;
345 }
346 break;
347 }
348 case HW_VAR_FW_PSMODE_STATUS:
349 *((bool *)(val)) = ppsc->fw_current_inpsmode;
350 break;
351 case HW_VAR_CORRECT_TSF:{
352 u64 tsf;
353 u32 *ptsf_low = (u32 *)&tsf;
354 u32 *ptsf_high = ((u32 *)&tsf) + 1;
355
356 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
357 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
358
359 *((u64 *)(val)) = tsf;
360 break; }
361 default:
362 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
363 "switch case not process %x\n", variable);
364 break;
365 }
366}
367
368void rtl88ee_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
369{
370 struct rtl_priv *rtlpriv = rtl_priv(hw);
371 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
372 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
373 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
374 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
375 u8 idx;
376
377 switch (variable) {
378 case HW_VAR_ETHER_ADDR:
379 for (idx = 0; idx < ETH_ALEN; idx++)
380 rtl_write_byte(rtlpriv, (REG_MACID + idx), val[idx]);
381 break;
382 case HW_VAR_BASIC_RATE:{
383 u16 rate_cfg = ((u16 *)val)[0];
384 u8 rate_index = 0;
385 rate_cfg = rate_cfg & 0x15f;
386 rate_cfg |= 0x01;
387 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
388 rtl_write_byte(rtlpriv, REG_RRSR + 1, (rate_cfg >> 8) & 0xff);
389 while (rate_cfg > 0x1) {
390 rate_cfg = (rate_cfg >> 1);
391 rate_index++;
392 }
393 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, rate_index);
394 break; }
395 case HW_VAR_BSSID:
396 for (idx = 0; idx < ETH_ALEN; idx++)
397 rtl_write_byte(rtlpriv, (REG_BSSID + idx), val[idx]);
398 break;
399 case HW_VAR_SIFS:
400 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
401 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
402
403 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
404 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
405
406 if (!mac->ht_enable)
407 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM, 0x0e0e);
408 else
409 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
410 *((u16 *)val));
411 break;
412 case HW_VAR_SLOT_TIME:{
413 u8 e_aci;
414
415 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
416 "HW_VAR_SLOT_TIME %x\n", val[0]);
417
418 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
419
420 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
421 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
422 (u8 *)(&e_aci));
423 }
424 break; }
425 case HW_VAR_ACK_PREAMBLE:{
426 u8 reg_tmp;
427 u8 short_preamble = (bool) (*(u8 *)val);
428 reg_tmp = rtl_read_byte(rtlpriv, REG_TRXPTCL_CTL+2);
429 if (short_preamble) {
430 reg_tmp |= 0x02;
431 rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
432 } else {
433 reg_tmp |= 0xFD;
434 rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
435 }
436 break; }
437 case HW_VAR_WPA_CONFIG:
438 rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
439 break;
440 case HW_VAR_AMPDU_MIN_SPACE:{
441 u8 min_spacing_to_set;
442 u8 sec_min_space;
443
444 min_spacing_to_set = *((u8 *)val);
445 if (min_spacing_to_set <= 7) {
446 sec_min_space = 0;
447
448 if (min_spacing_to_set < sec_min_space)
449 min_spacing_to_set = sec_min_space;
450
451 mac->min_space_cfg = ((mac->min_space_cfg &
452 0xf8) | min_spacing_to_set);
453
454 *val = min_spacing_to_set;
455
456 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
457 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
458 mac->min_space_cfg);
459
460 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
461 mac->min_space_cfg);
462 }
463 break; }
464 case HW_VAR_SHORTGI_DENSITY:{
465 u8 density_to_set;
466
467 density_to_set = *((u8 *)val);
468 mac->min_space_cfg |= (density_to_set << 3);
469
470 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
471 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
472 mac->min_space_cfg);
473
474 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
475 mac->min_space_cfg);
476 break; }
477 case HW_VAR_AMPDU_FACTOR:{
478 u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
479 u8 factor;
480 u8 *reg = NULL;
481 u8 id = 0;
482
483 reg = regtoset_normal;
484
485 factor = *((u8 *)val);
486 if (factor <= 3) {
487 factor = (1 << (factor + 2));
488 if (factor > 0xf)
489 factor = 0xf;
490
491 for (id = 0; id < 4; id++) {
492 if ((reg[id] & 0xf0) > (factor << 4))
493 reg[id] = (reg[id] & 0x0f) |
494 (factor << 4);
495
496 if ((reg[id] & 0x0f) > factor)
497 reg[id] = (reg[id] & 0xf0) | (factor);
498
499 rtl_write_byte(rtlpriv, (REG_AGGLEN_LMT + id),
500 reg[id]);
501 }
502
503 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
504 "Set HW_VAR_AMPDU_FACTOR: %#x\n", factor);
505 }
506 break; }
507 case HW_VAR_AC_PARAM:{
508 u8 e_aci = *((u8 *)val);
509 rtl88e_dm_init_edca_turbo(hw);
510
Larry Finger2cddad32014-02-28 15:16:46 -0600511 if (rtlpci->acm_method != EACMWAY2_SW)
Larry Fingerf0eb8562013-03-24 22:06:42 -0500512 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
513 (u8 *)(&e_aci));
514 break; }
515 case HW_VAR_ACM_CTRL:{
516 u8 e_aci = *((u8 *)val);
517 union aci_aifsn *p_aci_aifsn =
518 (union aci_aifsn *)(&(mac->ac[0].aifs));
519 u8 acm = p_aci_aifsn->f.acm;
520 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
521
522 acm_ctrl = acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
523
524 if (acm) {
525 switch (e_aci) {
526 case AC0_BE:
527 acm_ctrl |= ACMHW_BEQEN;
528 break;
529 case AC2_VI:
530 acm_ctrl |= ACMHW_VIQEN;
531 break;
532 case AC3_VO:
533 acm_ctrl |= ACMHW_VOQEN;
534 break;
535 default:
536 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
537 "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
538 acm);
539 break;
540 }
541 } else {
542 switch (e_aci) {
543 case AC0_BE:
544 acm_ctrl &= (~ACMHW_BEQEN);
545 break;
546 case AC2_VI:
547 acm_ctrl &= (~ACMHW_VIQEN);
548 break;
549 case AC3_VO:
550 acm_ctrl &= (~ACMHW_BEQEN);
551 break;
552 default:
553 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
554 "switch case not process\n");
555 break;
556 }
557 }
558
559 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
560 "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
561 acm_ctrl);
562 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
563 break; }
564 case HW_VAR_RCR:
565 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
566 rtlpci->receive_config = ((u32 *)(val))[0];
567 break;
568 case HW_VAR_RETRY_LIMIT:{
569 u8 retry_limit = ((u8 *)(val))[0];
570
571 rtl_write_word(rtlpriv, REG_RL,
572 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
573 retry_limit << RETRY_LIMIT_LONG_SHIFT);
574 break; }
575 case HW_VAR_DUAL_TSF_RST:
576 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
577 break;
578 case HW_VAR_EFUSE_BYTES:
579 rtlefuse->efuse_usedbytes = *((u16 *)val);
580 break;
581 case HW_VAR_EFUSE_USAGE:
582 rtlefuse->efuse_usedpercentage = *((u8 *)val);
583 break;
584 case HW_VAR_IO_CMD:
585 rtl88e_phy_set_io_cmd(hw, (*(enum io_type *)val));
586 break;
587 case HW_VAR_SET_RPWM:{
588 u8 rpwm_val;
589
590 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
591 udelay(1);
592
593 if (rpwm_val & BIT(7)) {
594 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
595 (*(u8 *)val));
596 } else {
597 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
598 ((*(u8 *)val) | BIT(7)));
599 }
600 break; }
601 case HW_VAR_H2C_FW_PWRMODE:
602 rtl88e_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
603 break;
604 case HW_VAR_FW_PSMODE_STATUS:
605 ppsc->fw_current_inpsmode = *((bool *)val);
606 break;
607 case HW_VAR_RESUME_CLK_ON:
608 _rtl88ee_set_fw_ps_rf_on(hw);
609 break;
610 case HW_VAR_FW_LPS_ACTION:{
611 bool enter_fwlps = *((bool *)val);
612
613 if (enter_fwlps)
614 _rtl88ee_fwlps_enter(hw);
615 else
616 _rtl88ee_fwlps_leave(hw);
617 break; }
618 case HW_VAR_H2C_FW_JOINBSSRPT:{
619 u8 mstatus = (*(u8 *)val);
620 u8 tmp, tmp_reg422, uval;
621 u8 count = 0, dlbcn_count = 0;
622 bool recover = false;
623
624 if (mstatus == RT_MEDIA_CONNECT) {
625 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
626
627 tmp = rtl_read_byte(rtlpriv, REG_CR + 1);
628 rtl_write_byte(rtlpriv, REG_CR + 1, (tmp | BIT(0)));
629
630 _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
631 _rtl88ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
632
633 tmp_reg422 = rtl_read_byte(rtlpriv,
634 REG_FWHW_TXQ_CTRL + 2);
635 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
636 tmp_reg422 & (~BIT(6)));
637 if (tmp_reg422 & BIT(6))
638 recover = true;
639
640 do {
641 uval = rtl_read_byte(rtlpriv, REG_TDECTRL+2);
642 rtl_write_byte(rtlpriv, REG_TDECTRL+2,
643 (uval | BIT(0)));
644 _rtl88ee_return_beacon_queue_skb(hw);
645
646 rtl88e_set_fw_rsvdpagepkt(hw, 0);
647 uval = rtl_read_byte(rtlpriv, REG_TDECTRL+2);
648 count = 0;
649 while (!(uval & BIT(0)) && count < 20) {
650 count++;
651 udelay(10);
652 uval = rtl_read_byte(rtlpriv,
653 REG_TDECTRL+2);
654 }
655 dlbcn_count++;
656 } while (!(uval & BIT(0)) && dlbcn_count < 5);
657
658 if (uval & BIT(0))
659 rtl_write_byte(rtlpriv, REG_TDECTRL+2, BIT(0));
660
661 _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
662 _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
663
664 if (recover) {
665 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
666 tmp_reg422);
667 }
668 rtl_write_byte(rtlpriv, REG_CR + 1, (tmp & ~(BIT(0))));
669 }
670 rtl88e_set_fw_joinbss_report_cmd(hw, (*(u8 *)val));
671 break; }
672 case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
673 rtl88e_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
674 break;
675 case HW_VAR_AID:{
676 u16 u2btmp;
677 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
678 u2btmp &= 0xC000;
679 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
680 mac->assoc_id));
681 break; }
682 case HW_VAR_CORRECT_TSF:{
683 u8 btype_ibss = ((u8 *)(val))[0];
684
685 if (btype_ibss == true)
686 _rtl88ee_stop_tx_beacon(hw);
687
688 _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(3));
689
690 rtl_write_dword(rtlpriv, REG_TSFTR,
691 (u32) (mac->tsf & 0xffffffff));
692 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
693 (u32) ((mac->tsf >> 32) & 0xffffffff));
694
695 _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
696
697 if (btype_ibss == true)
698 _rtl88ee_resume_tx_beacon(hw);
699 break; }
700 default:
701 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
702 "switch case not process %x\n", variable);
703 break;
704 }
705}
706
707static bool _rtl88ee_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
708{
709 struct rtl_priv *rtlpriv = rtl_priv(hw);
710 bool status = true;
711 long count = 0;
712 u32 value = _LLT_INIT_ADDR(address) | _LLT_INIT_DATA(data) |
713 _LLT_OP(_LLT_WRITE_ACCESS);
714
715 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
716
717 do {
718 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
719 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
720 break;
721
722 if (count > POLLING_LLT_THRESHOLD) {
723 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
724 "Failed to polling write LLT done at address %d!\n",
725 address);
726 status = false;
727 break;
728 }
729 } while (++count);
730
731 return status;
732}
733
734static bool _rtl88ee_llt_table_init(struct ieee80211_hw *hw)
735{
736 struct rtl_priv *rtlpriv = rtl_priv(hw);
737 unsigned short i;
738 u8 txpktbuf_bndy;
739 u8 maxpage;
740 bool status;
741
742 maxpage = 0xAF;
743 txpktbuf_bndy = 0xAB;
744
745 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x01);
746 rtl_write_dword(rtlpriv, REG_RQPN, 0x80730d29);
747
748
749 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x25FF0000 | txpktbuf_bndy));
750 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
751
752 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
753 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
754
755 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
756 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
757 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
758
759 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
760 status = _rtl88ee_llt_write(hw, i, i + 1);
761 if (true != status)
762 return status;
763 }
764
765 status = _rtl88ee_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
766 if (true != status)
767 return status;
768
769 for (i = txpktbuf_bndy; i < maxpage; i++) {
770 status = _rtl88ee_llt_write(hw, i, (i + 1));
771 if (true != status)
772 return status;
773 }
774
775 status = _rtl88ee_llt_write(hw, maxpage, txpktbuf_bndy);
776 if (true != status)
777 return status;
778
779 return true;
780}
781
782static void _rtl88ee_gen_refresh_led_state(struct ieee80211_hw *hw)
783{
784 struct rtl_priv *rtlpriv = rtl_priv(hw);
785 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
786 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
787 struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
788
789 if (rtlpriv->rtlhal.up_first_time)
790 return;
791
792 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
793 rtl88ee_sw_led_on(hw, pLed0);
794 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
795 rtl88ee_sw_led_on(hw, pLed0);
796 else
797 rtl88ee_sw_led_off(hw, pLed0);
798}
799
800static bool _rtl88ee_init_mac(struct ieee80211_hw *hw)
801{
802 struct rtl_priv *rtlpriv = rtl_priv(hw);
803 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
804 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
805 u8 bytetmp;
806 u16 wordtmp;
807
808 /*Disable XTAL OUTPUT for power saving. YJ, add, 111206. */
809 bytetmp = rtl_read_byte(rtlpriv, REG_XCK_OUT_CTRL) & (~BIT(0));
810 rtl_write_byte(rtlpriv, REG_XCK_OUT_CTRL, bytetmp);
811 /*Auto Power Down to CHIP-off State*/
812 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) & (~BIT(7));
813 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
814
815 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
816 /* HW Power on sequence */
Larry Finger25b13db2014-03-04 16:53:48 -0600817 if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK,
818 PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
819 Rtl8188E_NIC_ENABLE_FLOW)) {
Larry Fingerf0eb8562013-03-24 22:06:42 -0500820 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Larry Finger25b13db2014-03-04 16:53:48 -0600821 "init MAC Fail as rtl_hal_pwrseqcmdparsing\n");
Larry Fingerf0eb8562013-03-24 22:06:42 -0500822 return false;
823 }
824
825 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO) | BIT(4);
826 rtl_write_byte(rtlpriv, REG_APS_FSMCO, bytetmp);
827
828 bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
829 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp|BIT(2));
830
831 bytetmp = rtl_read_byte(rtlpriv, REG_WATCH_DOG+1);
832 rtl_write_byte(rtlpriv, REG_WATCH_DOG+1, bytetmp|BIT(7));
833
834 bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL_EXT+1);
835 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL_EXT+1, bytetmp|BIT(1));
836
837 bytetmp = rtl_read_byte(rtlpriv, REG_TX_RPT_CTRL);
838 rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL, bytetmp|BIT(1)|BIT(0));
839 rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL+1, 2);
840 rtl_write_word(rtlpriv, REG_TX_RPT_TIME, 0xcdf0);
841
842 /*Add for wake up online*/
843 bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
844
845 rtl_write_byte(rtlpriv, REG_SYS_CLKR, bytetmp|BIT(3));
846 bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG+1);
847 rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+1, (bytetmp & (~BIT(4))));
848 rtl_write_byte(rtlpriv, 0x367, 0x80);
849
850 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
851 rtl_write_byte(rtlpriv, REG_CR+1, 0x06);
852 rtl_write_byte(rtlpriv, REG_CR+2, 0x00);
853
854 if (!rtlhal->mac_func_enable) {
855 if (_rtl88ee_llt_table_init(hw) == false) {
856 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
857 "LLT table init fail\n");
858 return false;
859 }
860 }
861
862
863 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
864 rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
865
866 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
867 wordtmp &= 0xf;
868 wordtmp |= 0xE771;
869 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
870
871 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
872 rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xffff);
873 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
874
875 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
876 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
877 DMA_BIT_MASK(32));
878 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
879 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
880 DMA_BIT_MASK(32));
881 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
882 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
883 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
884 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
885 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
886 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
887 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
888 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
889 rtl_write_dword(rtlpriv, REG_HQ_DESA,
890 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
891 DMA_BIT_MASK(32));
892 rtl_write_dword(rtlpriv, REG_RX_DESA,
893 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
894 DMA_BIT_MASK(32));
895
896 /* if we want to support 64 bit DMA, we should set it here,
897 * but at the moment we do not support 64 bit DMA
898 */
899
900 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
901
902 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
903 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+1, 0);/*Enable RX DMA */
904
905 if (rtlhal->earlymode_enable) {/*Early mode enable*/
906 bytetmp = rtl_read_byte(rtlpriv, REG_EARLY_MODE_CONTROL);
907 bytetmp |= 0x1f;
908 rtl_write_byte(rtlpriv, REG_EARLY_MODE_CONTROL, bytetmp);
909 rtl_write_byte(rtlpriv, REG_EARLY_MODE_CONTROL+3, 0x81);
910 }
911 _rtl88ee_gen_refresh_led_state(hw);
912 return true;
913}
914
915static void _rtl88ee_hw_configure(struct ieee80211_hw *hw)
916{
917 struct rtl_priv *rtlpriv = rtl_priv(hw);
918 u32 reg_prsr;
919
920 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
921
922 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
923 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
924}
925
926static void _rtl88ee_enable_aspm_back_door(struct ieee80211_hw *hw)
927{
928 struct rtl_priv *rtlpriv = rtl_priv(hw);
929 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
930 u8 tmp1byte = 0;
931 u32 tmp4Byte = 0, count;
932
933 rtl_write_word(rtlpriv, 0x354, 0x8104);
934 rtl_write_word(rtlpriv, 0x358, 0x24);
935
936 rtl_write_word(rtlpriv, 0x350, 0x70c);
937 rtl_write_byte(rtlpriv, 0x352, 0x2);
938 tmp1byte = rtl_read_byte(rtlpriv, 0x352);
939 count = 0;
940 while (tmp1byte && count < 20) {
941 udelay(10);
942 tmp1byte = rtl_read_byte(rtlpriv, 0x352);
943 count++;
944 }
945 if (0 == tmp1byte) {
946 tmp4Byte = rtl_read_dword(rtlpriv, 0x34c);
947 rtl_write_dword(rtlpriv, 0x348, tmp4Byte|BIT(31));
948 rtl_write_word(rtlpriv, 0x350, 0xf70c);
949 rtl_write_byte(rtlpriv, 0x352, 0x1);
950 }
951
952 tmp1byte = rtl_read_byte(rtlpriv, 0x352);
953 count = 0;
954 while (tmp1byte && count < 20) {
955 udelay(10);
956 tmp1byte = rtl_read_byte(rtlpriv, 0x352);
957 count++;
958 }
959
960 rtl_write_word(rtlpriv, 0x350, 0x718);
961 rtl_write_byte(rtlpriv, 0x352, 0x2);
962 tmp1byte = rtl_read_byte(rtlpriv, 0x352);
963 count = 0;
964 while (tmp1byte && count < 20) {
965 udelay(10);
966 tmp1byte = rtl_read_byte(rtlpriv, 0x352);
967 count++;
968 }
969 if (ppsc->support_backdoor || (0 == tmp1byte)) {
970 tmp4Byte = rtl_read_dword(rtlpriv, 0x34c);
971 rtl_write_dword(rtlpriv, 0x348, tmp4Byte|BIT(11)|BIT(12));
972 rtl_write_word(rtlpriv, 0x350, 0xf718);
973 rtl_write_byte(rtlpriv, 0x352, 0x1);
974 }
975 tmp1byte = rtl_read_byte(rtlpriv, 0x352);
976 count = 0;
977 while (tmp1byte && count < 20) {
978 udelay(10);
979 tmp1byte = rtl_read_byte(rtlpriv, 0x352);
980 count++;
981 }
982}
983
984void rtl88ee_enable_hw_security_config(struct ieee80211_hw *hw)
985{
986 struct rtl_priv *rtlpriv = rtl_priv(hw);
987 u8 sec_reg_value;
988
989 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
990 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
991 rtlpriv->sec.pairwise_enc_algorithm,
992 rtlpriv->sec.group_enc_algorithm);
993
994 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
995 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
996 "not open hw encryption\n");
997 return;
998 }
999 sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
1000
1001 if (rtlpriv->sec.use_defaultkey) {
1002 sec_reg_value |= SCR_TXUSEDK;
1003 sec_reg_value |= SCR_RXUSEDK;
1004 }
1005
1006 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
1007
1008 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
1009
1010 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
1011 "The SECR-value %x\n", sec_reg_value);
1012 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
1013}
1014
1015int rtl88ee_hw_init(struct ieee80211_hw *hw)
1016{
1017 struct rtl_priv *rtlpriv = rtl_priv(hw);
1018 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1019 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1020 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1021 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1022 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1023 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1024 bool rtstatus = true;
1025 int err = 0;
1026 u8 tmp_u1b, u1byte;
Larry Finger6b639272014-03-04 16:53:52 -06001027 unsigned long flags;
Larry Fingerf0eb8562013-03-24 22:06:42 -05001028
1029 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Rtl8188EE hw init\n");
1030 rtlpriv->rtlhal.being_init_adapter = true;
Larry Finger6b639272014-03-04 16:53:52 -06001031 /* As this function can take a very long time (up to 350 ms)
1032 * and can be called with irqs disabled, reenable the irqs
1033 * to let the other devices continue being serviced.
1034 *
1035 * It is safe doing so since our own interrupts will only be enabled
1036 * in a subsequent step.
1037 */
1038 local_save_flags(flags);
1039 local_irq_enable();
1040
Larry Fingerf0eb8562013-03-24 22:06:42 -05001041 rtlpriv->intf_ops->disable_aspm(hw);
1042
1043 tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CLKR+1);
1044 u1byte = rtl_read_byte(rtlpriv, REG_CR);
1045 if ((tmp_u1b & BIT(3)) && (u1byte != 0 && u1byte != 0xEA)) {
1046 rtlhal->mac_func_enable = true;
1047 } else {
1048 rtlhal->mac_func_enable = false;
1049 rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_88E;
1050 }
1051
1052 rtstatus = _rtl88ee_init_mac(hw);
1053 if (rtstatus != true) {
1054 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
1055 err = 1;
Larry Finger6b639272014-03-04 16:53:52 -06001056 goto exit;
Larry Fingerf0eb8562013-03-24 22:06:42 -05001057 }
1058
1059 err = rtl88e_download_fw(hw, false);
1060 if (err) {
1061 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1062 "Failed to download FW. Init HW without FW now..\n");
1063 err = 1;
Larry Finger6b639272014-03-04 16:53:52 -06001064 goto exit;
Larry Fingerf0eb8562013-03-24 22:06:42 -05001065 } else {
1066 rtlhal->fw_ready = true;
1067 }
1068 /*fw related variable initialize */
1069 rtlhal->last_hmeboxnum = 0;
1070 rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON_88E;
1071 rtlhal->fw_clk_change_in_progress = false;
1072 rtlhal->allow_sw_to_change_hwclc = false;
1073 ppsc->fw_current_inpsmode = false;
1074
1075 rtl88e_phy_mac_config(hw);
1076 /* because last function modifies RCR, we update
1077 * rcr var here, or TP will be unstable for receive_config
1078 * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
1079 * RCR_APP_ICV will cause mac80211 disassoc for cisco 1252
1080 */
1081 rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
1082 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
1083
1084 rtl88e_phy_bb_config(hw);
1085 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
1086 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
1087
1088 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
1089 rtl88e_phy_rf_config(hw);
1090
1091 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
1092 RF_CHNLBW, RFREG_OFFSET_MASK);
1093 rtlphy->rfreg_chnlval[0] = rtlphy->rfreg_chnlval[0] & 0xfff00fff;
1094
1095 _rtl88ee_hw_configure(hw);
1096 rtl_cam_reset_all_entry(hw);
1097 rtl88ee_enable_hw_security_config(hw);
1098
1099 rtlhal->mac_func_enable = true;
1100 ppsc->rfpwr_state = ERFON;
1101
1102 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
1103 _rtl88ee_enable_aspm_back_door(hw);
1104 rtlpriv->intf_ops->enable_aspm(hw);
1105
1106 if (ppsc->rfpwr_state == ERFON) {
1107 if ((rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV) ||
1108 ((rtlefuse->antenna_div_type == CG_TRX_HW_ANTDIV) &&
Larry Finger2cddad32014-02-28 15:16:46 -06001109 (rtlhal->oem_id == RT_CID_819X_HP))) {
Larry Fingerf0eb8562013-03-24 22:06:42 -05001110 rtl88e_phy_set_rfpath_switch(hw, true);
1111 rtlpriv->dm.fat_table.rx_idle_ant = MAIN_ANT;
1112 } else {
1113 rtl88e_phy_set_rfpath_switch(hw, false);
1114 rtlpriv->dm.fat_table.rx_idle_ant = AUX_ANT;
1115 }
1116 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1117 "rx idle ant %s\n",
1118 (rtlpriv->dm.fat_table.rx_idle_ant == MAIN_ANT) ?
1119 ("MAIN_ANT") : ("AUX_ANT"));
1120
1121 if (rtlphy->iqk_initialized) {
1122 rtl88e_phy_iq_calibrate(hw, true);
1123 } else {
1124 rtl88e_phy_iq_calibrate(hw, false);
1125 rtlphy->iqk_initialized = true;
1126 }
1127 rtl88e_dm_check_txpower_tracking(hw);
1128 rtl88e_phy_lc_calibrate(hw);
1129 }
1130
1131 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
1132 if (!(tmp_u1b & BIT(0))) {
1133 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
1134 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "PA BIAS path A\n");
1135 }
1136
1137 if (!(tmp_u1b & BIT(4))) {
1138 tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
1139 tmp_u1b &= 0x0F;
1140 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
1141 udelay(10);
1142 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
1143 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "under 1.5V\n");
1144 }
1145 rtl_write_byte(rtlpriv, REG_NAV_CTRL+2, ((30000+127)/128));
1146 rtl88e_dm_init(hw);
Larry Finger6b639272014-03-04 16:53:52 -06001147exit:
1148 local_irq_restore(flags);
Larry Fingerf0eb8562013-03-24 22:06:42 -05001149 rtlpriv->rtlhal.being_init_adapter = false;
1150 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "end of Rtl8188EE hw init %x\n",
1151 err);
Larry Finger6b639272014-03-04 16:53:52 -06001152 return err;
Larry Fingerf0eb8562013-03-24 22:06:42 -05001153}
1154
1155static enum version_8188e _rtl88ee_read_chip_version(struct ieee80211_hw *hw)
1156{
1157 struct rtl_priv *rtlpriv = rtl_priv(hw);
1158 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1159 enum version_8188e version = VERSION_UNKNOWN;
1160 u32 value32;
1161
1162 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1163 if (value32 & TRP_VAUX_EN) {
1164 version = (enum version_8188e) VERSION_TEST_CHIP_88E;
1165 } else {
1166 version = NORMAL_CHIP;
1167 version = version | ((value32 & TYPE_ID) ? RF_TYPE_2T2R : 0);
1168 version = version | ((value32 & VENDOR_ID) ?
1169 CHIP_VENDOR_UMC : 0);
1170 }
1171
1172 rtlphy->rf_type = RF_1T1R;
1173 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1174 "Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
1175 "RF_2T2R" : "RF_1T1R");
1176
1177 return version;
1178}
1179
1180static int _rtl88ee_set_media_status(struct ieee80211_hw *hw,
1181 enum nl80211_iftype type)
1182{
1183 struct rtl_priv *rtlpriv = rtl_priv(hw);
1184 u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1185 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1186 bt_msr &= 0xfc;
1187
1188 if (type == NL80211_IFTYPE_UNSPECIFIED ||
1189 type == NL80211_IFTYPE_STATION) {
1190 _rtl88ee_stop_tx_beacon(hw);
1191 _rtl88ee_enable_bcn_sub_func(hw);
1192 } else if (type == NL80211_IFTYPE_ADHOC ||
1193 type == NL80211_IFTYPE_AP ||
1194 type == NL80211_IFTYPE_MESH_POINT) {
1195 _rtl88ee_resume_tx_beacon(hw);
1196 _rtl88ee_disable_bcn_sub_func(hw);
1197 } else {
1198 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1199 "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
1200 type);
1201 }
1202
1203 switch (type) {
1204 case NL80211_IFTYPE_UNSPECIFIED:
1205 bt_msr |= MSR_NOLINK;
1206 ledaction = LED_CTL_LINK;
1207 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1208 "Set Network type to NO LINK!\n");
1209 break;
1210 case NL80211_IFTYPE_ADHOC:
1211 bt_msr |= MSR_ADHOC;
1212 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1213 "Set Network type to Ad Hoc!\n");
1214 break;
1215 case NL80211_IFTYPE_STATION:
1216 bt_msr |= MSR_INFRA;
1217 ledaction = LED_CTL_LINK;
1218 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1219 "Set Network type to STA!\n");
1220 break;
1221 case NL80211_IFTYPE_AP:
1222 bt_msr |= MSR_AP;
1223 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1224 "Set Network type to AP!\n");
1225 break;
1226 case NL80211_IFTYPE_MESH_POINT:
1227 bt_msr |= MSR_ADHOC;
1228 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1229 "Set Network type to Mesh Point!\n");
1230 break;
1231 default:
1232 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1233 "Network type %d not support!\n", type);
1234 return 1;
1235 }
1236
1237 rtl_write_byte(rtlpriv, (MSR), bt_msr);
1238 rtlpriv->cfg->ops->led_control(hw, ledaction);
1239 if ((bt_msr & 0xfc) == MSR_AP)
1240 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1241 else
1242 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1243 return 0;
1244}
1245
1246void rtl88ee_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1247{
1248 struct rtl_priv *rtlpriv = rtl_priv(hw);
Peter Wue51048c2014-02-14 19:03:44 +01001249 u32 reg_rcr;
Larry Fingerf0eb8562013-03-24 22:06:42 -05001250
1251 if (rtlpriv->psc.rfpwr_state != ERFON)
1252 return;
1253
Peter Wue51048c2014-02-14 19:03:44 +01001254 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1255
Larry Fingerf0eb8562013-03-24 22:06:42 -05001256 if (check_bssid == true) {
1257 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1258 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1259 (u8 *)(&reg_rcr));
1260 _rtl88ee_set_bcn_ctrl_reg(hw, 0, BIT(4));
1261 } else if (check_bssid == false) {
1262 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1263 _rtl88ee_set_bcn_ctrl_reg(hw, BIT(4), 0);
1264 rtlpriv->cfg->ops->set_hw_reg(hw,
1265 HW_VAR_RCR, (u8 *)(&reg_rcr));
1266 }
1267}
1268
1269int rtl88ee_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1270{
1271 struct rtl_priv *rtlpriv = rtl_priv(hw);
1272
1273 if (_rtl88ee_set_media_status(hw, type))
1274 return -EOPNOTSUPP;
1275
1276 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1277 if (type != NL80211_IFTYPE_AP &&
1278 type != NL80211_IFTYPE_MESH_POINT)
1279 rtl88ee_set_check_bssid(hw, true);
1280 } else {
1281 rtl88ee_set_check_bssid(hw, false);
1282 }
1283
1284 return 0;
1285}
1286
1287/* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
1288void rtl88ee_set_qos(struct ieee80211_hw *hw, int aci)
1289{
1290 struct rtl_priv *rtlpriv = rtl_priv(hw);
1291 rtl88e_dm_init_edca_turbo(hw);
1292 switch (aci) {
1293 case AC1_BK:
1294 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
1295 break;
1296 case AC0_BE:
1297 break;
1298 case AC2_VI:
1299 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
1300 break;
1301 case AC3_VO:
1302 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
1303 break;
1304 default:
1305 RT_ASSERT(false, "invalid aci: %d !\n", aci);
1306 break;
1307 }
1308}
1309
1310void rtl88ee_enable_interrupt(struct ieee80211_hw *hw)
1311{
1312 struct rtl_priv *rtlpriv = rtl_priv(hw);
1313 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1314
1315 rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1316 rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1317 rtlpci->irq_enabled = true;
1318 /* there are some C2H CMDs have been sent before system interrupt
1319 * is enabled, e.g., C2H, CPWM.
1320 * So we need to clear all C2H events that FW has notified, otherwise
1321 * FW won't schedule any commands anymore.
1322 */
1323 rtl_write_byte(rtlpriv, REG_C2HEVT_CLEAR, 0);
1324 /*enable system interrupt*/
1325 rtl_write_dword(rtlpriv, REG_HSIMR, rtlpci->sys_irq_mask & 0xFFFFFFFF);
1326}
1327
1328void rtl88ee_disable_interrupt(struct ieee80211_hw *hw)
1329{
1330 struct rtl_priv *rtlpriv = rtl_priv(hw);
1331 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1332
1333 rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
1334 rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
1335 rtlpci->irq_enabled = false;
1336 synchronize_irq(rtlpci->pdev->irq);
1337}
1338
1339static void _rtl88ee_poweroff_adapter(struct ieee80211_hw *hw)
1340{
1341 struct rtl_priv *rtlpriv = rtl_priv(hw);
1342 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1343 u8 u1b_tmp;
1344 u32 count = 0;
1345 rtlhal->mac_func_enable = false;
1346 rtlpriv->intf_ops->enable_aspm(hw);
1347
1348 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "POWER OFF adapter\n");
1349 u1b_tmp = rtl_read_byte(rtlpriv, REG_TX_RPT_CTRL);
1350 rtl_write_byte(rtlpriv, REG_TX_RPT_CTRL, u1b_tmp & (~BIT(1)));
1351
1352 u1b_tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1353 while (!(u1b_tmp & BIT(1)) && (count++ < 100)) {
1354 udelay(10);
1355 u1b_tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
1356 count++;
1357 }
1358 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+1, 0xFF);
1359
Larry Finger25b13db2014-03-04 16:53:48 -06001360 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1361 PWR_INTF_PCI_MSK,
1362 Rtl8188E_NIC_LPS_ENTER_FLOW);
Larry Fingerf0eb8562013-03-24 22:06:42 -05001363
1364 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1365
1366 if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
1367 rtl88e_firmware_selfreset(hw);
1368
1369 u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
1370 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, (u1b_tmp & (~BIT(2))));
1371 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1372
1373 u1b_tmp = rtl_read_byte(rtlpriv, REG_32K_CTRL);
1374 rtl_write_byte(rtlpriv, REG_32K_CTRL, (u1b_tmp & (~BIT(0))));
1375
Larry Finger25b13db2014-03-04 16:53:48 -06001376 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1377 PWR_INTF_PCI_MSK, Rtl8188E_NIC_DISABLE_FLOW);
Larry Fingerf0eb8562013-03-24 22:06:42 -05001378
1379 u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL+1);
1380 rtl_write_byte(rtlpriv, REG_RSV_CTRL+1, (u1b_tmp & (~BIT(3))));
1381 u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL+1);
1382 rtl_write_byte(rtlpriv, REG_RSV_CTRL+1, (u1b_tmp | BIT(3)));
1383
1384 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
1385
1386 u1b_tmp = rtl_read_byte(rtlpriv, GPIO_IN);
1387 rtl_write_byte(rtlpriv, GPIO_OUT, u1b_tmp);
1388 rtl_write_byte(rtlpriv, GPIO_IO_SEL, 0x7F);
1389
1390 u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
1391 rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL, (u1b_tmp << 4) | u1b_tmp);
1392 u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL+1);
1393 rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL+1, u1b_tmp | 0x0F);
1394
1395 rtl_write_dword(rtlpriv, REG_GPIO_IO_SEL_2+2, 0x00080808);
1396}
1397
1398void rtl88ee_card_disable(struct ieee80211_hw *hw)
1399{
1400 struct rtl_priv *rtlpriv = rtl_priv(hw);
1401 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1402 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1403 enum nl80211_iftype opmode;
1404
1405 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "RTL8188ee card disable\n");
1406
1407 mac->link_state = MAC80211_NOLINK;
1408 opmode = NL80211_IFTYPE_UNSPECIFIED;
1409
1410 _rtl88ee_set_media_status(hw, opmode);
1411
1412 if (rtlpriv->rtlhal.driver_is_goingto_unload ||
1413 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1414 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1415
1416 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1417 _rtl88ee_poweroff_adapter(hw);
1418
1419 /* after power off we should do iqk again */
1420 rtlpriv->phy.iqk_initialized = false;
1421}
1422
1423void rtl88ee_interrupt_recognized(struct ieee80211_hw *hw,
1424 u32 *p_inta, u32 *p_intb)
1425{
1426 struct rtl_priv *rtlpriv = rtl_priv(hw);
1427 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1428
1429 *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1430 rtl_write_dword(rtlpriv, ISR, *p_inta);
1431
1432 *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
1433 rtl_write_dword(rtlpriv, REG_HISRE, *p_intb);
1434}
1435
1436void rtl88ee_set_beacon_related_registers(struct ieee80211_hw *hw)
1437{
1438 struct rtl_priv *rtlpriv = rtl_priv(hw);
1439 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1440 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1441 u16 bcn_interval, atim_window;
1442
1443 bcn_interval = mac->beacon_interval;
1444 atim_window = 2; /*FIX MERGE */
1445 rtl88ee_disable_interrupt(hw);
1446 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1447 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1448 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1449 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1450 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1451 rtl_write_byte(rtlpriv, 0x606, 0x30);
1452 rtlpci->reg_bcn_ctrl_val |= BIT(3);
1453 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
1454 /*rtl88ee_enable_interrupt(hw);*/
1455}
1456
1457void rtl88ee_set_beacon_interval(struct ieee80211_hw *hw)
1458{
1459 struct rtl_priv *rtlpriv = rtl_priv(hw);
1460 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1461 u16 bcn_interval = mac->beacon_interval;
1462
1463 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
1464 "beacon_interval:%d\n", bcn_interval);
1465 /*rtl88ee_disable_interrupt(hw);*/
1466 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1467 /*rtl88ee_enable_interrupt(hw);*/
1468}
1469
1470void rtl88ee_update_interrupt_mask(struct ieee80211_hw *hw,
1471 u32 add_msr, u32 rm_msr)
1472{
1473 struct rtl_priv *rtlpriv = rtl_priv(hw);
1474 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1475
1476 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
1477 "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
1478
1479 rtl88ee_disable_interrupt(hw);
1480 if (add_msr)
1481 rtlpci->irq_mask[0] |= add_msr;
1482 if (rm_msr)
1483 rtlpci->irq_mask[0] &= (~rm_msr);
1484 rtl88ee_enable_interrupt(hw);
1485}
1486
1487static inline u8 get_chnl_group(u8 chnl)
1488{
1489 u8 group;
1490
1491 group = chnl / 3;
1492 if (chnl == 14)
1493 group = 5;
1494
1495 return group;
1496}
1497
1498static void set_diff0_2g(struct txpower_info_2g *pwr2g, u8 *hwinfo, u32 path,
1499 u32 i, u32 eadr)
1500{
1501 pwr2g->bw40_diff[path][i] = 0;
1502 if (hwinfo[eadr] == 0xFF) {
1503 pwr2g->bw20_diff[path][i] = 0x02;
1504 } else {
1505 pwr2g->bw20_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
1506 /*bit sign number to 8 bit sign number*/
1507 if (pwr2g->bw20_diff[path][i] & BIT(3))
1508 pwr2g->bw20_diff[path][i] |= 0xF0;
1509 }
1510
1511 if (hwinfo[eadr] == 0xFF) {
1512 pwr2g->ofdm_diff[path][i] = 0x04;
1513 } else {
1514 pwr2g->ofdm_diff[path][i] = (hwinfo[eadr] & 0x0f);
1515 /*bit sign number to 8 bit sign number*/
1516 if (pwr2g->ofdm_diff[path][i] & BIT(3))
1517 pwr2g->ofdm_diff[path][i] |= 0xF0;
1518 }
1519 pwr2g->cck_diff[path][i] = 0;
1520}
1521
1522static void set_diff0_5g(struct txpower_info_5g *pwr5g, u8 *hwinfo, u32 path,
1523 u32 i, u32 eadr)
1524{
1525 pwr5g->bw40_diff[path][i] = 0;
1526 if (hwinfo[eadr] == 0xFF) {
1527 pwr5g->bw20_diff[path][i] = 0;
1528 } else {
1529 pwr5g->bw20_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
1530 /*bit sign number to 8 bit sign number*/
1531 if (pwr5g->bw20_diff[path][i] & BIT(3))
1532 pwr5g->bw20_diff[path][i] |= 0xF0;
1533 }
1534
1535 if (hwinfo[eadr] == 0xFF) {
1536 pwr5g->ofdm_diff[path][i] = 0x04;
1537 } else {
1538 pwr5g->ofdm_diff[path][i] = (hwinfo[eadr] & 0x0f);
1539 /*bit sign number to 8 bit sign number*/
1540 if (pwr5g->ofdm_diff[path][i] & BIT(3))
1541 pwr5g->ofdm_diff[path][i] |= 0xF0;
1542 }
1543}
1544
1545static void set_diff1_2g(struct txpower_info_2g *pwr2g, u8 *hwinfo, u32 path,
1546 u32 i, u32 eadr)
1547{
1548 if (hwinfo[eadr] == 0xFF) {
1549 pwr2g->bw40_diff[path][i] = 0xFE;
1550 } else {
1551 pwr2g->bw40_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
1552 if (pwr2g->bw40_diff[path][i] & BIT(3))
1553 pwr2g->bw40_diff[path][i] |= 0xF0;
1554 }
1555
1556 if (hwinfo[eadr] == 0xFF) {
1557 pwr2g->bw20_diff[path][i] = 0xFE;
1558 } else {
1559 pwr2g->bw20_diff[path][i] = (hwinfo[eadr]&0x0f);
1560 if (pwr2g->bw20_diff[path][i] & BIT(3))
1561 pwr2g->bw20_diff[path][i] |= 0xF0;
1562 }
1563}
1564
1565static void set_diff1_5g(struct txpower_info_5g *pwr5g, u8 *hwinfo, u32 path,
1566 u32 i, u32 eadr)
1567{
1568 if (hwinfo[eadr] == 0xFF) {
1569 pwr5g->bw40_diff[path][i] = 0xFE;
1570 } else {
1571 pwr5g->bw40_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
1572 if (pwr5g->bw40_diff[path][i] & BIT(3))
1573 pwr5g->bw40_diff[path][i] |= 0xF0;
1574 }
1575
1576 if (hwinfo[eadr] == 0xFF) {
1577 pwr5g->bw20_diff[path][i] = 0xFE;
1578 } else {
1579 pwr5g->bw20_diff[path][i] = (hwinfo[eadr] & 0x0f);
1580 if (pwr5g->bw20_diff[path][i] & BIT(3))
1581 pwr5g->bw20_diff[path][i] |= 0xF0;
1582 }
1583}
1584
1585static void set_diff2_2g(struct txpower_info_2g *pwr2g, u8 *hwinfo, u32 path,
1586 u32 i, u32 eadr)
1587{
1588 if (hwinfo[eadr] == 0xFF) {
1589 pwr2g->ofdm_diff[path][i] = 0xFE;
1590 } else {
1591 pwr2g->ofdm_diff[path][i] = (hwinfo[eadr]&0xf0)>>4;
1592 if (pwr2g->ofdm_diff[path][i] & BIT(3))
1593 pwr2g->ofdm_diff[path][i] |= 0xF0;
1594 }
1595
1596 if (hwinfo[eadr] == 0xFF) {
1597 pwr2g->cck_diff[path][i] = 0xFE;
1598 } else {
1599 pwr2g->cck_diff[path][i] = (hwinfo[eadr]&0x0f);
1600 if (pwr2g->cck_diff[path][i] & BIT(3))
1601 pwr2g->cck_diff[path][i] |= 0xF0;
1602 }
1603}
1604
1605static void _rtl8188e_read_power_value_fromprom(struct ieee80211_hw *hw,
1606 struct txpower_info_2g *pwr2g,
1607 struct txpower_info_5g *pwr5g,
1608 bool autoload_fail,
1609 u8 *hwinfo)
1610{
1611 struct rtl_priv *rtlpriv = rtl_priv(hw);
1612 u32 path, eadr = EEPROM_TX_PWR_INX, i;
1613
1614 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1615 "hal_ReadPowerValueFromPROM88E(): PROMContent[0x%x]= 0x%x\n",
1616 (eadr+1), hwinfo[eadr+1]);
1617 if (0xFF == hwinfo[eadr+1])
1618 autoload_fail = true;
1619
1620 if (autoload_fail) {
1621 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1622 "auto load fail : Use Default value!\n");
1623 for (path = 0; path < MAX_RF_PATH; path++) {
1624 /* 2.4G default value */
1625 for (i = 0; i < MAX_CHNL_GROUP_24G; i++) {
1626 pwr2g->index_cck_base[path][i] = 0x2D;
1627 pwr2g->index_bw40_base[path][i] = 0x2D;
1628 }
1629 for (i = 0; i < MAX_TX_COUNT; i++) {
1630 if (i == 0) {
1631 pwr2g->bw20_diff[path][0] = 0x02;
1632 pwr2g->ofdm_diff[path][0] = 0x04;
1633 } else {
1634 pwr2g->bw20_diff[path][i] = 0xFE;
1635 pwr2g->bw40_diff[path][i] = 0xFE;
1636 pwr2g->cck_diff[path][i] = 0xFE;
1637 pwr2g->ofdm_diff[path][i] = 0xFE;
1638 }
1639 }
1640 }
1641 return;
1642 }
1643
1644 for (path = 0; path < MAX_RF_PATH; path++) {
1645 /*2.4G default value*/
1646 for (i = 0; i < MAX_CHNL_GROUP_24G; i++) {
1647 pwr2g->index_cck_base[path][i] = hwinfo[eadr++];
1648 if (pwr2g->index_cck_base[path][i] == 0xFF)
1649 pwr2g->index_cck_base[path][i] = 0x2D;
1650 }
Larry Fingeraf132052013-04-08 19:53:21 -05001651 for (i = 0; i < MAX_CHNL_GROUP_24G; i++) {
Larry Fingerf0eb8562013-03-24 22:06:42 -05001652 pwr2g->index_bw40_base[path][i] = hwinfo[eadr++];
1653 if (pwr2g->index_bw40_base[path][i] == 0xFF)
1654 pwr2g->index_bw40_base[path][i] = 0x2D;
1655 }
1656 for (i = 0; i < MAX_TX_COUNT; i++) {
1657 if (i == 0) {
1658 set_diff0_2g(pwr2g, hwinfo, path, i, eadr);
1659 eadr++;
1660 } else {
1661 set_diff1_2g(pwr2g, hwinfo, path, i, eadr);
1662 eadr++;
1663
1664 set_diff2_2g(pwr2g, hwinfo, path, i, eadr);
1665 eadr++;
1666 }
1667 }
1668
1669 /*5G default value*/
1670 for (i = 0; i < MAX_CHNL_GROUP_5G; i++) {
1671 pwr5g->index_bw40_base[path][i] = hwinfo[eadr++];
1672 if (pwr5g->index_bw40_base[path][i] == 0xFF)
1673 pwr5g->index_bw40_base[path][i] = 0xFE;
1674 }
1675
1676 for (i = 0; i < MAX_TX_COUNT; i++) {
1677 if (i == 0) {
1678 set_diff0_5g(pwr5g, hwinfo, path, i, eadr);
1679 eadr++;
1680 } else {
1681 set_diff1_5g(pwr5g, hwinfo, path, i, eadr);
1682 eadr++;
1683 }
1684 }
1685
1686 if (hwinfo[eadr] == 0xFF) {
1687 pwr5g->ofdm_diff[path][1] = 0xFE;
1688 pwr5g->ofdm_diff[path][2] = 0xFE;
1689 } else {
1690 pwr5g->ofdm_diff[path][1] = (hwinfo[eadr] & 0xf0) >> 4;
1691 pwr5g->ofdm_diff[path][2] = (hwinfo[eadr] & 0x0f);
1692 }
1693 eadr++;
1694
1695 if (hwinfo[eadr] == 0xFF)
1696 pwr5g->ofdm_diff[path][3] = 0xFE;
1697 else
1698 pwr5g->ofdm_diff[path][3] = (hwinfo[eadr]&0x0f);
1699 eadr++;
1700
1701 for (i = 1; i < MAX_TX_COUNT; i++) {
1702 if (pwr5g->ofdm_diff[path][i] == 0xFF)
1703 pwr5g->ofdm_diff[path][i] = 0xFE;
1704 else if (pwr5g->ofdm_diff[path][i] & BIT(3))
1705 pwr5g->ofdm_diff[path][i] |= 0xF0;
1706 }
1707 }
1708}
1709
1710static void _rtl88ee_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1711 bool autoload_fail,
1712 u8 *hwinfo)
1713{
1714 struct rtl_priv *rtlpriv = rtl_priv(hw);
1715 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1716 struct txpower_info_2g pwrinfo24g;
1717 struct txpower_info_5g pwrinfo5g;
1718 u8 rf_path, index;
1719 u8 i;
1720 int jj = EEPROM_RF_BOARD_OPTION_88E;
1721 int kk = EEPROM_THERMAL_METER_88E;
1722
1723 _rtl8188e_read_power_value_fromprom(hw, &pwrinfo24g, &pwrinfo5g,
1724 autoload_fail, hwinfo);
1725
1726 for (rf_path = 0; rf_path < 2; rf_path++) {
1727 for (i = 0; i < 14; i++) {
1728 index = get_chnl_group(i+1);
1729
1730 rtlefuse->txpwrlevel_cck[rf_path][i] =
1731 pwrinfo24g.index_cck_base[rf_path][index];
1732 if (i == 13)
1733 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1734 pwrinfo24g.index_bw40_base[rf_path][4];
1735 else
1736 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1737 pwrinfo24g.index_bw40_base[rf_path][index];
1738 rtlefuse->txpwr_ht20diff[rf_path][i] =
1739 pwrinfo24g.bw20_diff[rf_path][0];
1740 rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
1741 pwrinfo24g.ofdm_diff[rf_path][0];
1742 }
1743
1744 for (i = 0; i < 14; i++) {
1745 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1746 "RF(%d)-Ch(%d) [CCK / HT40_1S ] = "
1747 "[0x%x / 0x%x ]\n", rf_path, i,
1748 rtlefuse->txpwrlevel_cck[rf_path][i],
1749 rtlefuse->txpwrlevel_ht40_1s[rf_path][i]);
1750 }
1751 }
1752
1753 if (!autoload_fail)
1754 rtlefuse->eeprom_thermalmeter = hwinfo[kk];
1755 else
1756 rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
1757
1758 if (rtlefuse->eeprom_thermalmeter == 0xff || autoload_fail) {
1759 rtlefuse->apk_thermalmeterignore = true;
1760 rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
1761 }
1762
1763 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
1764 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1765 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
1766
1767 if (!autoload_fail) {
1768 rtlefuse->eeprom_regulatory = hwinfo[jj] & 0x07;/*bit0~2*/
1769 if (hwinfo[jj] == 0xFF)
1770 rtlefuse->eeprom_regulatory = 0;
1771 } else {
1772 rtlefuse->eeprom_regulatory = 0;
1773 }
1774 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
1775 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
1776}
1777
1778static void _rtl88ee_read_adapter_info(struct ieee80211_hw *hw)
1779{
1780 struct rtl_priv *rtlpriv = rtl_priv(hw);
1781 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1782 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1783 struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
1784 u16 i, usvalue;
1785 u8 hwinfo[HWSET_MAX_SIZE];
1786 u16 eeprom_id;
1787 int jj = EEPROM_RF_BOARD_OPTION_88E;
1788 int kk = EEPROM_RF_FEATURE_OPTION_88E;
1789
1790 if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
1791 rtl_efuse_shadow_map_update(hw);
1792
1793 memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1794 HWSET_MAX_SIZE);
1795 } else if (rtlefuse->epromtype == EEPROM_93C46) {
1796 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1797 "RTL819X Not boot from eeprom, check it !!");
1798 }
1799
1800 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
1801 hwinfo, HWSET_MAX_SIZE);
1802
1803 eeprom_id = *((u16 *)&hwinfo[0]);
1804 if (eeprom_id != RTL8188E_EEPROM_ID) {
1805 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1806 "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
1807 rtlefuse->autoload_failflag = true;
1808 } else {
1809 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1810 rtlefuse->autoload_failflag = false;
1811 }
1812
1813 if (rtlefuse->autoload_failflag == true)
1814 return;
1815 /*VID DID SVID SDID*/
1816 rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
1817 rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
1818 rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
1819 rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
1820 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1821 "EEPROMId = 0x%4x\n", eeprom_id);
1822 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1823 "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
1824 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1825 "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
1826 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1827 "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
1828 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1829 "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
1830 /*customer ID*/
Joe Perches9cb76aa2014-03-24 10:46:20 -07001831 rtlefuse->eeprom_oemid = hwinfo[EEPROM_CUSTOMER_ID];
Larry Fingerf0eb8562013-03-24 22:06:42 -05001832 if (rtlefuse->eeprom_oemid == 0xFF)
1833 rtlefuse->eeprom_oemid = 0;
1834
1835 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1836 "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
1837 /*EEPROM version*/
1838 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
1839 /*mac address*/
1840 for (i = 0; i < 6; i += 2) {
1841 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1842 *((u16 *)(&rtlefuse->dev_addr[i])) = usvalue;
1843 }
1844
1845 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1846 "dev_addr: %pM\n", rtlefuse->dev_addr);
1847 /*channel plan */
Joe Perches9cb76aa2014-03-24 10:46:20 -07001848 rtlefuse->eeprom_channelplan = hwinfo[EEPROM_CHANNELPLAN];
Larry Fingerf0eb8562013-03-24 22:06:42 -05001849 /* set channel paln to world wide 13 */
1850 rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
1851 /*tx power*/
1852 _rtl88ee_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
1853 hwinfo);
1854 rtlefuse->txpwr_fromeprom = true;
1855
1856 rtl8188ee_read_bt_coexist_info_from_hwpg(hw,
1857 rtlefuse->autoload_failflag,
1858 hwinfo);
1859 /*board type*/
Joe Perches9cb76aa2014-03-24 10:46:20 -07001860 rtlefuse->board_type = (hwinfo[jj] & 0xE0) >> 5;
Larry Fingerf0eb8562013-03-24 22:06:42 -05001861 /*Wake on wlan*/
1862 rtlefuse->wowlan_enable = ((hwinfo[kk] & 0x40) >> 6);
1863 /*parse xtal*/
1864 rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_88E];
1865 if (hwinfo[EEPROM_XTAL_88E])
1866 rtlefuse->crystalcap = 0x20;
1867 /*antenna diversity*/
1868 rtlefuse->antenna_div_cfg = (hwinfo[jj] & 0x18) >> 3;
1869 if (hwinfo[jj] == 0xFF)
1870 rtlefuse->antenna_div_cfg = 0;
1871 if (rppriv->bt_coexist.eeprom_bt_coexist != 0 &&
1872 rppriv->bt_coexist.eeprom_bt_ant_num == ANT_X1)
1873 rtlefuse->antenna_div_cfg = 0;
1874
1875 rtlefuse->antenna_div_type = hwinfo[EEPROM_RF_ANTENNA_OPT_88E];
1876 if (rtlefuse->antenna_div_type == 0xFF)
1877 rtlefuse->antenna_div_type = 0x01;
1878 if (rtlefuse->antenna_div_type == CG_TRX_HW_ANTDIV ||
1879 rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
1880 rtlefuse->antenna_div_cfg = 1;
1881
1882 if (rtlhal->oem_id == RT_CID_DEFAULT) {
1883 switch (rtlefuse->eeprom_oemid) {
1884 case EEPROM_CID_DEFAULT:
1885 if (rtlefuse->eeprom_did == 0x8179) {
1886 if (rtlefuse->eeprom_svid == 0x1025) {
Larry Finger2cddad32014-02-28 15:16:46 -06001887 rtlhal->oem_id = RT_CID_819X_ACER;
Larry Fingerf0eb8562013-03-24 22:06:42 -05001888 } else if ((rtlefuse->eeprom_svid == 0x10EC &&
1889 rtlefuse->eeprom_smid == 0x0179) ||
1890 (rtlefuse->eeprom_svid == 0x17AA &&
1891 rtlefuse->eeprom_smid == 0x0179)) {
Larry Finger2cddad32014-02-28 15:16:46 -06001892 rtlhal->oem_id = RT_CID_819X_LENOVO;
Larry Fingerf0eb8562013-03-24 22:06:42 -05001893 } else if (rtlefuse->eeprom_svid == 0x103c &&
1894 rtlefuse->eeprom_smid == 0x197d) {
Larry Finger2cddad32014-02-28 15:16:46 -06001895 rtlhal->oem_id = RT_CID_819X_HP;
Larry Fingerf0eb8562013-03-24 22:06:42 -05001896 } else {
1897 rtlhal->oem_id = RT_CID_DEFAULT;
1898 }
1899 } else {
1900 rtlhal->oem_id = RT_CID_DEFAULT;
1901 }
1902 break;
1903 case EEPROM_CID_TOSHIBA:
1904 rtlhal->oem_id = RT_CID_TOSHIBA;
1905 break;
1906 case EEPROM_CID_QMI:
Larry Finger2cddad32014-02-28 15:16:46 -06001907 rtlhal->oem_id = RT_CID_819X_QMI;
Larry Fingerf0eb8562013-03-24 22:06:42 -05001908 break;
1909 case EEPROM_CID_WHQL:
1910 default:
1911 rtlhal->oem_id = RT_CID_DEFAULT;
1912 break;
1913 }
1914 }
1915}
1916
1917static void _rtl88ee_hal_customized_behavior(struct ieee80211_hw *hw)
1918{
1919 struct rtl_priv *rtlpriv = rtl_priv(hw);
1920 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1921 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1922
1923 pcipriv->ledctl.led_opendrain = true;
1924
1925 switch (rtlhal->oem_id) {
Larry Finger2cddad32014-02-28 15:16:46 -06001926 case RT_CID_819X_HP:
Larry Fingerf0eb8562013-03-24 22:06:42 -05001927 pcipriv->ledctl.led_opendrain = true;
1928 break;
Larry Finger2cddad32014-02-28 15:16:46 -06001929 case RT_CID_819X_LENOVO:
Larry Fingerf0eb8562013-03-24 22:06:42 -05001930 case RT_CID_DEFAULT:
1931 case RT_CID_TOSHIBA:
1932 case RT_CID_CCX:
Larry Finger2cddad32014-02-28 15:16:46 -06001933 case RT_CID_819X_ACER:
Larry Fingerf0eb8562013-03-24 22:06:42 -05001934 case RT_CID_WHQL:
1935 default:
1936 break;
1937 }
1938 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1939 "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
1940}
1941
1942void rtl88ee_read_eeprom_info(struct ieee80211_hw *hw)
1943{
1944 struct rtl_priv *rtlpriv = rtl_priv(hw);
1945 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1946 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1947 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1948 u8 tmp_u1b;
1949
1950 rtlhal->version = _rtl88ee_read_chip_version(hw);
1951 if (get_rf_type(rtlphy) == RF_1T1R) {
1952 rtlpriv->dm.rfpath_rxenable[0] = true;
1953 } else {
1954 rtlpriv->dm.rfpath_rxenable[0] = true;
1955 rtlpriv->dm.rfpath_rxenable[1] = true;
1956 }
1957 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
1958 rtlhal->version);
1959 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1960 if (tmp_u1b & BIT(4)) {
1961 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
1962 rtlefuse->epromtype = EEPROM_93C46;
1963 } else {
1964 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
1965 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1966 }
1967 if (tmp_u1b & BIT(5)) {
1968 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1969 rtlefuse->autoload_failflag = false;
1970 _rtl88ee_read_adapter_info(hw);
1971 } else {
1972 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
1973 }
1974 _rtl88ee_hal_customized_behavior(hw);
1975}
1976
1977static void rtl88ee_update_hal_rate_table(struct ieee80211_hw *hw,
1978 struct ieee80211_sta *sta)
1979{
1980 struct rtl_priv *rtlpriv = rtl_priv(hw);
1981 struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
1982 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1983 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1984 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1985 u32 ratr_value;
1986 u8 ratr_index = 0;
1987 u8 nmode = mac->ht_enable;
1988 u8 mimo_ps = IEEE80211_SMPS_OFF;
1989 u16 shortgi_rate;
1990 u32 tmp_ratr_value;
1991 u8 ctx40 = mac->bw_40;
1992 u16 cap = sta->ht_cap.cap;
1993 u8 short40 = (cap & IEEE80211_HT_CAP_SGI_40) ? 1 : 0;
1994 u8 short20 = (cap & IEEE80211_HT_CAP_SGI_20) ? 1 : 0;
1995 enum wireless_mode wirelessmode = mac->mode;
1996
1997 if (rtlhal->current_bandtype == BAND_ON_5G)
1998 ratr_value = sta->supp_rates[1] << 4;
1999 else
2000 ratr_value = sta->supp_rates[0];
2001 if (mac->opmode == NL80211_IFTYPE_ADHOC)
2002 ratr_value = 0xfff;
2003 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
2004 sta->ht_cap.mcs.rx_mask[0] << 12);
2005 switch (wirelessmode) {
2006 case WIRELESS_MODE_B:
2007 if (ratr_value & 0x0000000c)
2008 ratr_value &= 0x0000000d;
2009 else
2010 ratr_value &= 0x0000000f;
2011 break;
2012 case WIRELESS_MODE_G:
2013 ratr_value &= 0x00000FF5;
2014 break;
2015 case WIRELESS_MODE_N_24G:
2016 case WIRELESS_MODE_N_5G:
2017 nmode = 1;
2018 if (mimo_ps == IEEE80211_SMPS_STATIC) {
2019 ratr_value &= 0x0007F005;
2020 } else {
2021 u32 ratr_mask;
2022
2023 if (get_rf_type(rtlphy) == RF_1T2R ||
2024 get_rf_type(rtlphy) == RF_1T1R)
2025 ratr_mask = 0x000ff005;
2026 else
2027 ratr_mask = 0x0f0ff005;
2028
2029 ratr_value &= ratr_mask;
2030 }
2031 break;
2032 default:
2033 if (rtlphy->rf_type == RF_1T2R)
2034 ratr_value &= 0x000ff0ff;
2035 else
2036 ratr_value &= 0x0f0ff0ff;
2037
2038 break;
2039 }
2040
2041 if ((rppriv->bt_coexist.bt_coexistence) &&
2042 (rppriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
2043 (rppriv->bt_coexist.bt_cur_state) &&
2044 (rppriv->bt_coexist.bt_ant_isolation) &&
2045 ((rppriv->bt_coexist.bt_service == BT_SCO) ||
2046 (rppriv->bt_coexist.bt_service == BT_BUSY)))
2047 ratr_value &= 0x0fffcfc0;
2048 else
2049 ratr_value &= 0x0FFFFFFF;
2050
2051 if (nmode && ((ctx40 && short40) ||
2052 (!ctx40 && short20))) {
2053 ratr_value |= 0x10000000;
2054 tmp_ratr_value = (ratr_value >> 12);
2055
2056 for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
2057 if ((1 << shortgi_rate) & tmp_ratr_value)
2058 break;
2059 }
2060
2061 shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
2062 (shortgi_rate << 4) | (shortgi_rate);
2063 }
2064
2065 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
2066
2067 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2068 "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
2069}
2070
2071static void rtl88ee_update_hal_rate_mask(struct ieee80211_hw *hw,
2072 struct ieee80211_sta *sta, u8 rssi)
2073{
2074 struct rtl_priv *rtlpriv = rtl_priv(hw);
2075 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2076 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2077 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2078 struct rtl_sta_info *sta_entry = NULL;
2079 u32 ratr_bitmap;
2080 u8 ratr_index;
2081 u16 cap = sta->ht_cap.cap;
2082 u8 ctx40 = (cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40) ? 1 : 0;
2083 u8 short40 = (cap & IEEE80211_HT_CAP_SGI_40) ? 1 : 0;
2084 u8 short20 = (cap & IEEE80211_HT_CAP_SGI_20) ? 1 : 0;
2085 enum wireless_mode wirelessmode = 0;
2086 bool shortgi = false;
2087 u8 rate_mask[5];
2088 u8 macid = 0;
2089 u8 mimo_ps = IEEE80211_SMPS_OFF;
2090
2091 sta_entry = (struct rtl_sta_info *)sta->drv_priv;
2092 wirelessmode = sta_entry->wireless_mode;
2093 if (mac->opmode == NL80211_IFTYPE_STATION ||
2094 mac->opmode == NL80211_IFTYPE_MESH_POINT)
2095 ctx40 = mac->bw_40;
2096 else if (mac->opmode == NL80211_IFTYPE_AP ||
2097 mac->opmode == NL80211_IFTYPE_ADHOC)
2098 macid = sta->aid + 1;
2099
2100 if (rtlhal->current_bandtype == BAND_ON_5G)
2101 ratr_bitmap = sta->supp_rates[1] << 4;
2102 else
2103 ratr_bitmap = sta->supp_rates[0];
2104 if (mac->opmode == NL80211_IFTYPE_ADHOC)
2105 ratr_bitmap = 0xfff;
2106 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
2107 sta->ht_cap.mcs.rx_mask[0] << 12);
2108 switch (wirelessmode) {
2109 case WIRELESS_MODE_B:
2110 ratr_index = RATR_INX_WIRELESS_B;
2111 if (ratr_bitmap & 0x0000000c)
2112 ratr_bitmap &= 0x0000000d;
2113 else
2114 ratr_bitmap &= 0x0000000f;
2115 break;
2116 case WIRELESS_MODE_G:
2117 ratr_index = RATR_INX_WIRELESS_GB;
2118
2119 if (rssi == 1)
2120 ratr_bitmap &= 0x00000f00;
2121 else if (rssi == 2)
2122 ratr_bitmap &= 0x00000ff0;
2123 else
2124 ratr_bitmap &= 0x00000ff5;
2125 break;
2126 case WIRELESS_MODE_A:
2127 ratr_index = RATR_INX_WIRELESS_A;
2128 ratr_bitmap &= 0x00000ff0;
2129 break;
2130 case WIRELESS_MODE_N_24G:
2131 case WIRELESS_MODE_N_5G:
2132 ratr_index = RATR_INX_WIRELESS_NGB;
2133
2134 if (mimo_ps == IEEE80211_SMPS_STATIC) {
2135 if (rssi == 1)
2136 ratr_bitmap &= 0x00070000;
2137 else if (rssi == 2)
2138 ratr_bitmap &= 0x0007f000;
2139 else
2140 ratr_bitmap &= 0x0007f005;
2141 } else {
2142 if (rtlphy->rf_type == RF_1T2R ||
2143 rtlphy->rf_type == RF_1T1R) {
2144 if (ctx40) {
2145 if (rssi == 1)
2146 ratr_bitmap &= 0x000f0000;
2147 else if (rssi == 2)
2148 ratr_bitmap &= 0x000ff000;
2149 else
2150 ratr_bitmap &= 0x000ff015;
2151 } else {
2152 if (rssi == 1)
2153 ratr_bitmap &= 0x000f0000;
2154 else if (rssi == 2)
2155 ratr_bitmap &= 0x000ff000;
2156 else
2157 ratr_bitmap &= 0x000ff005;
2158 }
2159 } else {
2160 if (ctx40) {
2161 if (rssi == 1)
2162 ratr_bitmap &= 0x0f8f0000;
2163 else if (rssi == 2)
2164 ratr_bitmap &= 0x0f8ff000;
2165 else
2166 ratr_bitmap &= 0x0f8ff015;
2167 } else {
2168 if (rssi == 1)
2169 ratr_bitmap &= 0x0f8f0000;
2170 else if (rssi == 2)
2171 ratr_bitmap &= 0x0f8ff000;
2172 else
2173 ratr_bitmap &= 0x0f8ff005;
2174 }
2175 }
2176 }
2177
2178 if ((ctx40 && short40) || (!ctx40 && short20)) {
2179 if (macid == 0)
2180 shortgi = true;
2181 else if (macid == 1)
2182 shortgi = false;
2183 }
2184 break;
2185 default:
2186 ratr_index = RATR_INX_WIRELESS_NGB;
2187
2188 if (rtlphy->rf_type == RF_1T2R)
2189 ratr_bitmap &= 0x000ff0ff;
2190 else
2191 ratr_bitmap &= 0x0f0ff0ff;
2192 break;
2193 }
2194 sta_entry->ratr_index = ratr_index;
2195
2196 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2197 "ratr_bitmap :%x\n", ratr_bitmap);
2198 *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2199 (ratr_index << 28);
2200 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
2201 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2202 "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x\n",
2203 ratr_index, ratr_bitmap, rate_mask[0], rate_mask[1],
2204 rate_mask[2], rate_mask[3], rate_mask[4]);
2205 rtl88e_fill_h2c_cmd(hw, H2C_88E_RA_MASK, 5, rate_mask);
2206 _rtl88ee_set_bcn_ctrl_reg(hw, BIT(3), 0);
2207}
2208
2209void rtl88ee_update_hal_rate_tbl(struct ieee80211_hw *hw,
2210 struct ieee80211_sta *sta, u8 rssi)
2211{
2212 struct rtl_priv *rtlpriv = rtl_priv(hw);
2213
2214 if (rtlpriv->dm.useramask)
2215 rtl88ee_update_hal_rate_mask(hw, sta, rssi);
2216 else
2217 rtl88ee_update_hal_rate_table(hw, sta);
2218}
2219
2220void rtl88ee_update_channel_access_setting(struct ieee80211_hw *hw)
2221{
2222 struct rtl_priv *rtlpriv = rtl_priv(hw);
2223 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2224 u16 sifs_timer;
2225
Joe Perches9cb76aa2014-03-24 10:46:20 -07002226 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME, &mac->slot_time);
Larry Fingerf0eb8562013-03-24 22:06:42 -05002227 if (!mac->ht_enable)
2228 sifs_timer = 0x0a0a;
2229 else
2230 sifs_timer = 0x0e0e;
2231 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2232}
2233
2234bool rtl88ee_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
2235{
2236 struct rtl_priv *rtlpriv = rtl_priv(hw);
2237 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2238 enum rf_pwrstate state_toset;
2239 u32 u4tmp;
2240 bool actuallyset = false;
2241
2242 if (rtlpriv->rtlhal.being_init_adapter)
2243 return false;
2244
2245 if (ppsc->swrf_processing)
2246 return false;
2247
2248 spin_lock(&rtlpriv->locks.rf_ps_lock);
2249 if (ppsc->rfchange_inprogress) {
2250 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2251 return false;
2252 } else {
2253 ppsc->rfchange_inprogress = true;
2254 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2255 }
2256
2257 u4tmp = rtl_read_dword(rtlpriv, REG_GPIO_OUTPUT);
2258 state_toset = (u4tmp & BIT(31)) ? ERFON : ERFOFF;
2259
2260
2261 if ((ppsc->hwradiooff == true) && (state_toset == ERFON)) {
2262 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2263 "GPIOChangeRF - HW Radio ON, RF ON\n");
2264
2265 state_toset = ERFON;
2266 ppsc->hwradiooff = false;
2267 actuallyset = true;
2268 } else if ((ppsc->hwradiooff == false) && (state_toset == ERFOFF)) {
2269 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2270 "GPIOChangeRF - HW Radio OFF, RF OFF\n");
2271
2272 state_toset = ERFOFF;
2273 ppsc->hwradiooff = true;
2274 actuallyset = true;
2275 }
2276
2277 if (actuallyset) {
2278 spin_lock(&rtlpriv->locks.rf_ps_lock);
2279 ppsc->rfchange_inprogress = false;
2280 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2281 } else {
2282 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2283 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2284
2285 spin_lock(&rtlpriv->locks.rf_ps_lock);
2286 ppsc->rfchange_inprogress = false;
2287 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2288 }
2289
2290 *valid = 1;
2291 return !ppsc->hwradiooff;
2292}
2293
2294static void add_one_key(struct ieee80211_hw *hw, u8 *macaddr,
2295 struct rtl_mac *mac, u32 key, u32 id,
2296 u8 enc_algo, bool is_pairwise)
2297{
2298 struct rtl_priv *rtlpriv = rtl_priv(hw);
2299 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2300
2301 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "add one entry\n");
2302 if (is_pairwise) {
2303 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "set Pairwise key\n");
2304
2305 rtl_cam_add_one_entry(hw, macaddr, key, id, enc_algo,
2306 CAM_CONFIG_NO_USEDK,
2307 rtlpriv->sec.key_buf[key]);
2308 } else {
2309 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "set group key\n");
2310
2311 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2312 rtl_cam_add_one_entry(hw, rtlefuse->dev_addr,
2313 PAIRWISE_KEYIDX,
2314 CAM_PAIRWISE_KEY_POSITION,
2315 enc_algo,
2316 CAM_CONFIG_NO_USEDK,
2317 rtlpriv->sec.key_buf[id]);
2318 }
2319
2320 rtl_cam_add_one_entry(hw, macaddr, key, id, enc_algo,
2321 CAM_CONFIG_NO_USEDK,
2322 rtlpriv->sec.key_buf[id]);
2323 }
2324}
2325
2326void rtl88ee_set_key(struct ieee80211_hw *hw, u32 key,
2327 u8 *mac_ad, bool is_group, u8 enc_algo,
2328 bool is_wepkey, bool clear_all)
2329{
2330 struct rtl_priv *rtlpriv = rtl_priv(hw);
2331 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2332 u8 *macaddr = mac_ad;
2333 u32 id = 0;
2334 bool is_pairwise = false;
2335
2336 static u8 cam_const_addr[4][6] = {
2337 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2338 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2339 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2340 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2341 };
2342 static u8 cam_const_broad[] = {
2343 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2344 };
2345
2346 if (clear_all) {
2347 u8 idx = 0;
2348 u8 cam_offset = 0;
2349 u8 clear_number = 5;
2350
2351 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2352
2353 for (idx = 0; idx < clear_number; idx++) {
2354 rtl_cam_mark_invalid(hw, cam_offset + idx);
2355 rtl_cam_empty_entry(hw, cam_offset + idx);
2356
2357 if (idx < 5) {
2358 memset(rtlpriv->sec.key_buf[idx], 0,
2359 MAX_KEY_LEN);
2360 rtlpriv->sec.key_len[idx] = 0;
2361 }
2362 }
2363
2364 } else {
2365 switch (enc_algo) {
2366 case WEP40_ENCRYPTION:
2367 enc_algo = CAM_WEP40;
2368 break;
2369 case WEP104_ENCRYPTION:
2370 enc_algo = CAM_WEP104;
2371 break;
2372 case TKIP_ENCRYPTION:
2373 enc_algo = CAM_TKIP;
2374 break;
2375 case AESCCMP_ENCRYPTION:
2376 enc_algo = CAM_AES;
2377 break;
2378 default:
2379 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
2380 "switch case not processed\n");
2381 enc_algo = CAM_TKIP;
2382 break;
2383 }
2384
2385 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2386 macaddr = cam_const_addr[key];
2387 id = key;
2388 } else {
2389 if (is_group) {
2390 macaddr = cam_const_broad;
2391 id = key;
2392 } else {
2393 if (mac->opmode == NL80211_IFTYPE_AP ||
2394 mac->opmode == NL80211_IFTYPE_MESH_POINT) {
2395 id = rtl_cam_get_free_entry(hw, mac_ad);
2396 if (id >= TOTAL_CAM_ENTRY) {
2397 RT_TRACE(rtlpriv, COMP_SEC,
2398 DBG_EMERG,
2399 "Can not find free hw security cam entry\n");
2400 return;
2401 }
2402 } else {
2403 id = CAM_PAIRWISE_KEY_POSITION;
2404 }
2405
2406 key = PAIRWISE_KEYIDX;
2407 is_pairwise = true;
2408 }
2409 }
2410
2411 if (rtlpriv->sec.key_len[key] == 0) {
2412 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2413 "delete one entry, id is %d\n", id);
2414 if (mac->opmode == NL80211_IFTYPE_AP ||
2415 mac->opmode == NL80211_IFTYPE_MESH_POINT)
2416 rtl_cam_del_entry(hw, mac_ad);
2417 rtl_cam_delete_one_entry(hw, mac_ad, id);
2418 } else {
2419 add_one_key(hw, macaddr, mac, key, id, enc_algo,
2420 is_pairwise);
2421 }
2422 }
2423}
2424
2425static void rtl8188ee_bt_var_init(struct ieee80211_hw *hw)
2426{
2427 struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
2428 struct bt_coexist_info coexist = rppriv->bt_coexist;
2429
2430 coexist.bt_coexistence = rppriv->bt_coexist.eeprom_bt_coexist;
2431 coexist.bt_ant_num = coexist.eeprom_bt_ant_num;
2432 coexist.bt_coexist_type = coexist.eeprom_bt_type;
2433
2434 if (coexist.reg_bt_iso == 2)
2435 coexist.bt_ant_isolation = coexist.eeprom_bt_ant_isol;
2436 else
2437 coexist.bt_ant_isolation = coexist.reg_bt_iso;
2438
2439 coexist.bt_radio_shared_type = coexist.eeprom_bt_radio_shared;
2440
2441 if (coexist.bt_coexistence) {
2442 if (coexist.reg_bt_sco == 1)
2443 coexist.bt_service = BT_OTHER_ACTION;
2444 else if (coexist.reg_bt_sco == 2)
2445 coexist.bt_service = BT_SCO;
2446 else if (coexist.reg_bt_sco == 4)
2447 coexist.bt_service = BT_BUSY;
2448 else if (coexist.reg_bt_sco == 5)
2449 coexist.bt_service = BT_OTHERBUSY;
2450 else
2451 coexist.bt_service = BT_IDLE;
2452
2453 coexist.bt_edca_ul = 0;
2454 coexist.bt_edca_dl = 0;
2455 coexist.bt_rssi_state = 0xff;
2456 }
2457}
2458
2459void rtl8188ee_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2460 bool auto_load_fail, u8 *hwinfo)
2461{
2462 rtl8188ee_bt_var_init(hw);
2463}
2464
2465void rtl8188ee_bt_reg_init(struct ieee80211_hw *hw)
2466{
2467 struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
2468
2469 /* 0:Low, 1:High, 2:From Efuse. */
2470 rppriv->bt_coexist.reg_bt_iso = 2;
2471 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2472 rppriv->bt_coexist.reg_bt_sco = 3;
2473 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2474 rppriv->bt_coexist.reg_bt_sco = 0;
2475}
2476
2477void rtl8188ee_bt_hw_init(struct ieee80211_hw *hw)
2478{
2479 struct rtl_priv *rtlpriv = rtl_priv(hw);
2480 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2481 struct rtl_pci_priv *rppriv = rtl_pcipriv(hw);
2482 struct bt_coexist_info coexist = rppriv->bt_coexist;
2483 u8 u1_tmp;
2484
2485 if (coexist.bt_coexistence &&
2486 ((coexist.bt_coexist_type == BT_CSR_BC4) ||
2487 coexist.bt_coexist_type == BT_CSR_BC8)) {
2488 if (coexist.bt_ant_isolation)
2489 rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
2490
2491 u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
2492 BIT_OFFSET_LEN_MASK_32(0, 1);
2493 u1_tmp = u1_tmp | ((coexist.bt_ant_isolation == 1) ?
2494 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
2495 ((coexist.bt_service == BT_SCO) ?
2496 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
2497 rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
2498
2499 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
2500 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
2501 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
2502
2503 /* Config to 1T1R. */
2504 if (rtlphy->rf_type == RF_1T1R) {
2505 u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
2506 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2507 rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
2508
2509 u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
2510 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2511 rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
2512 }
2513 }
2514}
2515
2516void rtl88ee_suspend(struct ieee80211_hw *hw)
2517{
2518}
2519
2520void rtl88ee_resume(struct ieee80211_hw *hw)
2521{
2522}
2523
2524/* Turn on AAP (RCR:bit 0) for promicuous mode. */
2525void rtl88ee_allow_all_destaddr(struct ieee80211_hw *hw,
2526 bool allow_all_da, bool write_into_reg)
2527{
2528 struct rtl_priv *rtlpriv = rtl_priv(hw);
2529 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2530
2531 if (allow_all_da) /* Set BIT0 */
2532 rtlpci->receive_config |= RCR_AAP;
2533 else /* Clear BIT0 */
2534 rtlpci->receive_config &= ~RCR_AAP;
2535
2536 if (write_into_reg)
2537 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
2538
2539 RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
2540 "receive_config = 0x%08X, write_into_reg =%d\n",
2541 rtlpci->receive_config, write_into_reg);
2542}