blob: 21b41436ae4a3198c833732470e1eb9faeb6632e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Bartlomiej Zolnierkiewicze98d6e52007-08-20 22:42:56 +02002 * linux/drivers/ide/pci/pdc202xx_old.c Version 0.51 Jul 27, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyovfed21642007-02-17 02:40:22 +01005 * Copyright (C) 2006-2007 MontaVista Software, Inc.
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +02006 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Promise Ultra33 cards with BIOS v1.20 through 1.28 will need this
9 * compiled into the kernel if you have more than one card installed.
10 * Note that BIOS v1.29 is reported to fix the problem. Since this is
11 * safe chipset tuning, including this support is harmless
12 *
13 * Promise Ultra66 cards with BIOS v1.11 this
14 * compiled into the kernel if you have more than one card installed.
15 *
16 * Promise Ultra100 cards.
17 *
18 * The latest chipset code will support the following ::
19 * Three Ultra33 controllers and 12 drives.
20 * 8 are UDMA supported and 4 are limited to DMA mode 2 multi-word.
21 * The 8/4 ratio is a BIOS code limit by promise.
22 *
23 * UNLESS you enable "CONFIG_PDC202XX_BURST"
24 *
25 */
26
27/*
28 * Portions Copyright (C) 1999 Promise Technology, Inc.
29 * Author: Frank Tiernan (frankt@promise.com)
30 * Released under terms of General Public License
31 */
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/types.h>
34#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/delay.h>
37#include <linux/timer.h>
38#include <linux/mm.h>
39#include <linux/ioport.h>
40#include <linux/blkdev.h>
41#include <linux/hdreg.h>
42#include <linux/interrupt.h>
43#include <linux/pci.h>
44#include <linux/init.h>
45#include <linux/ide.h>
46
47#include <asm/io.h>
48#include <asm/irq.h>
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define PDC202XX_DEBUG_DRIVE_INFO 0
51
52static const char *pdc_quirk_drives[] = {
53 "QUANTUM FIREBALLlct08 08",
54 "QUANTUM FIREBALLP KA6.4",
55 "QUANTUM FIREBALLP KA9.1",
56 "QUANTUM FIREBALLP LM20.4",
57 "QUANTUM FIREBALLP KX13.6",
58 "QUANTUM FIREBALLP KX20.5",
59 "QUANTUM FIREBALLP KX27.3",
60 "QUANTUM FIREBALLP LM20.5",
61 NULL
62};
63
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020064static void pdc_old_disable_66MHz_clock(ide_hwif_t *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +020066static void pdc202xx_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
68 ide_hwif_t *hwif = HWIF(drive);
69 struct pci_dev *dev = hwif->pci_dev;
70 u8 drive_pci = 0x60 + (drive->dn << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020072 u8 AP = 0, BP = 0, CP = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 u8 TA = 0, TB = 0, TC = 0;
74
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020075#if PDC202XX_DEBUG_DRIVE_INFO
76 u32 drive_conf = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 pci_read_config_dword(dev, drive_pci, &drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020078#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020080 /*
81 * TODO: do this once per channel
82 */
83 if (dev->device != PCI_DEVICE_ID_PROMISE_20246)
84 pdc_old_disable_66MHz_clock(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020086 pci_read_config_byte(dev, drive_pci, &AP);
87 pci_read_config_byte(dev, drive_pci + 1, &BP);
88 pci_read_config_byte(dev, drive_pci + 2, &CP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90 switch(speed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 case XFER_UDMA_5:
92 case XFER_UDMA_4: TB = 0x20; TC = 0x01; break;
93 case XFER_UDMA_2: TB = 0x20; TC = 0x01; break;
94 case XFER_UDMA_3:
95 case XFER_UDMA_1: TB = 0x40; TC = 0x02; break;
96 case XFER_UDMA_0:
97 case XFER_MW_DMA_2: TB = 0x60; TC = 0x03; break;
98 case XFER_MW_DMA_1: TB = 0x60; TC = 0x04; break;
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020099 case XFER_MW_DMA_0: TB = 0xE0; TC = 0x0F; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 case XFER_SW_DMA_2: TB = 0x60; TC = 0x05; break;
101 case XFER_SW_DMA_1: TB = 0x80; TC = 0x06; break;
102 case XFER_SW_DMA_0: TB = 0xC0; TC = 0x0B; break;
103 case XFER_PIO_4: TA = 0x01; TB = 0x04; break;
104 case XFER_PIO_3: TA = 0x02; TB = 0x06; break;
105 case XFER_PIO_2: TA = 0x03; TB = 0x08; break;
106 case XFER_PIO_1: TA = 0x05; TB = 0x0C; break;
107 case XFER_PIO_0:
108 default: TA = 0x09; TB = 0x13; break;
109 }
110
111 if (speed < XFER_SW_DMA_0) {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200112 /*
113 * preserve SYNC_INT / ERDDY_EN bits while clearing
114 * Prefetch_EN / IORDY_EN / PA[3:0] bits of register A
115 */
116 AP &= ~0x3f;
117 if (drive->id->capability & 4)
118 AP |= 0x20; /* set IORDY_EN bit */
119 if (drive->media == ide_disk)
120 AP |= 0x10; /* set Prefetch_EN bit */
121 /* clear PB[4:0] bits of register B */
122 BP &= ~0x1f;
123 pci_write_config_byte(dev, drive_pci, AP | TA);
124 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 } else {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200126 /* clear MB[2:0] bits of register B */
127 BP &= ~0xe0;
128 /* clear MC[3:0] bits of register C */
129 CP &= ~0x0f;
130 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
131 pci_write_config_byte(dev, drive_pci + 2, CP | TC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 }
133
134#if PDC202XX_DEBUG_DRIVE_INFO
135 printk(KERN_DEBUG "%s: %s drive%d 0x%08x ",
136 drive->name, ide_xfer_verbose(speed),
137 drive->dn, drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200138 pci_read_config_dword(dev, drive_pci, &drive_conf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 printk("0x%08x\n", drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200140#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141}
142
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200143static void pdc202xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144{
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200145 pdc202xx_set_mode(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146}
147
148static u8 pdc202xx_old_cable_detect (ide_hwif_t *hwif)
149{
150 u16 CIS = 0, mask = (hwif->channel) ? (1<<11) : (1<<10);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 pci_read_config_word(hwif->pci_dev, 0x50, &CIS);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200153
154 return (CIS & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155}
156
157/*
158 * Set the control register to use the 66MHz system
159 * clock for UDMA 3/4/5 mode operation when necessary.
160 *
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200161 * FIXME: this register is shared by both channels, some locking is needed
162 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 * It may also be possible to leave the 66MHz clock on
164 * and readjust the timing parameters.
165 */
166static void pdc_old_enable_66MHz_clock(ide_hwif_t *hwif)
167{
168 unsigned long clock_reg = hwif->dma_master + 0x11;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100169 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100171 outb(clock | (hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172}
173
174static void pdc_old_disable_66MHz_clock(ide_hwif_t *hwif)
175{
176 unsigned long clock_reg = hwif->dma_master + 0x11;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100177 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100179 outb(clock & ~(hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180}
181
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182static int pdc202xx_quirkproc (ide_drive_t *drive)
183{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100184 const char **list, *model = drive->id->model;
185
186 for (list = pdc_quirk_drives; *list != NULL; list++)
187 if (strstr(model, *list) != NULL)
188 return 2;
189 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190}
191
192static void pdc202xx_old_ide_dma_start(ide_drive_t *drive)
193{
194 if (drive->current_speed > XFER_UDMA_2)
195 pdc_old_enable_66MHz_clock(drive->hwif);
Tobias Oedf3d5b342006-10-03 01:14:17 -0700196 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 struct request *rq = HWGROUP(drive)->rq;
198 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 unsigned long high_16 = hwif->dma_master;
200 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
201 u32 word_count = 0;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100202 u8 clock = inb(high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100204 outb(clock | (hwif->channel ? 0x08 : 0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 word_count = (rq->nr_sectors << 8);
206 word_count = (rq_data_dir(rq) == READ) ?
207 word_count | 0x05000000 :
208 word_count | 0x06000000;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100209 outl(word_count, atapi_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 }
211 ide_dma_start(drive);
212}
213
214static int pdc202xx_old_ide_dma_end(ide_drive_t *drive)
215{
Tobias Oedf3d5b342006-10-03 01:14:17 -0700216 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 unsigned long high_16 = hwif->dma_master;
219 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
220 u8 clock = 0;
221
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100222 outl(0, atapi_reg); /* zero out extra */
223 clock = inb(high_16 + 0x11);
224 outb(clock & ~(hwif->channel ? 0x08:0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 }
226 if (drive->current_speed > XFER_UDMA_2)
227 pdc_old_disable_66MHz_clock(drive->hwif);
228 return __ide_dma_end(drive);
229}
230
231static int pdc202xx_old_ide_dma_test_irq(ide_drive_t *drive)
232{
233 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 unsigned long high_16 = hwif->dma_master;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100235 u8 dma_stat = inb(hwif->dma_status);
236 u8 sc1d = inb(high_16 + 0x001d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
238 if (hwif->channel) {
239 /* bit7: Error, bit6: Interrupting, bit5: FIFO Full, bit4: FIFO Empty */
240 if ((sc1d & 0x50) == 0x50)
241 goto somebody_else;
242 else if ((sc1d & 0x40) == 0x40)
243 return (dma_stat & 4) == 4;
244 } else {
245 /* bit3: Error, bit2: Interrupting, bit1: FIFO Full, bit0: FIFO Empty */
246 if ((sc1d & 0x05) == 0x05)
247 goto somebody_else;
248 else if ((sc1d & 0x04) == 0x04)
249 return (dma_stat & 4) == 4;
250 }
251somebody_else:
252 return (dma_stat & 4) == 4; /* return 1 if INTR asserted */
253}
254
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200255static void pdc202xx_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200257 ide_hwif_t *hwif = HWIF(drive);
258
259 if (hwif->resetproc != NULL)
260 hwif->resetproc(drive);
261
262 ide_dma_lost_irq(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263}
264
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200265static void pdc202xx_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266{
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200267 ide_hwif_t *hwif = HWIF(drive);
268
269 if (hwif->resetproc != NULL)
270 hwif->resetproc(drive);
271
272 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273}
274
275static void pdc202xx_reset_host (ide_hwif_t *hwif)
276{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 unsigned long high_16 = hwif->dma_master;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100278 u8 udma_speed_flag = inb(high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100280 outb(udma_speed_flag | 0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 mdelay(100);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100282 outb(udma_speed_flag & ~0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 mdelay(2000); /* 2 seconds ?! */
284
285 printk(KERN_WARNING "PDC202XX: %s channel reset.\n",
286 hwif->channel ? "Secondary" : "Primary");
287}
288
289static void pdc202xx_reset (ide_drive_t *drive)
290{
291 ide_hwif_t *hwif = HWIF(drive);
292 ide_hwif_t *mate = hwif->mate;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 pdc202xx_reset_host(hwif);
295 pdc202xx_reset_host(mate);
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200296
297 ide_set_max_pio(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298}
299
Alan Cox57e834e2006-06-28 04:27:03 -0700300static unsigned int __devinit init_chipset_pdc202xx(struct pci_dev *dev,
301 const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 return dev->irq;
304}
305
306static void __devinit init_hwif_pdc202xx(ide_hwif_t *hwif)
307{
308 struct pci_dev *dev = hwif->pci_dev;
309
310 /* PDC20265 has problems with large LBA48 requests */
311 if ((dev->device == PCI_DEVICE_ID_PROMISE_20267) ||
312 (dev->device == PCI_DEVICE_ID_PROMISE_20265))
313 hwif->rqsize = 256;
314
315 hwif->autodma = 0;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200316
317 hwif->set_pio_mode = &pdc202xx_set_pio_mode;
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200318 hwif->set_dma_mode = &pdc202xx_set_mode;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 hwif->quirkproc = &pdc202xx_quirkproc;
321
Sergei Shtylyov8b6ebe02006-06-26 00:26:16 -0700322 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 hwif->resetproc = &pdc202xx_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
Bartlomiej Zolnierkiewicze98d6e52007-08-20 22:42:56 +0200325 hwif->err_stops_fifo = 1;
326
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
328
Bartlomiej Zolnierkiewicze98d6e52007-08-20 22:42:56 +0200329 if (hwif->dma_base == 0)
330 return;
331
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200332 hwif->ultra_mask = hwif->cds->udma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 hwif->mwdma_mask = 0x07;
334 hwif->swdma_mask = 0x07;
Tobias Oedf3d5b342006-10-03 01:14:17 -0700335 hwif->atapi_dma = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200337 hwif->dma_lost_irq = &pdc202xx_dma_lost_irq;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200338 hwif->dma_timeout = &pdc202xx_dma_timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
340 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246) {
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200341 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
342 hwif->cbl = pdc202xx_old_cable_detect(hwif);
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 hwif->dma_start = &pdc202xx_old_ide_dma_start;
345 hwif->ide_dma_end = &pdc202xx_old_ide_dma_end;
346 }
347 hwif->ide_dma_test_irq = &pdc202xx_old_ide_dma_test_irq;
348
349 if (!noautodma)
350 hwif->autodma = 1;
351 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352}
353
354static void __devinit init_dma_pdc202xx(ide_hwif_t *hwif, unsigned long dmabase)
355{
356 u8 udma_speed_flag = 0, primary_mode = 0, secondary_mode = 0;
357
358 if (hwif->channel) {
359 ide_setup_dma(hwif, dmabase, 8);
360 return;
361 }
362
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100363 udma_speed_flag = inb(dmabase | 0x1f);
364 primary_mode = inb(dmabase | 0x1a);
365 secondary_mode = inb(dmabase | 0x1b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 printk(KERN_INFO "%s: (U)DMA Burst Bit %sABLED " \
367 "Primary %s Mode " \
368 "Secondary %s Mode.\n", hwif->cds->name,
369 (udma_speed_flag & 1) ? "EN" : "DIS",
370 (primary_mode & 1) ? "MASTER" : "PCI",
371 (secondary_mode & 1) ? "MASTER" : "PCI" );
372
373#ifdef CONFIG_PDC202XX_BURST
374 if (!(udma_speed_flag & 1)) {
375 printk(KERN_INFO "%s: FORCING BURST BIT 0x%02x->0x%02x ",
376 hwif->cds->name, udma_speed_flag,
377 (udma_speed_flag|1));
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100378 outb(udma_speed_flag | 1, dmabase | 0x1f);
379 printk("%sACTIVE\n", (inb(dmabase | 0x1f) & 1) ? "" : "IN");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 }
381#endif /* CONFIG_PDC202XX_BURST */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 ide_setup_dma(hwif, dmabase, 8);
384}
385
386static int __devinit init_setup_pdc202ata4(struct pci_dev *dev,
387 ide_pci_device_t *d)
388{
389 if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE) {
390 u8 irq = 0, irq2 = 0;
391 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
392 /* 0xbc */
393 pci_read_config_byte(dev, (PCI_INTERRUPT_LINE)|0x80, &irq2);
394 if (irq != irq2) {
395 pci_write_config_byte(dev,
396 (PCI_INTERRUPT_LINE)|0x80, irq); /* 0xbc */
397 printk(KERN_INFO "%s: pci-config space interrupt "
398 "mirror fixed.\n", d->name);
399 }
400 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 return ide_setup_pci_device(dev, d);
402}
403
404static int __devinit init_setup_pdc20265(struct pci_dev *dev,
405 ide_pci_device_t *d)
406{
407 if ((dev->bus->self) &&
408 (dev->bus->self->vendor == PCI_VENDOR_ID_INTEL) &&
409 ((dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960) ||
410 (dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960RM))) {
411 printk(KERN_INFO "ide: Skipping Promise PDC20265 "
412 "attached to I2O RAID controller.\n");
413 return -ENODEV;
414 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 return ide_setup_pci_device(dev, d);
416}
417
418static int __devinit init_setup_pdc202xx(struct pci_dev *dev,
419 ide_pci_device_t *d)
420{
421 return ide_setup_pci_device(dev, d);
422}
423
424static ide_pci_device_t pdc202xx_chipsets[] __devinitdata = {
425 { /* 0 */
426 .name = "PDC20246",
427 .init_setup = init_setup_pdc202ata4,
428 .init_chipset = init_chipset_pdc202xx,
429 .init_hwif = init_hwif_pdc202xx,
430 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 .bootable = OFF_BOARD,
433 .extra = 16,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200434 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200435 .udma_mask = 0x07, /* udma0-2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 },{ /* 1 */
437 .name = "PDC20262",
438 .init_setup = init_setup_pdc202ata4,
439 .init_chipset = init_chipset_pdc202xx,
440 .init_hwif = init_hwif_pdc202xx,
441 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 .bootable = OFF_BOARD,
444 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200445 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200446 .udma_mask = 0x1f, /* udma0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 },{ /* 2 */
448 .name = "PDC20263",
449 .init_setup = init_setup_pdc202ata4,
450 .init_chipset = init_chipset_pdc202xx,
451 .init_hwif = init_hwif_pdc202xx,
452 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 .bootable = OFF_BOARD,
455 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200456 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200457 .udma_mask = 0x1f, /* udma0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 },{ /* 3 */
459 .name = "PDC20265",
460 .init_setup = init_setup_pdc20265,
461 .init_chipset = init_chipset_pdc202xx,
462 .init_hwif = init_hwif_pdc202xx,
463 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 .bootable = OFF_BOARD,
466 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200467 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200468 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 },{ /* 4 */
470 .name = "PDC20267",
471 .init_setup = init_setup_pdc202xx,
472 .init_chipset = init_chipset_pdc202xx,
473 .init_hwif = init_hwif_pdc202xx,
474 .init_dma = init_dma_pdc202xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 .bootable = OFF_BOARD,
477 .extra = 48,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200478 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200479 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 }
481};
482
483/**
484 * pdc202xx_init_one - called when a PDC202xx is found
485 * @dev: the pdc202xx device
486 * @id: the matching pci id
487 *
488 * Called when the PCI registration layer (or the IDE initialization)
489 * finds a device matching our IDE device tables.
490 */
491
492static int __devinit pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
493{
494 ide_pci_device_t *d = &pdc202xx_chipsets[id->driver_data];
495
496 return d->init_setup(dev, d);
497}
498
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200499static const struct pci_device_id pdc202xx_pci_tbl[] = {
500 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20246), 0 },
501 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20262), 1 },
502 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20263), 2 },
503 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20265), 3 },
504 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20267), 4 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 { 0, },
506};
507MODULE_DEVICE_TABLE(pci, pdc202xx_pci_tbl);
508
509static struct pci_driver driver = {
510 .name = "Promise_Old_IDE",
511 .id_table = pdc202xx_pci_tbl,
512 .probe = pdc202xx_init_one,
513};
514
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100515static int __init pdc202xx_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516{
517 return ide_pci_register_driver(&driver);
518}
519
520module_init(pdc202xx_ide_init);
521
522MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
523MODULE_DESCRIPTION("PCI driver module for older Promise IDE");
524MODULE_LICENSE("GPL");