blob: cdeca5e6fae4761a8f4d9d0073d1671df2380142 [file] [log] [blame]
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001/*
2 * drivers/mmc/host/omap_hsmmc.c
3 *
4 * Driver for OMAP2430/3430 MMC controller.
5 *
6 * Copyright (C) 2007 Texas Instruments.
7 *
8 * Authors:
9 * Syed Mohammed Khasim <x0khasim@ti.com>
10 * Madhusudhan <madhu.cr@ti.com>
11 * Mohit Jalori <mjalori@ti.com>
12 *
13 * This file is licensed under the terms of the GNU General Public License
14 * version 2. This program is licensed "as is" without any warranty of any
15 * kind, whether express or implied.
16 */
17
18#include <linux/module.h>
19#include <linux/init.h>
Andy Shevchenkoac330f442011-05-10 15:51:54 +030020#include <linux/kernel.h>
Denis Karpovd900f712009-09-22 16:44:38 -070021#include <linux/debugfs.h>
Russell Kingc5c98922012-04-13 12:14:39 +010022#include <linux/dmaengine.h>
Denis Karpovd900f712009-09-22 16:44:38 -070023#include <linux/seq_file.h>
Felipe Balbi031cd032013-07-11 16:09:05 +030024#include <linux/sizes.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010025#include <linux/interrupt.h>
26#include <linux/delay.h>
27#include <linux/dma-mapping.h>
28#include <linux/platform_device.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010029#include <linux/timer.h>
30#include <linux/clk.h>
Rajendra Nayak46856a62012-03-12 20:32:37 +053031#include <linux/of.h>
32#include <linux/of_gpio.h>
33#include <linux/of_device.h>
Russell King3451c062012-04-21 22:35:42 +010034#include <linux/omap-dma.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010035#include <linux/mmc/host.h>
Jarkko Lavinen13189e72009-09-22 16:44:53 -070036#include <linux/mmc/core.h>
Adrian Hunter93caf8e692010-08-11 14:17:48 -070037#include <linux/mmc/mmc.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010038#include <linux/io.h>
Adrian Hunterdb0fefc2010-02-15 10:03:34 -080039#include <linux/gpio.h>
40#include <linux/regulator/consumer.h>
Daniel Mack46b76032012-10-15 21:35:05 +053041#include <linux/pinctrl/consumer.h>
Balaji T Kfa4aa2d2011-07-01 22:09:35 +053042#include <linux/pm_runtime.h>
Tony Lindgren68f39e72012-10-15 12:09:43 -070043#include <linux/platform_data/mmc-omap.h>
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010044
45/* OMAP HSMMC Host Controller Registers */
Denis Karpov11dd62a2009-09-22 16:44:43 -070046#define OMAP_HSMMC_SYSSTATUS 0x0014
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010047#define OMAP_HSMMC_CON 0x002C
48#define OMAP_HSMMC_BLK 0x0104
49#define OMAP_HSMMC_ARG 0x0108
50#define OMAP_HSMMC_CMD 0x010C
51#define OMAP_HSMMC_RSP10 0x0110
52#define OMAP_HSMMC_RSP32 0x0114
53#define OMAP_HSMMC_RSP54 0x0118
54#define OMAP_HSMMC_RSP76 0x011C
55#define OMAP_HSMMC_DATA 0x0120
56#define OMAP_HSMMC_HCTL 0x0128
57#define OMAP_HSMMC_SYSCTL 0x012C
58#define OMAP_HSMMC_STAT 0x0130
59#define OMAP_HSMMC_IE 0x0134
60#define OMAP_HSMMC_ISE 0x0138
61#define OMAP_HSMMC_CAPA 0x0140
62
63#define VS18 (1 << 26)
64#define VS30 (1 << 25)
Hebbar, Gururajacd587092012-11-19 21:59:58 +053065#define HSS (1 << 21)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010066#define SDVS18 (0x5 << 9)
67#define SDVS30 (0x6 << 9)
David Brownelleb250822009-02-17 14:49:01 -080068#define SDVS33 (0x7 << 9)
Kim Kyuwon1b331e62009-02-20 13:10:08 +010069#define SDVS_MASK 0x00000E00
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010070#define SDVSCLR 0xFFFFF1FF
71#define SDVSDET 0x00000400
72#define AUTOIDLE 0x1
73#define SDBP (1 << 8)
74#define DTO 0xe
75#define ICE 0x1
76#define ICS 0x2
77#define CEN (1 << 2)
Balaji T Ked164182013-10-21 00:25:21 +053078#define CLKD_MAX 0x3FF /* max clock divisor: 1023 */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010079#define CLKD_MASK 0x0000FFC0
80#define CLKD_SHIFT 6
81#define DTO_MASK 0x000F0000
82#define DTO_SHIFT 16
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010083#define INIT_STREAM (1 << 1)
84#define DP_SELECT (1 << 21)
85#define DDIR (1 << 4)
Venkatraman Sa7e96872012-11-19 22:00:01 +053086#define DMAE 0x1
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010087#define MSBS (1 << 5)
88#define BCE (1 << 1)
89#define FOUR_BIT (1 << 1)
Hebbar, Gururajacd587092012-11-19 21:59:58 +053090#define HSPE (1 << 2)
Balaji T K03b5d922012-04-09 12:08:33 +053091#define DDR (1 << 19)
Jarkko Lavinen73153012008-11-21 16:49:54 +020092#define DW8 (1 << 5)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010093#define OD 0x1
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +010094#define STAT_CLEAR 0xFFFFFFFF
95#define INIT_STREAM_CMD 0x00000000
96#define DUAL_VOLT_OCR_BIT 7
97#define SRC (1 << 25)
98#define SRD (1 << 26)
Denis Karpov11dd62a2009-09-22 16:44:43 -070099#define SOFTRESET (1 << 1)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100100
Venkatraman Sa7e96872012-11-19 22:00:01 +0530101/* Interrupt masks for IE and ISE register */
102#define CC_EN (1 << 0)
103#define TC_EN (1 << 1)
104#define BWR_EN (1 << 4)
105#define BRR_EN (1 << 5)
106#define ERR_EN (1 << 15)
107#define CTO_EN (1 << 16)
108#define CCRC_EN (1 << 17)
109#define CEB_EN (1 << 18)
110#define CIE_EN (1 << 19)
111#define DTO_EN (1 << 20)
112#define DCRC_EN (1 << 21)
113#define DEB_EN (1 << 22)
114#define CERR_EN (1 << 28)
115#define BADA_EN (1 << 29)
116
117#define INT_EN_MASK (BADA_EN | CERR_EN | DEB_EN | DCRC_EN |\
118 DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
119 BRR_EN | BWR_EN | TC_EN | CC_EN)
120
Balaji T Kfa4aa2d2011-07-01 22:09:35 +0530121#define MMC_AUTOSUSPEND_DELAY 100
Jianpeng Ma1e881782013-10-21 00:25:20 +0530122#define MMC_TIMEOUT_MS 20 /* 20 mSec */
123#define MMC_TIMEOUT_US 20000 /* 20000 micro Sec */
Andy Shevchenko6b206ef2011-07-13 11:16:29 -0400124#define OMAP_MMC_MIN_CLOCK 400000
125#define OMAP_MMC_MAX_CLOCK 52000000
Kishore Kadiyala0005ae72011-02-28 20:48:05 +0530126#define DRIVER_NAME "omap_hsmmc"
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100127
Balaji T Ke99448f2014-02-19 20:26:40 +0530128#define VDD_1V8 1800000 /* 180000 uV */
129#define VDD_3V0 3000000 /* 300000 uV */
130#define VDD_165_195 (ffs(MMC_VDD_165_195) - 1)
131
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100132/*
133 * One controller can have multiple slots, like on some omap boards using
134 * omap.c controller driver. Luckily this is not currently done on any known
135 * omap_hsmmc.c device.
136 */
137#define mmc_slot(host) (host->pdata->slots[host->slot_id])
138
139/*
140 * MMC Host controller read/write API's
141 */
142#define OMAP_HSMMC_READ(base, reg) \
143 __raw_readl((base) + OMAP_HSMMC_##reg)
144
145#define OMAP_HSMMC_WRITE(base, reg, val) \
146 __raw_writel((val), (base) + OMAP_HSMMC_##reg)
147
Per Forlin9782aff2011-07-01 18:55:23 +0200148struct omap_hsmmc_next {
149 unsigned int dma_len;
150 s32 cookie;
151};
152
Denis Karpov70a33412009-09-22 16:44:59 -0700153struct omap_hsmmc_host {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100154 struct device *dev;
155 struct mmc_host *mmc;
156 struct mmc_request *mrq;
157 struct mmc_command *cmd;
158 struct mmc_data *data;
159 struct clk *fclk;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100160 struct clk *dbclk;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800161 /*
162 * vcc == configured supply
163 * vcc_aux == optional
164 * - MMC1, supply for DAT4..DAT7
165 * - MMC2/MMC2, external level shifter voltage supply, for
166 * chip (SDIO, eMMC, etc) or transceiver (MMC2 only)
167 */
168 struct regulator *vcc;
169 struct regulator *vcc_aux;
Balaji T Ke99448f2014-02-19 20:26:40 +0530170 struct regulator *pbias;
171 bool pbias_enabled;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100172 void __iomem *base;
173 resource_size_t mapbase;
Adrian Hunter4dffd7a2009-09-22 16:44:58 -0700174 spinlock_t irq_lock; /* Prevent races with irq handler */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100175 unsigned int dma_len;
Juha Yrjola0ccd76d2008-11-14 15:22:00 +0200176 unsigned int dma_sg_idx;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100177 unsigned char bus_mode;
Adrian Huntera3621462009-09-22 16:44:42 -0700178 unsigned char power_mode;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100179 int suspended;
Tony Lindgren0a82e062013-10-21 00:25:19 +0530180 u32 con;
181 u32 hctl;
182 u32 sysctl;
183 u32 capa;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100184 int irq;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100185 int use_dma, dma_ch;
Russell Kingc5c98922012-04-13 12:14:39 +0100186 struct dma_chan *tx_chan;
187 struct dma_chan *rx_chan;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100188 int slot_id;
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200189 int response_busy;
Denis Karpov11dd62a2009-09-22 16:44:43 -0700190 int context_loss;
Adrian Hunterb62f6222009-09-22 16:45:01 -0700191 int protect_card;
192 int reqs_blocked;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800193 int use_reg;
Adrian Hunterb4175772010-05-26 14:42:06 -0700194 int req_in_progress;
Balaji T K6e3076c2014-01-21 19:54:42 +0530195 unsigned long clk_rate;
Per Forlin9782aff2011-07-01 18:55:23 +0200196 struct omap_hsmmc_next next_data;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100197 struct omap_mmc_platform_data *pdata;
198};
199
Nishanth Menon59445b12014-02-13 23:45:48 -0600200struct omap_mmc_of_data {
201 u32 reg_offset;
202 u8 controller_flags;
203};
204
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800205static int omap_hsmmc_card_detect(struct device *dev, int slot)
206{
Balaji T K9ea28ec2012-10-15 21:35:08 +0530207 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
208 struct omap_mmc_platform_data *mmc = host->pdata;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800209
210 /* NOTE: assumes card detect signal is active-low */
211 return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
212}
213
214static int omap_hsmmc_get_wp(struct device *dev, int slot)
215{
Balaji T K9ea28ec2012-10-15 21:35:08 +0530216 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
217 struct omap_mmc_platform_data *mmc = host->pdata;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800218
219 /* NOTE: assumes write protect signal is active-high */
220 return gpio_get_value_cansleep(mmc->slots[0].gpio_wp);
221}
222
223static int omap_hsmmc_get_cover_state(struct device *dev, int slot)
224{
Balaji T K9ea28ec2012-10-15 21:35:08 +0530225 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
226 struct omap_mmc_platform_data *mmc = host->pdata;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800227
228 /* NOTE: assumes card detect signal is active-low */
229 return !gpio_get_value_cansleep(mmc->slots[0].switch_pin);
230}
231
232#ifdef CONFIG_PM
233
234static int omap_hsmmc_suspend_cdirq(struct device *dev, int slot)
235{
Balaji T K9ea28ec2012-10-15 21:35:08 +0530236 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
237 struct omap_mmc_platform_data *mmc = host->pdata;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800238
239 disable_irq(mmc->slots[0].card_detect_irq);
240 return 0;
241}
242
243static int omap_hsmmc_resume_cdirq(struct device *dev, int slot)
244{
Balaji T K9ea28ec2012-10-15 21:35:08 +0530245 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
246 struct omap_mmc_platform_data *mmc = host->pdata;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800247
248 enable_irq(mmc->slots[0].card_detect_irq);
249 return 0;
250}
251
252#else
253
254#define omap_hsmmc_suspend_cdirq NULL
255#define omap_hsmmc_resume_cdirq NULL
256
257#endif
258
Adrian Hunterb702b102010-02-15 10:03:35 -0800259#ifdef CONFIG_REGULATOR
260
Rajendra Nayak69b07ec2012-03-07 09:55:30 -0500261static int omap_hsmmc_set_power(struct device *dev, int slot, int power_on,
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800262 int vdd)
263{
264 struct omap_hsmmc_host *host =
265 platform_get_drvdata(to_platform_device(dev));
266 int ret = 0;
267
268 /*
269 * If we don't see a Vcc regulator, assume it's a fixed
270 * voltage always-on regulator.
271 */
272 if (!host->vcc)
273 return 0;
274
275 if (mmc_slot(host).before_set_reg)
276 mmc_slot(host).before_set_reg(dev, slot, power_on, vdd);
277
Balaji T Ke99448f2014-02-19 20:26:40 +0530278 if (host->pbias) {
279 if (host->pbias_enabled == 1) {
280 ret = regulator_disable(host->pbias);
281 if (!ret)
282 host->pbias_enabled = 0;
283 }
284 regulator_set_voltage(host->pbias, VDD_3V0, VDD_3V0);
285 }
286
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800287 /*
288 * Assume Vcc regulator is used only to power the card ... OMAP
289 * VDDS is used to power the pins, optionally with a transceiver to
290 * support cards using voltages other than VDDS (1.8V nominal). When a
291 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
292 *
293 * In some cases this regulator won't support enable/disable;
294 * e.g. it's a fixed rail for a WLAN chip.
295 *
296 * In other cases vcc_aux switches interface power. Example, for
297 * eMMC cards it represents VccQ. Sometimes transceivers or SDIO
298 * chips/cards need an interface voltage rail too.
299 */
300 if (power_on) {
Balaji T K987fd492014-02-19 20:26:40 +0530301 if (host->vcc)
302 ret = mmc_regulator_set_ocr(host->mmc, host->vcc, vdd);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800303 /* Enable interface voltage rail, if needed */
304 if (ret == 0 && host->vcc_aux) {
305 ret = regulator_enable(host->vcc_aux);
Balaji T K987fd492014-02-19 20:26:40 +0530306 if (ret < 0 && host->vcc)
Linus Walleij99fc5132010-09-29 01:08:27 -0400307 ret = mmc_regulator_set_ocr(host->mmc,
308 host->vcc, 0);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800309 }
310 } else {
Linus Walleij99fc5132010-09-29 01:08:27 -0400311 /* Shut down the rail */
Adrian Hunter6da20c82010-02-15 10:03:34 -0800312 if (host->vcc_aux)
313 ret = regulator_disable(host->vcc_aux);
Balaji T K987fd492014-02-19 20:26:40 +0530314 if (host->vcc) {
Linus Walleij99fc5132010-09-29 01:08:27 -0400315 /* Then proceed to shut down the local regulator */
316 ret = mmc_regulator_set_ocr(host->mmc,
317 host->vcc, 0);
318 }
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800319 }
320
Balaji T Ke99448f2014-02-19 20:26:40 +0530321 if (host->pbias) {
322 if (vdd <= VDD_165_195)
323 ret = regulator_set_voltage(host->pbias, VDD_1V8,
324 VDD_1V8);
325 else
326 ret = regulator_set_voltage(host->pbias, VDD_3V0,
327 VDD_3V0);
328 if (ret < 0)
329 goto error_set_power;
330
331 if (host->pbias_enabled == 0) {
332 ret = regulator_enable(host->pbias);
333 if (!ret)
334 host->pbias_enabled = 1;
335 }
336 }
337
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800338 if (mmc_slot(host).after_set_reg)
339 mmc_slot(host).after_set_reg(dev, slot, power_on, vdd);
340
Balaji T Ke99448f2014-02-19 20:26:40 +0530341error_set_power:
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800342 return ret;
343}
344
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800345static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
346{
347 struct regulator *reg;
kishore kadiyala64be9782010-10-01 16:35:28 -0700348 int ocr_value = 0;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800349
Balaji T Kf2ddc1d2014-02-19 20:26:40 +0530350 reg = devm_regulator_get(host->dev, "vmmc");
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800351 if (IS_ERR(reg)) {
Balaji T K987fd492014-02-19 20:26:40 +0530352 dev_err(host->dev, "unable to get vmmc regulator %ld\n",
353 PTR_ERR(reg));
NeilBrown1fdc90f2012-08-08 00:06:00 -0400354 return PTR_ERR(reg);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800355 } else {
356 host->vcc = reg;
kishore kadiyala64be9782010-10-01 16:35:28 -0700357 ocr_value = mmc_regulator_get_ocrmask(reg);
358 if (!mmc_slot(host).ocr_mask) {
359 mmc_slot(host).ocr_mask = ocr_value;
360 } else {
361 if (!(mmc_slot(host).ocr_mask & ocr_value)) {
Rajendra Nayak2cecdf02012-02-23 17:02:20 +0530362 dev_err(host->dev, "ocrmask %x is not supported\n",
Rajendra Nayake3f1adb2012-03-07 09:55:31 -0500363 mmc_slot(host).ocr_mask);
kishore kadiyala64be9782010-10-01 16:35:28 -0700364 mmc_slot(host).ocr_mask = 0;
365 return -EINVAL;
366 }
367 }
Balaji T K987fd492014-02-19 20:26:40 +0530368 }
369 mmc_slot(host).set_power = omap_hsmmc_set_power;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800370
Balaji T K987fd492014-02-19 20:26:40 +0530371 /* Allow an aux regulator */
372 reg = devm_regulator_get_optional(host->dev, "vmmc_aux");
373 host->vcc_aux = IS_ERR(reg) ? NULL : reg;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800374
Balaji T Ke99448f2014-02-19 20:26:40 +0530375 reg = devm_regulator_get_optional(host->dev, "pbias");
376 host->pbias = IS_ERR(reg) ? NULL : reg;
377
Balaji T K987fd492014-02-19 20:26:40 +0530378 /* For eMMC do not power off when not in sleep state */
379 if (mmc_slot(host).no_regulator_off_init)
380 return 0;
381 /*
382 * To disable boot_on regulator, enable regulator
383 * to increase usecount and then disable it.
384 */
385 if ((host->vcc && regulator_is_enabled(host->vcc) > 0) ||
386 (host->vcc_aux && regulator_is_enabled(host->vcc_aux))) {
387 int vdd = ffs(mmc_slot(host).ocr_mask) - 1;
Adrian Huntere840ce12011-05-06 12:14:10 +0300388
Balaji T K987fd492014-02-19 20:26:40 +0530389 mmc_slot(host).set_power(host->dev, host->slot_id, 1, vdd);
390 mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800391 }
392
393 return 0;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800394}
395
396static void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
397{
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800398 mmc_slot(host).set_power = NULL;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -0800399}
400
Adrian Hunterb702b102010-02-15 10:03:35 -0800401static inline int omap_hsmmc_have_reg(void)
402{
403 return 1;
404}
405
406#else
407
408static inline int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
409{
410 return -EINVAL;
411}
412
413static inline void omap_hsmmc_reg_put(struct omap_hsmmc_host *host)
414{
415}
416
417static inline int omap_hsmmc_have_reg(void)
418{
419 return 0;
420}
421
422#endif
423
424static int omap_hsmmc_gpio_init(struct omap_mmc_platform_data *pdata)
425{
426 int ret;
427
428 if (gpio_is_valid(pdata->slots[0].switch_pin)) {
Adrian Hunterb702b102010-02-15 10:03:35 -0800429 if (pdata->slots[0].cover)
430 pdata->slots[0].get_cover_state =
431 omap_hsmmc_get_cover_state;
432 else
433 pdata->slots[0].card_detect = omap_hsmmc_card_detect;
434 pdata->slots[0].card_detect_irq =
435 gpio_to_irq(pdata->slots[0].switch_pin);
436 ret = gpio_request(pdata->slots[0].switch_pin, "mmc_cd");
437 if (ret)
438 return ret;
439 ret = gpio_direction_input(pdata->slots[0].switch_pin);
440 if (ret)
441 goto err_free_sp;
442 } else
443 pdata->slots[0].switch_pin = -EINVAL;
444
445 if (gpio_is_valid(pdata->slots[0].gpio_wp)) {
446 pdata->slots[0].get_ro = omap_hsmmc_get_wp;
447 ret = gpio_request(pdata->slots[0].gpio_wp, "mmc_wp");
448 if (ret)
449 goto err_free_cd;
450 ret = gpio_direction_input(pdata->slots[0].gpio_wp);
451 if (ret)
452 goto err_free_wp;
453 } else
454 pdata->slots[0].gpio_wp = -EINVAL;
455
456 return 0;
457
458err_free_wp:
459 gpio_free(pdata->slots[0].gpio_wp);
460err_free_cd:
461 if (gpio_is_valid(pdata->slots[0].switch_pin))
462err_free_sp:
463 gpio_free(pdata->slots[0].switch_pin);
464 return ret;
465}
466
467static void omap_hsmmc_gpio_free(struct omap_mmc_platform_data *pdata)
468{
469 if (gpio_is_valid(pdata->slots[0].gpio_wp))
470 gpio_free(pdata->slots[0].gpio_wp);
471 if (gpio_is_valid(pdata->slots[0].switch_pin))
472 gpio_free(pdata->slots[0].switch_pin);
473}
474
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100475/*
Andy Shevchenkoe0c7f992011-05-06 12:14:05 +0300476 * Start clock to the card
477 */
478static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
479{
480 OMAP_HSMMC_WRITE(host->base, SYSCTL,
481 OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
482}
483
484/*
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100485 * Stop clock to the card
486 */
Denis Karpov70a33412009-09-22 16:44:59 -0700487static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100488{
489 OMAP_HSMMC_WRITE(host->base, SYSCTL,
490 OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
491 if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
Masanari Iida7122bbb2012-08-05 23:25:40 +0900492 dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100493}
494
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700495static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
496 struct mmc_command *cmd)
Adrian Hunterb4175772010-05-26 14:42:06 -0700497{
498 unsigned int irq_mask;
499
500 if (host->use_dma)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530501 irq_mask = INT_EN_MASK & ~(BRR_EN | BWR_EN);
Adrian Hunterb4175772010-05-26 14:42:06 -0700502 else
503 irq_mask = INT_EN_MASK;
504
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700505 /* Disable timeout for erases */
506 if (cmd->opcode == MMC_ERASE)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530507 irq_mask &= ~DTO_EN;
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700508
Adrian Hunterb4175772010-05-26 14:42:06 -0700509 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
510 OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
511 OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
512}
513
514static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
515{
516 OMAP_HSMMC_WRITE(host->base, ISE, 0);
517 OMAP_HSMMC_WRITE(host->base, IE, 0);
518 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
519}
520
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300521/* Calculate divisor for the given clock frequency */
Balaji TKd83b6e02011-12-20 15:12:00 +0530522static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300523{
524 u16 dsor = 0;
525
526 if (ios->clock) {
Balaji TKd83b6e02011-12-20 15:12:00 +0530527 dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
Balaji T Ked164182013-10-21 00:25:21 +0530528 if (dsor > CLKD_MAX)
529 dsor = CLKD_MAX;
Andy Shevchenkoac330f442011-05-10 15:51:54 +0300530 }
531
532 return dsor;
533}
534
Andy Shevchenko5934df22011-05-06 12:14:06 +0300535static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
536{
537 struct mmc_ios *ios = &host->mmc->ios;
538 unsigned long regval;
539 unsigned long timeout;
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530540 unsigned long clkdiv;
Andy Shevchenko5934df22011-05-06 12:14:06 +0300541
Venkatraman S8986d312012-08-07 19:10:38 +0530542 dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
Andy Shevchenko5934df22011-05-06 12:14:06 +0300543
544 omap_hsmmc_stop_clock(host);
545
546 regval = OMAP_HSMMC_READ(host->base, SYSCTL);
547 regval = regval & ~(CLKD_MASK | DTO_MASK);
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530548 clkdiv = calc_divisor(host, ios);
549 regval = regval | (clkdiv << 6) | (DTO << 16);
Andy Shevchenko5934df22011-05-06 12:14:06 +0300550 OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
551 OMAP_HSMMC_WRITE(host->base, SYSCTL,
552 OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);
553
554 /* Wait till the ICS bit is set */
555 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
556 while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
557 && time_before(jiffies, timeout))
558 cpu_relax();
559
Hebbar, Gururajacd587092012-11-19 21:59:58 +0530560 /*
561 * Enable High-Speed Support
562 * Pre-Requisites
563 * - Controller should support High-Speed-Enable Bit
564 * - Controller should not be using DDR Mode
565 * - Controller should advertise that it supports High Speed
566 * in capabilities register
567 * - MMC/SD clock coming out of controller > 25MHz
568 */
569 if ((mmc_slot(host).features & HSMMC_HAS_HSPE_SUPPORT) &&
570 (ios->timing != MMC_TIMING_UHS_DDR50) &&
571 ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
572 regval = OMAP_HSMMC_READ(host->base, HCTL);
573 if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
574 regval |= HSPE;
575 else
576 regval &= ~HSPE;
577
578 OMAP_HSMMC_WRITE(host->base, HCTL, regval);
579 }
580
Andy Shevchenko5934df22011-05-06 12:14:06 +0300581 omap_hsmmc_start_clock(host);
582}
583
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400584static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
585{
586 struct mmc_ios *ios = &host->mmc->ios;
587 u32 con;
588
589 con = OMAP_HSMMC_READ(host->base, CON);
Balaji T K03b5d922012-04-09 12:08:33 +0530590 if (ios->timing == MMC_TIMING_UHS_DDR50)
591 con |= DDR; /* configure in DDR mode */
592 else
593 con &= ~DDR;
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400594 switch (ios->bus_width) {
595 case MMC_BUS_WIDTH_8:
596 OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
597 break;
598 case MMC_BUS_WIDTH_4:
599 OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
600 OMAP_HSMMC_WRITE(host->base, HCTL,
601 OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
602 break;
603 case MMC_BUS_WIDTH_1:
604 OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
605 OMAP_HSMMC_WRITE(host->base, HCTL,
606 OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
607 break;
608 }
609}
610
611static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
612{
613 struct mmc_ios *ios = &host->mmc->ios;
614 u32 con;
615
616 con = OMAP_HSMMC_READ(host->base, CON);
617 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
618 OMAP_HSMMC_WRITE(host->base, CON, con | OD);
619 else
620 OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
621}
622
Denis Karpov11dd62a2009-09-22 16:44:43 -0700623#ifdef CONFIG_PM
624
625/*
626 * Restore the MMC host context, if it was lost as result of a
627 * power state change.
628 */
Denis Karpov70a33412009-09-22 16:44:59 -0700629static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700630{
631 struct mmc_ios *ios = &host->mmc->ios;
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400632 u32 hctl, capa;
Denis Karpov11dd62a2009-09-22 16:44:43 -0700633 unsigned long timeout;
634
Tony Lindgren0a82e062013-10-21 00:25:19 +0530635 if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
636 host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
637 host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
638 host->capa == OMAP_HSMMC_READ(host->base, CAPA))
639 return 0;
640
641 host->context_loss++;
642
Balaji T Kc2200ef2012-03-07 09:55:30 -0500643 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
Denis Karpov11dd62a2009-09-22 16:44:43 -0700644 if (host->power_mode != MMC_POWER_OFF &&
645 (1 << ios->vdd) <= MMC_VDD_23_24)
646 hctl = SDVS18;
647 else
648 hctl = SDVS30;
649 capa = VS30 | VS18;
650 } else {
651 hctl = SDVS18;
652 capa = VS18;
653 }
654
655 OMAP_HSMMC_WRITE(host->base, HCTL,
656 OMAP_HSMMC_READ(host->base, HCTL) | hctl);
657
658 OMAP_HSMMC_WRITE(host->base, CAPA,
659 OMAP_HSMMC_READ(host->base, CAPA) | capa);
660
661 OMAP_HSMMC_WRITE(host->base, HCTL,
662 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
663
664 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
665 while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
666 && time_before(jiffies, timeout))
667 ;
668
Adrian Hunterb4175772010-05-26 14:42:06 -0700669 omap_hsmmc_disable_irq(host);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700670
671 /* Do not initialize card-specific things if the power is off */
672 if (host->power_mode == MMC_POWER_OFF)
673 goto out;
674
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400675 omap_hsmmc_set_bus_width(host);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700676
Andy Shevchenko5934df22011-05-06 12:14:06 +0300677 omap_hsmmc_set_clock(host);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700678
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -0400679 omap_hsmmc_set_bus_mode(host);
680
Denis Karpov11dd62a2009-09-22 16:44:43 -0700681out:
Tony Lindgren0a82e062013-10-21 00:25:19 +0530682 dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
683 host->context_loss);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700684 return 0;
685}
686
687/*
688 * Save the MMC host context (store the number of power state changes so far).
689 */
Denis Karpov70a33412009-09-22 16:44:59 -0700690static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700691{
Tony Lindgren0a82e062013-10-21 00:25:19 +0530692 host->con = OMAP_HSMMC_READ(host->base, CON);
693 host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
694 host->sysctl = OMAP_HSMMC_READ(host->base, SYSCTL);
695 host->capa = OMAP_HSMMC_READ(host->base, CAPA);
Denis Karpov11dd62a2009-09-22 16:44:43 -0700696}
697
698#else
699
Denis Karpov70a33412009-09-22 16:44:59 -0700700static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700701{
702 return 0;
703}
704
Denis Karpov70a33412009-09-22 16:44:59 -0700705static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
Denis Karpov11dd62a2009-09-22 16:44:43 -0700706{
707}
708
709#endif
710
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100711/*
712 * Send init stream sequence to card
713 * before sending IDLE command
714 */
Denis Karpov70a33412009-09-22 16:44:59 -0700715static void send_init_stream(struct omap_hsmmc_host *host)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100716{
717 int reg = 0;
718 unsigned long timeout;
719
Adrian Hunterb62f6222009-09-22 16:45:01 -0700720 if (host->protect_card)
721 return;
722
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100723 disable_irq(host->irq);
Adrian Hunterb4175772010-05-26 14:42:06 -0700724
725 OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100726 OMAP_HSMMC_WRITE(host->base, CON,
727 OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
728 OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);
729
730 timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
Venkatraman Sa7e96872012-11-19 22:00:01 +0530731 while ((reg != CC_EN) && time_before(jiffies, timeout))
732 reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100733
734 OMAP_HSMMC_WRITE(host->base, CON,
735 OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
Adrian Hunterc653a6d2009-09-22 16:44:56 -0700736
737 OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
738 OMAP_HSMMC_READ(host->base, STAT);
739
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100740 enable_irq(host->irq);
741}
742
743static inline
Denis Karpov70a33412009-09-22 16:44:59 -0700744int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100745{
746 int r = 1;
747
Denis Karpov191d1f12009-09-22 16:44:55 -0700748 if (mmc_slot(host).get_cover_state)
749 r = mmc_slot(host).get_cover_state(host->dev, host->slot_id);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100750 return r;
751}
752
753static ssize_t
Denis Karpov70a33412009-09-22 16:44:59 -0700754omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100755 char *buf)
756{
757 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
Denis Karpov70a33412009-09-22 16:44:59 -0700758 struct omap_hsmmc_host *host = mmc_priv(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100759
Denis Karpov70a33412009-09-22 16:44:59 -0700760 return sprintf(buf, "%s\n",
761 omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100762}
763
Denis Karpov70a33412009-09-22 16:44:59 -0700764static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100765
766static ssize_t
Denis Karpov70a33412009-09-22 16:44:59 -0700767omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100768 char *buf)
769{
770 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
Denis Karpov70a33412009-09-22 16:44:59 -0700771 struct omap_hsmmc_host *host = mmc_priv(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100772
Denis Karpov191d1f12009-09-22 16:44:55 -0700773 return sprintf(buf, "%s\n", mmc_slot(host).name);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100774}
775
Denis Karpov70a33412009-09-22 16:44:59 -0700776static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100777
778/*
779 * Configure the response type and send the cmd.
780 */
781static void
Denis Karpov70a33412009-09-22 16:44:59 -0700782omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100783 struct mmc_data *data)
784{
785 int cmdreg = 0, resptype = 0, cmdtype = 0;
786
Venkatraman S8986d312012-08-07 19:10:38 +0530787 dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100788 mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
789 host->cmd = cmd;
790
Adrian Hunter93caf8e692010-08-11 14:17:48 -0700791 omap_hsmmc_enable_irq(host, cmd);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100792
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200793 host->response_busy = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100794 if (cmd->flags & MMC_RSP_PRESENT) {
795 if (cmd->flags & MMC_RSP_136)
796 resptype = 1;
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200797 else if (cmd->flags & MMC_RSP_BUSY) {
798 resptype = 3;
799 host->response_busy = 1;
800 } else
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100801 resptype = 2;
802 }
803
804 /*
805 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
806 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
807 * a val of 0x3, rest 0x0.
808 */
809 if (cmd == host->mrq->stop)
810 cmdtype = 0x3;
811
812 cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);
813
814 if (data) {
815 cmdreg |= DP_SELECT | MSBS | BCE;
816 if (data->flags & MMC_DATA_READ)
817 cmdreg |= DDIR;
818 else
819 cmdreg &= ~(DDIR);
820 }
821
822 if (host->use_dma)
Venkatraman Sa7e96872012-11-19 22:00:01 +0530823 cmdreg |= DMAE;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100824
Adrian Hunterb4175772010-05-26 14:42:06 -0700825 host->req_in_progress = 1;
Adrian Hunter4dffd7a2009-09-22 16:44:58 -0700826
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100827 OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
828 OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
829}
830
Juha Yrjola0ccd76d2008-11-14 15:22:00 +0200831static int
Denis Karpov70a33412009-09-22 16:44:59 -0700832omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
Juha Yrjola0ccd76d2008-11-14 15:22:00 +0200833{
834 if (data->flags & MMC_DATA_WRITE)
835 return DMA_TO_DEVICE;
836 else
837 return DMA_FROM_DEVICE;
838}
839
Russell Kingc5c98922012-04-13 12:14:39 +0100840static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
841 struct mmc_data *data)
842{
843 return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
844}
845
Adrian Hunterb4175772010-05-26 14:42:06 -0700846static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
847{
848 int dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +0530849 unsigned long flags;
Adrian Hunterb4175772010-05-26 14:42:06 -0700850
Venkatraman S31463b12012-04-09 12:08:34 +0530851 spin_lock_irqsave(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700852 host->req_in_progress = 0;
853 dma_ch = host->dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +0530854 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700855
856 omap_hsmmc_disable_irq(host);
857 /* Do not complete the request if DMA is still in progress */
858 if (mrq->data && host->use_dma && dma_ch != -1)
859 return;
860 host->mrq = NULL;
861 mmc_request_done(host->mmc, mrq);
862}
863
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100864/*
865 * Notify the transfer complete to MMC core
866 */
867static void
Denis Karpov70a33412009-09-22 16:44:59 -0700868omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100869{
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200870 if (!data) {
871 struct mmc_request *mrq = host->mrq;
872
Adrian Hunter23050102009-09-22 16:44:57 -0700873 /* TC before CC from CMD6 - don't know why, but it happens */
874 if (host->cmd && host->cmd->opcode == 6 &&
875 host->response_busy) {
876 host->response_busy = 0;
877 return;
878 }
879
Adrian Hunterb4175772010-05-26 14:42:06 -0700880 omap_hsmmc_request_done(host, mrq);
Adrian Hunter4a694dc2009-01-12 16:13:08 +0200881 return;
882 }
883
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100884 host->data = NULL;
885
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100886 if (!data->error)
887 data->bytes_xfered += data->blocks * (data->blksz);
888 else
889 data->bytes_xfered = 0;
890
Ming Leife852272012-06-22 18:49:35 +0800891 if (!data->stop) {
Adrian Hunterb4175772010-05-26 14:42:06 -0700892 omap_hsmmc_request_done(host, data->mrq);
Ming Leife852272012-06-22 18:49:35 +0800893 return;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100894 }
Ming Leife852272012-06-22 18:49:35 +0800895 omap_hsmmc_start_command(host, data->stop, NULL);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100896}
897
898/*
899 * Notify the core about command completion
900 */
901static void
Denis Karpov70a33412009-09-22 16:44:59 -0700902omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100903{
904 host->cmd = NULL;
905
906 if (cmd->flags & MMC_RSP_PRESENT) {
907 if (cmd->flags & MMC_RSP_136) {
908 /* response type 2 */
909 cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
910 cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
911 cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
912 cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
913 } else {
914 /* response types 1, 1b, 3, 4, 5, 6 */
915 cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
916 }
917 }
Adrian Hunterb4175772010-05-26 14:42:06 -0700918 if ((host->data == NULL && !host->response_busy) || cmd->error)
Balaji T Kd4b2c372014-01-21 19:54:42 +0530919 omap_hsmmc_request_done(host, host->mrq);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100920}
921
922/*
923 * DMA clean up for command errors
924 */
Denis Karpov70a33412009-09-22 16:44:59 -0700925static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100926{
Adrian Hunterb4175772010-05-26 14:42:06 -0700927 int dma_ch;
Venkatraman S31463b12012-04-09 12:08:34 +0530928 unsigned long flags;
Adrian Hunterb4175772010-05-26 14:42:06 -0700929
Jarkko Lavinen82788ff2008-12-05 12:31:46 +0200930 host->data->error = errno;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100931
Venkatraman S31463b12012-04-09 12:08:34 +0530932 spin_lock_irqsave(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700933 dma_ch = host->dma_ch;
934 host->dma_ch = -1;
Venkatraman S31463b12012-04-09 12:08:34 +0530935 spin_unlock_irqrestore(&host->irq_lock, flags);
Adrian Hunterb4175772010-05-26 14:42:06 -0700936
937 if (host->use_dma && dma_ch != -1) {
Russell Kingc5c98922012-04-13 12:14:39 +0100938 struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);
939
940 dmaengine_terminate_all(chan);
941 dma_unmap_sg(chan->device->dev,
942 host->data->sg, host->data->sg_len,
Denis Karpov70a33412009-09-22 16:44:59 -0700943 omap_hsmmc_get_dma_dir(host, host->data));
Russell Kingc5c98922012-04-13 12:14:39 +0100944
Per Forlin053bf342011-11-07 21:55:11 +0530945 host->data->host_cookie = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100946 }
947 host->data = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100948}
949
950/*
951 * Readable error output
952 */
953#ifdef CONFIG_MMC_DEBUG
Adrian Hunter699b9582011-05-06 12:14:01 +0300954static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100955{
956 /* --- means reserved bit without definition at documentation */
Denis Karpov70a33412009-09-22 16:44:59 -0700957 static const char *omap_hsmmc_status_bits[] = {
Adrian Hunter699b9582011-05-06 12:14:01 +0300958 "CC" , "TC" , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
959 "CIRQ", "OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
960 "CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
961 "ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100962 };
963 char res[256];
964 char *buf = res;
965 int len, i;
966
967 len = sprintf(buf, "MMC IRQ 0x%x :", status);
968 buf += len;
969
Denis Karpov70a33412009-09-22 16:44:59 -0700970 for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100971 if (status & (1 << i)) {
Denis Karpov70a33412009-09-22 16:44:59 -0700972 len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100973 buf += len;
974 }
975
Venkatraman S8986d312012-08-07 19:10:38 +0530976 dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100977}
Adrian Hunter699b9582011-05-06 12:14:01 +0300978#else
979static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
980 u32 status)
981{
982}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +0100983#endif /* CONFIG_MMC_DEBUG */
984
Jean Pihet3ebf74b2009-02-06 16:42:51 +0100985/*
986 * MMC controller internal state machines reset
987 *
988 * Used to reset command or data internal state machines, using respectively
989 * SRC or SRD bit of SYSCTL register
990 * Can be called from interrupt context
991 */
Denis Karpov70a33412009-09-22 16:44:59 -0700992static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
993 unsigned long bit)
Jean Pihet3ebf74b2009-02-06 16:42:51 +0100994{
995 unsigned long i = 0;
Jianpeng Ma1e881782013-10-21 00:25:20 +0530996 unsigned long limit = MMC_TIMEOUT_US;
Jean Pihet3ebf74b2009-02-06 16:42:51 +0100997
998 OMAP_HSMMC_WRITE(host->base, SYSCTL,
999 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);
1000
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -07001001 /*
1002 * OMAP4 ES2 and greater has an updated reset logic.
1003 * Monitor a 0->1 transition first
1004 */
1005 if (mmc_slot(host).features & HSMMC_HAS_UPDATED_RESET) {
kishore kadiyalab432b4b2010-11-17 22:35:32 -05001006 while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -07001007 && (i++ < limit))
Jianpeng Ma1e881782013-10-21 00:25:20 +05301008 udelay(1);
Madhusudhan Chikkature07ad64b2010-10-01 16:35:25 -07001009 }
1010 i = 0;
1011
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001012 while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
1013 (i++ < limit))
Jianpeng Ma1e881782013-10-21 00:25:20 +05301014 udelay(1);
Jean Pihet3ebf74b2009-02-06 16:42:51 +01001015
1016 if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
1017 dev_err(mmc_dev(host->mmc),
1018 "Timeout waiting on controller reset in %s\n",
1019 __func__);
1020}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001021
Balaji T K25e18972012-11-19 21:59:55 +05301022static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
1023 int err, int end_cmd)
Venkatraman Sae4bf782012-08-09 20:36:07 +05301024{
Balaji T K25e18972012-11-19 21:59:55 +05301025 if (end_cmd) {
Balaji T K94d4f272012-11-19 21:59:56 +05301026 omap_hsmmc_reset_controller_fsm(host, SRC);
Balaji T K25e18972012-11-19 21:59:55 +05301027 if (host->cmd)
1028 host->cmd->error = err;
1029 }
Venkatraman Sae4bf782012-08-09 20:36:07 +05301030
1031 if (host->data) {
1032 omap_hsmmc_reset_controller_fsm(host, SRD);
1033 omap_hsmmc_dma_cleanup(host, err);
Balaji T Kdc7745b2012-11-19 21:59:57 +05301034 } else if (host->mrq && host->mrq->cmd)
1035 host->mrq->cmd->error = err;
Venkatraman Sae4bf782012-08-09 20:36:07 +05301036}
1037
Adrian Hunterb4175772010-05-26 14:42:06 -07001038static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001039{
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001040 struct mmc_data *data;
Adrian Hunterb4175772010-05-26 14:42:06 -07001041 int end_cmd = 0, end_trans = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001042
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001043 data = host->data;
Venkatraman S8986d312012-08-07 19:10:38 +05301044 dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001045
Venkatraman Sa7e96872012-11-19 22:00:01 +05301046 if (status & ERR_EN) {
Adrian Hunter699b9582011-05-06 12:14:01 +03001047 omap_hsmmc_dbg_report_irq(host, status);
Adrian Hunter4a694dc2009-01-12 16:13:08 +02001048
Venkatraman Sa7e96872012-11-19 22:00:01 +05301049 if (status & (CTO_EN | CCRC_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301050 end_cmd = 1;
Venkatraman Sa7e96872012-11-19 22:00:01 +05301051 if (status & (CTO_EN | DTO_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301052 hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
Venkatraman Sa7e96872012-11-19 22:00:01 +05301053 else if (status & (CCRC_EN | DCRC_EN))
Balaji T K25e18972012-11-19 21:59:55 +05301054 hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1055
Venkatraman Sae4bf782012-08-09 20:36:07 +05301056 if (host->data || host->response_busy) {
Balaji T K25e18972012-11-19 21:59:55 +05301057 end_trans = !end_cmd;
Venkatraman Sae4bf782012-08-09 20:36:07 +05301058 host->response_busy = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001059 }
1060 }
1061
Francesco Lavra7472bab2013-06-29 08:25:12 +02001062 OMAP_HSMMC_WRITE(host->base, STAT, status);
Venkatraman Sa7e96872012-11-19 22:00:01 +05301063 if (end_cmd || ((status & CC_EN) && host->cmd))
Denis Karpov70a33412009-09-22 16:44:59 -07001064 omap_hsmmc_cmd_done(host, host->cmd);
Venkatraman Sa7e96872012-11-19 22:00:01 +05301065 if ((end_trans || (status & TC_EN)) && host->mrq)
Denis Karpov70a33412009-09-22 16:44:59 -07001066 omap_hsmmc_xfer_done(host, data);
Adrian Hunterb4175772010-05-26 14:42:06 -07001067}
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001068
Adrian Hunterb4175772010-05-26 14:42:06 -07001069/*
1070 * MMC controller IRQ handler
1071 */
1072static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
1073{
1074 struct omap_hsmmc_host *host = dev_id;
1075 int status;
1076
1077 status = OMAP_HSMMC_READ(host->base, STAT);
Venkatraman S1f6b9fa2012-08-08 15:44:29 +05301078 while (status & INT_EN_MASK && host->req_in_progress) {
Adrian Hunterb4175772010-05-26 14:42:06 -07001079 omap_hsmmc_do_irq(host, status);
Venkatraman S1f6b9fa2012-08-08 15:44:29 +05301080
Adrian Hunterb4175772010-05-26 14:42:06 -07001081 /* Flush posted write */
1082 status = OMAP_HSMMC_READ(host->base, STAT);
Venkatraman S1f6b9fa2012-08-08 15:44:29 +05301083 }
Adrian Hunter4dffd7a2009-09-22 16:44:58 -07001084
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001085 return IRQ_HANDLED;
1086}
1087
Denis Karpov70a33412009-09-22 16:44:59 -07001088static void set_sd_bus_power(struct omap_hsmmc_host *host)
Adrian Huntere13bb302009-03-12 17:08:26 +02001089{
1090 unsigned long i;
1091
1092 OMAP_HSMMC_WRITE(host->base, HCTL,
1093 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
1094 for (i = 0; i < loops_per_jiffy; i++) {
1095 if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
1096 break;
1097 cpu_relax();
1098 }
1099}
1100
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001101/*
David Brownelleb250822009-02-17 14:49:01 -08001102 * Switch MMC interface voltage ... only relevant for MMC1.
1103 *
1104 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
1105 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
1106 * Some chips, like eMMC ones, use internal transceivers.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001107 */
Denis Karpov70a33412009-09-22 16:44:59 -07001108static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001109{
1110 u32 reg_val = 0;
1111 int ret;
1112
1113 /* Disable the clocks */
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301114 pm_runtime_put_sync(host->dev);
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301115 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05301116 clk_disable_unprepare(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001117
1118 /* Turn the power off */
1119 ret = mmc_slot(host).set_power(host->dev, host->slot_id, 0, 0);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001120
1121 /* Turn the power ON with given VDD 1.8 or 3.0v */
Adrian Hunter2bec0892009-09-22 16:45:02 -07001122 if (!ret)
1123 ret = mmc_slot(host).set_power(host->dev, host->slot_id, 1,
1124 vdd);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301125 pm_runtime_get_sync(host->dev);
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301126 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05301127 clk_prepare_enable(host->dbclk);
Adrian Hunter2bec0892009-09-22 16:45:02 -07001128
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001129 if (ret != 0)
1130 goto err;
1131
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001132 OMAP_HSMMC_WRITE(host->base, HCTL,
1133 OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
1134 reg_val = OMAP_HSMMC_READ(host->base, HCTL);
David Brownelleb250822009-02-17 14:49:01 -08001135
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001136 /*
1137 * If a MMC dual voltage card is detected, the set_ios fn calls
1138 * this fn with VDD bit set for 1.8V. Upon card removal from the
Denis Karpov70a33412009-09-22 16:44:59 -07001139 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001140 *
David Brownelleb250822009-02-17 14:49:01 -08001141 * Cope with a bit of slop in the range ... per data sheets:
1142 * - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
1143 * but recommended values are 1.71V to 1.89V
1144 * - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
1145 * but recommended values are 2.7V to 3.3V
1146 *
1147 * Board setup code shouldn't permit anything very out-of-range.
1148 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
1149 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001150 */
David Brownelleb250822009-02-17 14:49:01 -08001151 if ((1 << vdd) <= MMC_VDD_23_24)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001152 reg_val |= SDVS18;
David Brownelleb250822009-02-17 14:49:01 -08001153 else
1154 reg_val |= SDVS30;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001155
1156 OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
Adrian Huntere13bb302009-03-12 17:08:26 +02001157 set_sd_bus_power(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001158
1159 return 0;
1160err:
Venkatraman Sb1e056a2012-11-19 22:00:00 +05301161 dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001162 return ret;
1163}
1164
Adrian Hunterb62f6222009-09-22 16:45:01 -07001165/* Protect the card while the cover is open */
1166static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
1167{
1168 if (!mmc_slot(host).get_cover_state)
1169 return;
1170
1171 host->reqs_blocked = 0;
1172 if (mmc_slot(host).get_cover_state(host->dev, host->slot_id)) {
1173 if (host->protect_card) {
Rajendra Nayak2cecdf02012-02-23 17:02:20 +05301174 dev_info(host->dev, "%s: cover is closed, "
Adrian Hunterb62f6222009-09-22 16:45:01 -07001175 "card is now accessible\n",
1176 mmc_hostname(host->mmc));
1177 host->protect_card = 0;
1178 }
1179 } else {
1180 if (!host->protect_card) {
Rajendra Nayak2cecdf02012-02-23 17:02:20 +05301181 dev_info(host->dev, "%s: cover is open, "
Adrian Hunterb62f6222009-09-22 16:45:01 -07001182 "card is now inaccessible\n",
1183 mmc_hostname(host->mmc));
1184 host->protect_card = 1;
1185 }
1186 }
1187}
1188
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001189/*
NeilBrown7efab4f2011-12-30 12:35:13 +11001190 * irq handler to notify the core about card insertion/removal
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001191 */
NeilBrown7efab4f2011-12-30 12:35:13 +11001192static irqreturn_t omap_hsmmc_detect(int irq, void *dev_id)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001193{
NeilBrown7efab4f2011-12-30 12:35:13 +11001194 struct omap_hsmmc_host *host = dev_id;
David Brownell249d0fa2009-02-04 14:42:03 -08001195 struct omap_mmc_slot_data *slot = &mmc_slot(host);
Adrian Huntera6b22402009-09-22 16:44:45 -07001196 int carddetect;
David Brownell249d0fa2009-02-04 14:42:03 -08001197
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001198 sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
Adrian Huntera6b22402009-09-22 16:44:45 -07001199
Denis Karpov191d1f12009-09-22 16:44:55 -07001200 if (slot->card_detect)
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08001201 carddetect = slot->card_detect(host->dev, host->slot_id);
Adrian Hunterb62f6222009-09-22 16:45:01 -07001202 else {
1203 omap_hsmmc_protect_card(host);
Adrian Huntera6b22402009-09-22 16:44:45 -07001204 carddetect = -ENOSYS;
Adrian Hunterb62f6222009-09-22 16:45:01 -07001205 }
Adrian Huntera6b22402009-09-22 16:44:45 -07001206
Madhusudhan Chikkaturecdeebad2010-04-06 14:34:49 -07001207 if (carddetect)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001208 mmc_detect_change(host->mmc, (HZ * 200) / 1000);
Madhusudhan Chikkaturecdeebad2010-04-06 14:34:49 -07001209 else
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001210 mmc_detect_change(host->mmc, (HZ * 50) / 1000);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001211 return IRQ_HANDLED;
1212}
1213
Russell Kingc5c98922012-04-13 12:14:39 +01001214static void omap_hsmmc_dma_callback(void *param)
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001215{
Russell Kingc5c98922012-04-13 12:14:39 +01001216 struct omap_hsmmc_host *host = param;
1217 struct dma_chan *chan;
Adrian Hunter770d7432011-05-06 12:14:11 +03001218 struct mmc_data *data;
Russell Kingc5c98922012-04-13 12:14:39 +01001219 int req_in_progress;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001220
Russell Kingc5c98922012-04-13 12:14:39 +01001221 spin_lock_irq(&host->irq_lock);
Adrian Hunterb4175772010-05-26 14:42:06 -07001222 if (host->dma_ch < 0) {
Russell Kingc5c98922012-04-13 12:14:39 +01001223 spin_unlock_irq(&host->irq_lock);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001224 return;
Adrian Hunterb4175772010-05-26 14:42:06 -07001225 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001226
Adrian Hunter770d7432011-05-06 12:14:11 +03001227 data = host->mrq->data;
Russell Kingc5c98922012-04-13 12:14:39 +01001228 chan = omap_hsmmc_get_dma_chan(host, data);
Per Forlin9782aff2011-07-01 18:55:23 +02001229 if (!data->host_cookie)
Russell Kingc5c98922012-04-13 12:14:39 +01001230 dma_unmap_sg(chan->device->dev,
1231 data->sg, data->sg_len,
Per Forlin9782aff2011-07-01 18:55:23 +02001232 omap_hsmmc_get_dma_dir(host, data));
Adrian Hunterb4175772010-05-26 14:42:06 -07001233
1234 req_in_progress = host->req_in_progress;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001235 host->dma_ch = -1;
Russell Kingc5c98922012-04-13 12:14:39 +01001236 spin_unlock_irq(&host->irq_lock);
Adrian Hunterb4175772010-05-26 14:42:06 -07001237
1238 /* If DMA has finished after TC, complete the request */
1239 if (!req_in_progress) {
1240 struct mmc_request *mrq = host->mrq;
1241
1242 host->mrq = NULL;
1243 mmc_request_done(host->mmc, mrq);
1244 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001245}
1246
Per Forlin9782aff2011-07-01 18:55:23 +02001247static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
1248 struct mmc_data *data,
Russell Kingc5c98922012-04-13 12:14:39 +01001249 struct omap_hsmmc_next *next,
Russell King26b88522012-04-13 12:27:37 +01001250 struct dma_chan *chan)
Per Forlin9782aff2011-07-01 18:55:23 +02001251{
1252 int dma_len;
1253
1254 if (!next && data->host_cookie &&
1255 data->host_cookie != host->next_data.cookie) {
Rajendra Nayak2cecdf02012-02-23 17:02:20 +05301256 dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
Per Forlin9782aff2011-07-01 18:55:23 +02001257 " host->next_data.cookie %d\n",
1258 __func__, data->host_cookie, host->next_data.cookie);
1259 data->host_cookie = 0;
1260 }
1261
1262 /* Check if next job is already prepared */
Dan Carpenterb38313d2014-01-30 15:15:18 +03001263 if (next || data->host_cookie != host->next_data.cookie) {
Russell King26b88522012-04-13 12:27:37 +01001264 dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
Per Forlin9782aff2011-07-01 18:55:23 +02001265 omap_hsmmc_get_dma_dir(host, data));
1266
1267 } else {
1268 dma_len = host->next_data.dma_len;
1269 host->next_data.dma_len = 0;
1270 }
1271
1272
1273 if (dma_len == 0)
1274 return -EINVAL;
1275
1276 if (next) {
1277 next->dma_len = dma_len;
1278 data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
1279 } else
1280 host->dma_len = dma_len;
1281
1282 return 0;
1283}
1284
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001285/*
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001286 * Routine to configure and start DMA for the MMC card
1287 */
Balaji T K9d025332014-01-21 19:54:42 +05301288static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
Denis Karpov70a33412009-09-22 16:44:59 -07001289 struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001290{
Russell King26b88522012-04-13 12:27:37 +01001291 struct dma_slave_config cfg;
1292 struct dma_async_tx_descriptor *tx;
1293 int ret = 0, i;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001294 struct mmc_data *data = req->data;
Russell Kingc5c98922012-04-13 12:14:39 +01001295 struct dma_chan *chan;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001296
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001297 /* Sanity check: all the SG entries must be aligned by block size. */
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001298 for (i = 0; i < data->sg_len; i++) {
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001299 struct scatterlist *sgl;
1300
1301 sgl = data->sg + i;
1302 if (sgl->length % data->blksz)
1303 return -EINVAL;
1304 }
1305 if ((data->blksz % 4) != 0)
1306 /* REVISIT: The MMC buffer increments only when MSB is written.
1307 * Return error for blksz which is non multiple of four.
1308 */
1309 return -EINVAL;
1310
Adrian Hunterb4175772010-05-26 14:42:06 -07001311 BUG_ON(host->dma_ch != -1);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001312
Russell Kingc5c98922012-04-13 12:14:39 +01001313 chan = omap_hsmmc_get_dma_chan(host, data);
Russell Kingc5c98922012-04-13 12:14:39 +01001314
Russell King26b88522012-04-13 12:27:37 +01001315 cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
1316 cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
1317 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1318 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1319 cfg.src_maxburst = data->blksz / 4;
1320 cfg.dst_maxburst = data->blksz / 4;
Russell Kingc5c98922012-04-13 12:14:39 +01001321
Russell King26b88522012-04-13 12:27:37 +01001322 ret = dmaengine_slave_config(chan, &cfg);
Per Forlin9782aff2011-07-01 18:55:23 +02001323 if (ret)
1324 return ret;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001325
Russell King26b88522012-04-13 12:27:37 +01001326 ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1327 if (ret)
1328 return ret;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001329
Russell King26b88522012-04-13 12:27:37 +01001330 tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
1331 data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1332 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1333 if (!tx) {
1334 dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
1335 /* FIXME: cleanup */
1336 return -1;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001337 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001338
Russell King26b88522012-04-13 12:27:37 +01001339 tx->callback = omap_hsmmc_dma_callback;
1340 tx->callback_param = host;
1341
1342 /* Does not fail */
1343 dmaengine_submit(tx);
1344
1345 host->dma_ch = 1;
1346
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001347 return 0;
1348}
1349
Denis Karpov70a33412009-09-22 16:44:59 -07001350static void set_data_timeout(struct omap_hsmmc_host *host,
Adrian Huntere2bf08d2009-09-22 16:45:03 -07001351 unsigned int timeout_ns,
1352 unsigned int timeout_clks)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001353{
1354 unsigned int timeout, cycle_ns;
1355 uint32_t reg, clkd, dto = 0;
1356
1357 reg = OMAP_HSMMC_READ(host->base, SYSCTL);
1358 clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
1359 if (clkd == 0)
1360 clkd = 1;
1361
Balaji T K6e3076c2014-01-21 19:54:42 +05301362 cycle_ns = 1000000000 / (host->clk_rate / clkd);
Adrian Huntere2bf08d2009-09-22 16:45:03 -07001363 timeout = timeout_ns / cycle_ns;
1364 timeout += timeout_clks;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001365 if (timeout) {
1366 while ((timeout & 0x80000000) == 0) {
1367 dto += 1;
1368 timeout <<= 1;
1369 }
1370 dto = 31 - dto;
1371 timeout <<= 1;
1372 if (timeout && dto)
1373 dto += 1;
1374 if (dto >= 13)
1375 dto -= 13;
1376 else
1377 dto = 0;
1378 if (dto > 14)
1379 dto = 14;
1380 }
1381
1382 reg &= ~DTO_MASK;
1383 reg |= dto << DTO_SHIFT;
1384 OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
1385}
1386
Balaji T K9d025332014-01-21 19:54:42 +05301387static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
1388{
1389 struct mmc_request *req = host->mrq;
1390 struct dma_chan *chan;
1391
1392 if (!req->data)
1393 return;
1394 OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
1395 | (req->data->blocks << 16));
1396 set_data_timeout(host, req->data->timeout_ns,
1397 req->data->timeout_clks);
1398 chan = omap_hsmmc_get_dma_chan(host, req->data);
1399 dma_async_issue_pending(chan);
1400}
1401
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001402/*
1403 * Configure block length for MMC/SD cards and initiate the transfer.
1404 */
1405static int
Denis Karpov70a33412009-09-22 16:44:59 -07001406omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001407{
1408 int ret;
1409 host->data = req->data;
1410
1411 if (req->data == NULL) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001412 OMAP_HSMMC_WRITE(host->base, BLK, 0);
Adrian Huntere2bf08d2009-09-22 16:45:03 -07001413 /*
1414 * Set an arbitrary 100ms data timeout for commands with
1415 * busy signal.
1416 */
1417 if (req->cmd->flags & MMC_RSP_BUSY)
1418 set_data_timeout(host, 100000000U, 0);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001419 return 0;
1420 }
1421
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001422 if (host->use_dma) {
Balaji T K9d025332014-01-21 19:54:42 +05301423 ret = omap_hsmmc_setup_dma_transfer(host, req);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001424 if (ret != 0) {
Venkatraman Sb1e056a2012-11-19 22:00:00 +05301425 dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001426 return ret;
1427 }
1428 }
1429 return 0;
1430}
1431
Per Forlin9782aff2011-07-01 18:55:23 +02001432static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
1433 int err)
1434{
1435 struct omap_hsmmc_host *host = mmc_priv(mmc);
1436 struct mmc_data *data = mrq->data;
1437
Russell King26b88522012-04-13 12:27:37 +01001438 if (host->use_dma && data->host_cookie) {
Russell Kingc5c98922012-04-13 12:14:39 +01001439 struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);
Russell Kingc5c98922012-04-13 12:14:39 +01001440
Russell King26b88522012-04-13 12:27:37 +01001441 dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
1442 omap_hsmmc_get_dma_dir(host, data));
Per Forlin9782aff2011-07-01 18:55:23 +02001443 data->host_cookie = 0;
1444 }
1445}
1446
1447static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
1448 bool is_first_req)
1449{
1450 struct omap_hsmmc_host *host = mmc_priv(mmc);
1451
1452 if (mrq->data->host_cookie) {
1453 mrq->data->host_cookie = 0;
1454 return ;
1455 }
1456
Russell Kingc5c98922012-04-13 12:14:39 +01001457 if (host->use_dma) {
1458 struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);
Russell Kingc5c98922012-04-13 12:14:39 +01001459
Per Forlin9782aff2011-07-01 18:55:23 +02001460 if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
Russell King26b88522012-04-13 12:27:37 +01001461 &host->next_data, c))
Per Forlin9782aff2011-07-01 18:55:23 +02001462 mrq->data->host_cookie = 0;
Russell Kingc5c98922012-04-13 12:14:39 +01001463 }
Per Forlin9782aff2011-07-01 18:55:23 +02001464}
1465
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001466/*
1467 * Request function. for read/write operation
1468 */
Denis Karpov70a33412009-09-22 16:44:59 -07001469static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001470{
Denis Karpov70a33412009-09-22 16:44:59 -07001471 struct omap_hsmmc_host *host = mmc_priv(mmc);
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001472 int err;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001473
Adrian Hunterb4175772010-05-26 14:42:06 -07001474 BUG_ON(host->req_in_progress);
1475 BUG_ON(host->dma_ch != -1);
1476 if (host->protect_card) {
1477 if (host->reqs_blocked < 3) {
1478 /*
1479 * Ensure the controller is left in a consistent
1480 * state by resetting the command and data state
1481 * machines.
1482 */
1483 omap_hsmmc_reset_controller_fsm(host, SRD);
1484 omap_hsmmc_reset_controller_fsm(host, SRC);
1485 host->reqs_blocked += 1;
1486 }
1487 req->cmd->error = -EBADF;
1488 if (req->data)
1489 req->data->error = -EBADF;
1490 req->cmd->retries = 0;
1491 mmc_request_done(mmc, req);
1492 return;
1493 } else if (host->reqs_blocked)
1494 host->reqs_blocked = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001495 WARN_ON(host->mrq != NULL);
1496 host->mrq = req;
Balaji T K6e3076c2014-01-21 19:54:42 +05301497 host->clk_rate = clk_get_rate(host->fclk);
Denis Karpov70a33412009-09-22 16:44:59 -07001498 err = omap_hsmmc_prepare_data(host, req);
Jarkko Lavinena3f406f2009-09-22 16:44:46 -07001499 if (err) {
1500 req->cmd->error = err;
1501 if (req->data)
1502 req->data->error = err;
1503 host->mrq = NULL;
1504 mmc_request_done(mmc, req);
1505 return;
1506 }
1507
Balaji T K9d025332014-01-21 19:54:42 +05301508 omap_hsmmc_start_dma_transfer(host);
Denis Karpov70a33412009-09-22 16:44:59 -07001509 omap_hsmmc_start_command(host, req->cmd, req->data);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001510}
1511
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001512/* Routine to configure clock values. Exposed API to core */
Denis Karpov70a33412009-09-22 16:44:59 -07001513static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001514{
Denis Karpov70a33412009-09-22 16:44:59 -07001515 struct omap_hsmmc_host *host = mmc_priv(mmc);
Adrian Huntera3621462009-09-22 16:44:42 -07001516 int do_send_init_stream = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001517
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301518 pm_runtime_get_sync(host->dev);
Adrian Hunter5e2ea612009-09-22 16:44:39 -07001519
Adrian Huntera3621462009-09-22 16:44:42 -07001520 if (ios->power_mode != host->power_mode) {
1521 switch (ios->power_mode) {
1522 case MMC_POWER_OFF:
1523 mmc_slot(host).set_power(host->dev, host->slot_id,
1524 0, 0);
1525 break;
1526 case MMC_POWER_UP:
1527 mmc_slot(host).set_power(host->dev, host->slot_id,
1528 1, ios->vdd);
1529 break;
1530 case MMC_POWER_ON:
1531 do_send_init_stream = 1;
1532 break;
1533 }
1534 host->power_mode = ios->power_mode;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001535 }
1536
Denis Karpovdd498ef2009-09-22 16:44:49 -07001537 /* FIXME: set registers based only on changes to ios */
1538
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -04001539 omap_hsmmc_set_bus_width(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001540
Kishore Kadiyala4621d5f2011-02-28 20:48:04 +05301541 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
David Brownelleb250822009-02-17 14:49:01 -08001542 /* Only MMC1 can interface at 3V without some flavor
1543 * of external transceiver; but they all handle 1.8V.
1544 */
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001545 if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
Balaji T K2cf171c2014-02-19 20:26:40 +05301546 (ios->vdd == DUAL_VOLT_OCR_BIT)) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001547 /*
1548 * The mmc_select_voltage fn of the core does
1549 * not seem to set the power_mode to
1550 * MMC_POWER_UP upon recalculating the voltage.
1551 * vdd 1.8v.
1552 */
Denis Karpov70a33412009-09-22 16:44:59 -07001553 if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
1554 dev_dbg(mmc_dev(host->mmc),
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001555 "Switch operation failed\n");
1556 }
1557 }
1558
Andy Shevchenko5934df22011-05-06 12:14:06 +03001559 omap_hsmmc_set_clock(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001560
Adrian Huntera3621462009-09-22 16:44:42 -07001561 if (do_send_init_stream)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001562 send_init_stream(host);
1563
Andy Shevchenko3796fb8a2011-07-13 11:31:15 -04001564 omap_hsmmc_set_bus_mode(host);
Adrian Hunter5e2ea612009-09-22 16:44:39 -07001565
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301566 pm_runtime_put_autosuspend(host->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001567}
1568
1569static int omap_hsmmc_get_cd(struct mmc_host *mmc)
1570{
Denis Karpov70a33412009-09-22 16:44:59 -07001571 struct omap_hsmmc_host *host = mmc_priv(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001572
Denis Karpov191d1f12009-09-22 16:44:55 -07001573 if (!mmc_slot(host).card_detect)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001574 return -ENOSYS;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08001575 return mmc_slot(host).card_detect(host->dev, host->slot_id);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001576}
1577
1578static int omap_hsmmc_get_ro(struct mmc_host *mmc)
1579{
Denis Karpov70a33412009-09-22 16:44:59 -07001580 struct omap_hsmmc_host *host = mmc_priv(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001581
Denis Karpov191d1f12009-09-22 16:44:55 -07001582 if (!mmc_slot(host).get_ro)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001583 return -ENOSYS;
Denis Karpov191d1f12009-09-22 16:44:55 -07001584 return mmc_slot(host).get_ro(host->dev, 0);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001585}
1586
Grazvydas Ignotas48168582010-08-10 18:01:52 -07001587static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
1588{
1589 struct omap_hsmmc_host *host = mmc_priv(mmc);
1590
1591 if (mmc_slot(host).init_card)
1592 mmc_slot(host).init_card(card);
1593}
1594
Denis Karpov70a33412009-09-22 16:44:59 -07001595static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001596{
1597 u32 hctl, capa, value;
1598
1599 /* Only MMC1 supports 3.0V */
Kishore Kadiyala4621d5f2011-02-28 20:48:04 +05301600 if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001601 hctl = SDVS30;
1602 capa = VS30 | VS18;
1603 } else {
1604 hctl = SDVS18;
1605 capa = VS18;
1606 }
1607
1608 value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
1609 OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);
1610
1611 value = OMAP_HSMMC_READ(host->base, CAPA);
1612 OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);
1613
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001614 /* Set SD bus power bit */
Adrian Huntere13bb302009-03-12 17:08:26 +02001615 set_sd_bus_power(host);
Kim Kyuwon1b331e62009-02-20 13:10:08 +01001616}
1617
Denis Karpov70a33412009-09-22 16:44:59 -07001618static int omap_hsmmc_enable_fclk(struct mmc_host *mmc)
Denis Karpovdd498ef2009-09-22 16:44:49 -07001619{
Denis Karpov70a33412009-09-22 16:44:59 -07001620 struct omap_hsmmc_host *host = mmc_priv(mmc);
Denis Karpovdd498ef2009-09-22 16:44:49 -07001621
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301622 pm_runtime_get_sync(host->dev);
1623
Denis Karpovdd498ef2009-09-22 16:44:49 -07001624 return 0;
1625}
1626
Adrian Hunter907d2e72012-02-29 09:17:21 +02001627static int omap_hsmmc_disable_fclk(struct mmc_host *mmc)
Denis Karpovdd498ef2009-09-22 16:44:49 -07001628{
Denis Karpov70a33412009-09-22 16:44:59 -07001629 struct omap_hsmmc_host *host = mmc_priv(mmc);
Denis Karpovdd498ef2009-09-22 16:44:49 -07001630
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301631 pm_runtime_mark_last_busy(host->dev);
1632 pm_runtime_put_autosuspend(host->dev);
1633
Denis Karpovdd498ef2009-09-22 16:44:49 -07001634 return 0;
1635}
1636
Denis Karpov70a33412009-09-22 16:44:59 -07001637static const struct mmc_host_ops omap_hsmmc_ops = {
1638 .enable = omap_hsmmc_enable_fclk,
1639 .disable = omap_hsmmc_disable_fclk,
Per Forlin9782aff2011-07-01 18:55:23 +02001640 .post_req = omap_hsmmc_post_req,
1641 .pre_req = omap_hsmmc_pre_req,
Denis Karpov70a33412009-09-22 16:44:59 -07001642 .request = omap_hsmmc_request,
1643 .set_ios = omap_hsmmc_set_ios,
Denis Karpovdd498ef2009-09-22 16:44:49 -07001644 .get_cd = omap_hsmmc_get_cd,
1645 .get_ro = omap_hsmmc_get_ro,
Grazvydas Ignotas48168582010-08-10 18:01:52 -07001646 .init_card = omap_hsmmc_init_card,
Denis Karpovdd498ef2009-09-22 16:44:49 -07001647 /* NYET -- enable_sdio_irq */
1648};
1649
Denis Karpovd900f712009-09-22 16:44:38 -07001650#ifdef CONFIG_DEBUG_FS
1651
Denis Karpov70a33412009-09-22 16:44:59 -07001652static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
Denis Karpovd900f712009-09-22 16:44:38 -07001653{
1654 struct mmc_host *mmc = s->private;
Denis Karpov70a33412009-09-22 16:44:59 -07001655 struct omap_hsmmc_host *host = mmc_priv(mmc);
Denis Karpov11dd62a2009-09-22 16:44:43 -07001656
Tony Lindgren0a82e062013-10-21 00:25:19 +05301657 seq_printf(s, "mmc%d:\n ctx_loss:\t%d\n\nregs:\n",
1658 mmc->index, host->context_loss);
Adrian Hunter5e2ea612009-09-22 16:44:39 -07001659
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301660 pm_runtime_get_sync(host->dev);
Denis Karpovd900f712009-09-22 16:44:38 -07001661
Denis Karpovd900f712009-09-22 16:44:38 -07001662 seq_printf(s, "CON:\t\t0x%08x\n",
1663 OMAP_HSMMC_READ(host->base, CON));
1664 seq_printf(s, "HCTL:\t\t0x%08x\n",
1665 OMAP_HSMMC_READ(host->base, HCTL));
1666 seq_printf(s, "SYSCTL:\t\t0x%08x\n",
1667 OMAP_HSMMC_READ(host->base, SYSCTL));
1668 seq_printf(s, "IE:\t\t0x%08x\n",
1669 OMAP_HSMMC_READ(host->base, IE));
1670 seq_printf(s, "ISE:\t\t0x%08x\n",
1671 OMAP_HSMMC_READ(host->base, ISE));
1672 seq_printf(s, "CAPA:\t\t0x%08x\n",
1673 OMAP_HSMMC_READ(host->base, CAPA));
Adrian Hunter5e2ea612009-09-22 16:44:39 -07001674
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301675 pm_runtime_mark_last_busy(host->dev);
1676 pm_runtime_put_autosuspend(host->dev);
Denis Karpovdd498ef2009-09-22 16:44:49 -07001677
Denis Karpovd900f712009-09-22 16:44:38 -07001678 return 0;
1679}
1680
Denis Karpov70a33412009-09-22 16:44:59 -07001681static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
Denis Karpovd900f712009-09-22 16:44:38 -07001682{
Denis Karpov70a33412009-09-22 16:44:59 -07001683 return single_open(file, omap_hsmmc_regs_show, inode->i_private);
Denis Karpovd900f712009-09-22 16:44:38 -07001684}
1685
1686static const struct file_operations mmc_regs_fops = {
Denis Karpov70a33412009-09-22 16:44:59 -07001687 .open = omap_hsmmc_regs_open,
Denis Karpovd900f712009-09-22 16:44:38 -07001688 .read = seq_read,
1689 .llseek = seq_lseek,
1690 .release = single_release,
1691};
1692
Denis Karpov70a33412009-09-22 16:44:59 -07001693static void omap_hsmmc_debugfs(struct mmc_host *mmc)
Denis Karpovd900f712009-09-22 16:44:38 -07001694{
1695 if (mmc->debugfs_root)
1696 debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
1697 mmc, &mmc_regs_fops);
1698}
1699
1700#else
1701
Denis Karpov70a33412009-09-22 16:44:59 -07001702static void omap_hsmmc_debugfs(struct mmc_host *mmc)
Denis Karpovd900f712009-09-22 16:44:38 -07001703{
1704}
1705
1706#endif
1707
Rajendra Nayak46856a62012-03-12 20:32:37 +05301708#ifdef CONFIG_OF
Nishanth Menon59445b12014-02-13 23:45:48 -06001709static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
1710 /* See 35xx errata 2.1.1.128 in SPRZ278F */
1711 .controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
1712};
1713
1714static const struct omap_mmc_of_data omap4_mmc_of_data = {
1715 .reg_offset = 0x100,
1716};
Rajendra Nayak46856a62012-03-12 20:32:37 +05301717
1718static const struct of_device_id omap_mmc_of_match[] = {
1719 {
1720 .compatible = "ti,omap2-hsmmc",
1721 },
1722 {
Nishanth Menon59445b12014-02-13 23:45:48 -06001723 .compatible = "ti,omap3-pre-es3-hsmmc",
1724 .data = &omap3_pre_es3_mmc_of_data,
1725 },
1726 {
Rajendra Nayak46856a62012-03-12 20:32:37 +05301727 .compatible = "ti,omap3-hsmmc",
1728 },
1729 {
1730 .compatible = "ti,omap4-hsmmc",
Nishanth Menon59445b12014-02-13 23:45:48 -06001731 .data = &omap4_mmc_of_data,
Rajendra Nayak46856a62012-03-12 20:32:37 +05301732 },
1733 {},
Chris Ballb6d085f2012-04-10 09:57:36 -04001734};
Rajendra Nayak46856a62012-03-12 20:32:37 +05301735MODULE_DEVICE_TABLE(of, omap_mmc_of_match);
1736
1737static struct omap_mmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
1738{
1739 struct omap_mmc_platform_data *pdata;
1740 struct device_node *np = dev->of_node;
Daniel Mackd8714e82012-10-15 21:35:06 +05301741 u32 bus_width, max_freq;
Jan Luebbedc642c22013-01-30 10:07:17 +01001742 int cd_gpio, wp_gpio;
1743
1744 cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
1745 wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
1746 if (cd_gpio == -EPROBE_DEFER || wp_gpio == -EPROBE_DEFER)
1747 return ERR_PTR(-EPROBE_DEFER);
Rajendra Nayak46856a62012-03-12 20:32:37 +05301748
1749 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
1750 if (!pdata)
Balaji T K19df45b2014-02-28 19:08:18 +05301751 return ERR_PTR(-ENOMEM); /* out of memory */
Rajendra Nayak46856a62012-03-12 20:32:37 +05301752
1753 if (of_find_property(np, "ti,dual-volt", NULL))
1754 pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;
1755
1756 /* This driver only supports 1 slot */
1757 pdata->nr_slots = 1;
Jan Luebbedc642c22013-01-30 10:07:17 +01001758 pdata->slots[0].switch_pin = cd_gpio;
1759 pdata->slots[0].gpio_wp = wp_gpio;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301760
1761 if (of_find_property(np, "ti,non-removable", NULL)) {
1762 pdata->slots[0].nonremovable = true;
1763 pdata->slots[0].no_regulator_off_init = true;
1764 }
Arnd Bergmann7f217792012-05-13 00:14:24 -04001765 of_property_read_u32(np, "bus-width", &bus_width);
Rajendra Nayak46856a62012-03-12 20:32:37 +05301766 if (bus_width == 4)
1767 pdata->slots[0].caps |= MMC_CAP_4_BIT_DATA;
1768 else if (bus_width == 8)
1769 pdata->slots[0].caps |= MMC_CAP_8_BIT_DATA;
1770
1771 if (of_find_property(np, "ti,needs-special-reset", NULL))
1772 pdata->slots[0].features |= HSMMC_HAS_UPDATED_RESET;
1773
Daniel Mackd8714e82012-10-15 21:35:06 +05301774 if (!of_property_read_u32(np, "max-frequency", &max_freq))
1775 pdata->max_freq = max_freq;
1776
Hebbar, Gururajacd587092012-11-19 21:59:58 +05301777 if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
1778 pdata->slots[0].features |= HSMMC_HAS_HSPE_SUPPORT;
1779
Daniel Mackc9ae64d2014-02-17 12:36:33 +01001780 if (of_find_property(np, "keep-power-in-suspend", NULL))
1781 pdata->slots[0].pm_caps |= MMC_PM_KEEP_POWER;
1782
1783 if (of_find_property(np, "enable-sdio-wakeup", NULL))
1784 pdata->slots[0].pm_caps |= MMC_PM_WAKE_SDIO_IRQ;
1785
Rajendra Nayak46856a62012-03-12 20:32:37 +05301786 return pdata;
1787}
1788#else
1789static inline struct omap_mmc_platform_data
1790 *of_get_hsmmc_pdata(struct device *dev)
1791{
Balaji T K19df45b2014-02-28 19:08:18 +05301792 return ERR_PTR(-EINVAL);
Rajendra Nayak46856a62012-03-12 20:32:37 +05301793}
1794#endif
1795
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001796static int omap_hsmmc_probe(struct platform_device *pdev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001797{
1798 struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
1799 struct mmc_host *mmc;
Denis Karpov70a33412009-09-22 16:44:59 -07001800 struct omap_hsmmc_host *host = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001801 struct resource *res;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08001802 int ret, irq;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301803 const struct of_device_id *match;
Russell King26b88522012-04-13 12:27:37 +01001804 dma_cap_mask_t mask;
1805 unsigned tx_req, rx_req;
Daniel Mack46b76032012-10-15 21:35:05 +05301806 struct pinctrl *pinctrl;
Nishanth Menon59445b12014-02-13 23:45:48 -06001807 const struct omap_mmc_of_data *data;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301808
1809 match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
1810 if (match) {
1811 pdata = of_get_hsmmc_pdata(&pdev->dev);
Jan Luebbedc642c22013-01-30 10:07:17 +01001812
1813 if (IS_ERR(pdata))
1814 return PTR_ERR(pdata);
1815
Rajendra Nayak46856a62012-03-12 20:32:37 +05301816 if (match->data) {
Nishanth Menon59445b12014-02-13 23:45:48 -06001817 data = match->data;
1818 pdata->reg_offset = data->reg_offset;
1819 pdata->controller_flags |= data->controller_flags;
Rajendra Nayak46856a62012-03-12 20:32:37 +05301820 }
1821 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001822
1823 if (pdata == NULL) {
1824 dev_err(&pdev->dev, "Platform Data is missing\n");
1825 return -ENXIO;
1826 }
1827
1828 if (pdata->nr_slots == 0) {
1829 dev_err(&pdev->dev, "No Slots\n");
1830 return -ENXIO;
1831 }
1832
1833 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1834 irq = platform_get_irq(pdev, 0);
1835 if (res == NULL || irq < 0)
1836 return -ENXIO;
1837
Chris Ball984b2032011-03-22 16:34:42 -07001838 res = request_mem_region(res->start, resource_size(res), pdev->name);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001839 if (res == NULL)
1840 return -EBUSY;
1841
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08001842 ret = omap_hsmmc_gpio_init(pdata);
1843 if (ret)
1844 goto err;
1845
Denis Karpov70a33412009-09-22 16:44:59 -07001846 mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001847 if (!mmc) {
1848 ret = -ENOMEM;
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08001849 goto err_alloc;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001850 }
1851
1852 host = mmc_priv(mmc);
1853 host->mmc = mmc;
1854 host->pdata = pdata;
1855 host->dev = &pdev->dev;
1856 host->use_dma = 1;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001857 host->dma_ch = -1;
1858 host->irq = irq;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001859 host->slot_id = 0;
Balaji T Kfc307df2012-04-02 12:26:47 +05301860 host->mapbase = res->start + pdata->reg_offset;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001861 host->base = ioremap(host->mapbase, SZ_4K);
Adrian Hunter6da20c82010-02-15 10:03:34 -08001862 host->power_mode = MMC_POWER_OFF;
Per Forlin9782aff2011-07-01 18:55:23 +02001863 host->next_data.cookie = 1;
Balaji T Ke99448f2014-02-19 20:26:40 +05301864 host->pbias_enabled = 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001865
1866 platform_set_drvdata(pdev, host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001867
Balaji T K7a8c2ce2011-07-01 22:09:34 +05301868 mmc->ops = &omap_hsmmc_ops;
Denis Karpovdd498ef2009-09-22 16:44:49 -07001869
Daniel Mackd418ed82012-02-19 13:20:33 +01001870 mmc->f_min = OMAP_MMC_MIN_CLOCK;
1871
1872 if (pdata->max_freq > 0)
1873 mmc->f_max = pdata->max_freq;
1874 else
1875 mmc->f_max = OMAP_MMC_MAX_CLOCK;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001876
Adrian Hunter4dffd7a2009-09-22 16:44:58 -07001877 spin_lock_init(&host->irq_lock);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001878
Russell King6f7607c2009-01-28 10:22:50 +00001879 host->fclk = clk_get(&pdev->dev, "fck");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001880 if (IS_ERR(host->fclk)) {
1881 ret = PTR_ERR(host->fclk);
1882 host->fclk = NULL;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001883 goto err1;
1884 }
1885
Paul Walmsley9b682562011-10-06 14:50:35 -06001886 if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
1887 dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
1888 mmc->caps2 |= MMC_CAP2_NO_MULTI_READ;
1889 }
Denis Karpovdd498ef2009-09-22 16:44:49 -07001890
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05301891 pm_runtime_enable(host->dev);
1892 pm_runtime_get_sync(host->dev);
1893 pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
1894 pm_runtime_use_autosuspend(host->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001895
Balaji T K92a3aeb2012-02-24 21:14:34 +05301896 omap_hsmmc_context_save(host);
1897
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301898 host->dbclk = clk_get(&pdev->dev, "mmchsdb_fck");
1899 /*
1900 * MMC can still work without debounce clock.
1901 */
1902 if (IS_ERR(host->dbclk)) {
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301903 host->dbclk = NULL;
Rajendra Nayak94c18142012-06-27 14:19:54 +05301904 } else if (clk_prepare_enable(host->dbclk) != 0) {
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05301905 dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
1906 clk_put(host->dbclk);
1907 host->dbclk = NULL;
Adrian Hunter2bec0892009-09-22 16:45:02 -07001908 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001909
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001910 /* Since we do only SG emulation, we can have as many segs
1911 * as we want. */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001912 mmc->max_segs = 1024;
Juha Yrjola0ccd76d2008-11-14 15:22:00 +02001913
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001914 mmc->max_blk_size = 512; /* Block Length at max can be 1024 */
1915 mmc->max_blk_count = 0xFFFF; /* No. of Blocks is 16 bits */
1916 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1917 mmc->max_seg_size = mmc->max_req_size;
1918
Jarkko Lavinen13189e72009-09-22 16:44:53 -07001919 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
Adrian Hunter93caf8e692010-08-11 14:17:48 -07001920 MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001921
Sukumar Ghorai3a638332010-09-15 14:49:23 +00001922 mmc->caps |= mmc_slot(host).caps;
1923 if (mmc->caps & MMC_CAP_8_BIT_DATA)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001924 mmc->caps |= MMC_CAP_4_BIT_DATA;
1925
Denis Karpov191d1f12009-09-22 16:44:55 -07001926 if (mmc_slot(host).nonremovable)
Adrian Hunter23d99bb2009-09-22 16:44:48 -07001927 mmc->caps |= MMC_CAP_NONREMOVABLE;
1928
Eliad Peller6fdc75d2011-11-22 16:02:18 +02001929 mmc->pm_caps = mmc_slot(host).pm_caps;
1930
Denis Karpov70a33412009-09-22 16:44:59 -07001931 omap_hsmmc_conf_bus_power(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001932
Santosh Shilimkar4a29b552013-05-10 17:42:35 +05301933 if (!pdev->dev.of_node) {
1934 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
1935 if (!res) {
1936 dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
1937 ret = -ENXIO;
1938 goto err_irq;
1939 }
1940 tx_req = res->start;
Balaji T Kb7bf7732012-03-07 09:55:30 -05001941
Santosh Shilimkar4a29b552013-05-10 17:42:35 +05301942 res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
1943 if (!res) {
1944 dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
1945 ret = -ENXIO;
1946 goto err_irq;
1947 }
1948 rx_req = res->start;
Balaji T Kb7bf7732012-03-07 09:55:30 -05001949 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001950
Russell King26b88522012-04-13 12:27:37 +01001951 dma_cap_zero(mask);
1952 dma_cap_set(DMA_SLAVE, mask);
Russell Kingc5c98922012-04-13 12:14:39 +01001953
Matt Porterd272fbf2013-05-10 17:42:34 +05301954 host->rx_chan =
1955 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
1956 &rx_req, &pdev->dev, "rx");
1957
Russell King26b88522012-04-13 12:27:37 +01001958 if (!host->rx_chan) {
1959 dev_err(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", rx_req);
Kevin Hilman04e8c7b2012-07-11 17:51:40 +01001960 ret = -ENXIO;
Russell King26b88522012-04-13 12:27:37 +01001961 goto err_irq;
1962 }
1963
Matt Porterd272fbf2013-05-10 17:42:34 +05301964 host->tx_chan =
1965 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
1966 &tx_req, &pdev->dev, "tx");
1967
Russell King26b88522012-04-13 12:27:37 +01001968 if (!host->tx_chan) {
1969 dev_err(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", tx_req);
Kevin Hilman04e8c7b2012-07-11 17:51:40 +01001970 ret = -ENXIO;
Russell King26b88522012-04-13 12:27:37 +01001971 goto err_irq;
Russell Kingc5c98922012-04-13 12:14:39 +01001972 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001973
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001974 /* Request IRQ for MMC operations */
Yong Zhangd9618e92011-09-22 16:59:04 +08001975 ret = request_irq(host->irq, omap_hsmmc_irq, 0,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001976 mmc_hostname(mmc), host);
1977 if (ret) {
Venkatraman Sb1e056a2012-11-19 22:00:00 +05301978 dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001979 goto err_irq;
1980 }
1981
1982 if (pdata->init != NULL) {
1983 if (pdata->init(&pdev->dev) != 0) {
Venkatraman Sb1e056a2012-11-19 22:00:00 +05301984 dev_err(mmc_dev(host->mmc),
Denis Karpov70a33412009-09-22 16:44:59 -07001985 "Unable to configure MMC IRQs\n");
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001986 goto err_irq_cd_init;
1987 }
1988 }
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08001989
Adrian Hunterb702b102010-02-15 10:03:35 -08001990 if (omap_hsmmc_have_reg() && !mmc_slot(host).set_power) {
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08001991 ret = omap_hsmmc_reg_get(host);
1992 if (ret)
1993 goto err_reg;
1994 host->use_reg = 1;
1995 }
1996
David Brownellb583f262009-05-28 14:04:03 -07001997 mmc->ocr_avail = mmc_slot(host).ocr_mask;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01001998
1999 /* Request IRQ for card detect */
Adrian Huntere1a55f52009-01-26 13:17:25 +02002000 if ((mmc_slot(host).card_detect_irq)) {
NeilBrown7efab4f2011-12-30 12:35:13 +11002001 ret = request_threaded_irq(mmc_slot(host).card_detect_irq,
2002 NULL,
2003 omap_hsmmc_detect,
Ming Leidb35f832012-05-17 10:27:12 +08002004 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
NeilBrown7efab4f2011-12-30 12:35:13 +11002005 mmc_hostname(mmc), host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002006 if (ret) {
Venkatraman Sb1e056a2012-11-19 22:00:00 +05302007 dev_err(mmc_dev(host->mmc),
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002008 "Unable to grab MMC CD IRQ\n");
2009 goto err_irq_cd;
2010 }
kishore kadiyala72f2e2c2010-09-24 17:13:20 +00002011 pdata->suspend = omap_hsmmc_suspend_cdirq;
2012 pdata->resume = omap_hsmmc_resume_cdirq;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002013 }
2014
Adrian Hunterb4175772010-05-26 14:42:06 -07002015 omap_hsmmc_disable_irq(host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002016
Daniel Mack46b76032012-10-15 21:35:05 +05302017 pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
2018 if (IS_ERR(pinctrl))
2019 dev_warn(&pdev->dev,
2020 "pins are not configured from the driver\n");
2021
Adrian Hunterb62f6222009-09-22 16:45:01 -07002022 omap_hsmmc_protect_card(host);
2023
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002024 mmc_add_host(mmc);
2025
Denis Karpov191d1f12009-09-22 16:44:55 -07002026 if (mmc_slot(host).name != NULL) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002027 ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
2028 if (ret < 0)
2029 goto err_slot_name;
2030 }
Denis Karpov191d1f12009-09-22 16:44:55 -07002031 if (mmc_slot(host).card_detect_irq && mmc_slot(host).get_cover_state) {
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002032 ret = device_create_file(&mmc->class_dev,
2033 &dev_attr_cover_switch);
2034 if (ret < 0)
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08002035 goto err_slot_name;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002036 }
2037
Denis Karpov70a33412009-09-22 16:44:59 -07002038 omap_hsmmc_debugfs(mmc);
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302039 pm_runtime_mark_last_busy(host->dev);
2040 pm_runtime_put_autosuspend(host->dev);
Denis Karpovd900f712009-09-22 16:44:38 -07002041
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002042 return 0;
2043
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002044err_slot_name:
2045 mmc_remove_host(mmc);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002046 free_irq(mmc_slot(host).card_detect_irq, host);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08002047err_irq_cd:
2048 if (host->use_reg)
2049 omap_hsmmc_reg_put(host);
2050err_reg:
2051 if (host->pdata->cleanup)
2052 host->pdata->cleanup(&pdev->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002053err_irq_cd_init:
2054 free_irq(host->irq, host);
2055err_irq:
Russell Kingc5c98922012-04-13 12:14:39 +01002056 if (host->tx_chan)
2057 dma_release_channel(host->tx_chan);
2058 if (host->rx_chan)
2059 dma_release_channel(host->rx_chan);
Balaji T Kd59d77e2012-02-24 21:14:33 +05302060 pm_runtime_put_sync(host->dev);
Tony Lindgren37f61902012-03-08 23:41:35 -05002061 pm_runtime_disable(host->dev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002062 clk_put(host->fclk);
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302063 if (host->dbclk) {
Rajendra Nayak94c18142012-06-27 14:19:54 +05302064 clk_disable_unprepare(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002065 clk_put(host->dbclk);
2066 }
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002067err1:
2068 iounmap(host->base);
Adrian Hunterdb0fefc2010-02-15 10:03:34 -08002069 mmc_free_host(mmc);
2070err_alloc:
2071 omap_hsmmc_gpio_free(pdata);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002072err:
Russell King48b332f2012-04-18 11:11:57 +01002073 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2074 if (res)
2075 release_mem_region(res->start, resource_size(res));
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002076 return ret;
2077}
2078
Bill Pemberton6e0ee712012-11-19 13:26:03 -05002079static int omap_hsmmc_remove(struct platform_device *pdev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002080{
Denis Karpov70a33412009-09-22 16:44:59 -07002081 struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002082 struct resource *res;
2083
Felipe Balbi927ce942012-03-14 11:18:27 +02002084 pm_runtime_get_sync(host->dev);
2085 mmc_remove_host(host->mmc);
2086 if (host->use_reg)
2087 omap_hsmmc_reg_put(host);
2088 if (host->pdata->cleanup)
2089 host->pdata->cleanup(&pdev->dev);
2090 free_irq(host->irq, host);
2091 if (mmc_slot(host).card_detect_irq)
2092 free_irq(mmc_slot(host).card_detect_irq, host);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002093
Russell Kingc5c98922012-04-13 12:14:39 +01002094 if (host->tx_chan)
2095 dma_release_channel(host->tx_chan);
2096 if (host->rx_chan)
2097 dma_release_channel(host->rx_chan);
2098
Felipe Balbi927ce942012-03-14 11:18:27 +02002099 pm_runtime_put_sync(host->dev);
2100 pm_runtime_disable(host->dev);
2101 clk_put(host->fclk);
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302102 if (host->dbclk) {
Rajendra Nayak94c18142012-06-27 14:19:54 +05302103 clk_disable_unprepare(host->dbclk);
Felipe Balbi927ce942012-03-14 11:18:27 +02002104 clk_put(host->dbclk);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002105 }
2106
Balaji T K9ea28ec2012-10-15 21:35:08 +05302107 omap_hsmmc_gpio_free(host->pdata);
Felipe Balbi927ce942012-03-14 11:18:27 +02002108 iounmap(host->base);
Balaji T K9d1f0282012-10-15 21:35:07 +05302109 mmc_free_host(host->mmc);
Felipe Balbi927ce942012-03-14 11:18:27 +02002110
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002111 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2112 if (res)
Chris Ball984b2032011-03-22 16:34:42 -07002113 release_mem_region(res->start, resource_size(res));
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002114
2115 return 0;
2116}
2117
2118#ifdef CONFIG_PM
Felipe Balbia48ce882012-11-19 21:59:59 +05302119static int omap_hsmmc_prepare(struct device *dev)
2120{
2121 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2122
2123 if (host->pdata->suspend)
2124 return host->pdata->suspend(dev, host->slot_id);
2125
2126 return 0;
2127}
2128
2129static void omap_hsmmc_complete(struct device *dev)
2130{
2131 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2132
2133 if (host->pdata->resume)
2134 host->pdata->resume(dev, host->slot_id);
2135
2136}
2137
Kevin Hilmana791daa2010-05-26 14:42:07 -07002138static int omap_hsmmc_suspend(struct device *dev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002139{
Felipe Balbi927ce942012-03-14 11:18:27 +02002140 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2141
2142 if (!host)
2143 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002144
Felipe Balbi927ce942012-03-14 11:18:27 +02002145 pm_runtime_get_sync(host->dev);
Felipe Balbi927ce942012-03-14 11:18:27 +02002146
2147 if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
2148 omap_hsmmc_disable_irq(host);
2149 OMAP_HSMMC_WRITE(host->base, HCTL,
2150 OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2151 }
2152
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302153 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05302154 clk_disable_unprepare(host->dbclk);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002155
Eliad Peller31f9d462011-11-22 16:02:17 +02002156 pm_runtime_put_sync(host->dev);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002157 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002158}
2159
2160/* Routine to resume the MMC device */
Kevin Hilmana791daa2010-05-26 14:42:07 -07002161static int omap_hsmmc_resume(struct device *dev)
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002162{
Felipe Balbi927ce942012-03-14 11:18:27 +02002163 struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2164
2165 if (!host)
2166 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002167
Felipe Balbi927ce942012-03-14 11:18:27 +02002168 pm_runtime_get_sync(host->dev);
Denis Karpov11dd62a2009-09-22 16:44:43 -07002169
Rajendra Nayakcd03d9a2012-04-09 12:08:35 +05302170 if (host->dbclk)
Rajendra Nayak94c18142012-06-27 14:19:54 +05302171 clk_prepare_enable(host->dbclk);
Adrian Hunter2bec0892009-09-22 16:45:02 -07002172
Felipe Balbi927ce942012-03-14 11:18:27 +02002173 if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
2174 omap_hsmmc_conf_bus_power(host);
Kim Kyuwon1b331e62009-02-20 13:10:08 +01002175
Felipe Balbi927ce942012-03-14 11:18:27 +02002176 omap_hsmmc_protect_card(host);
2177
Felipe Balbi927ce942012-03-14 11:18:27 +02002178 pm_runtime_mark_last_busy(host->dev);
2179 pm_runtime_put_autosuspend(host->dev);
Ulf Hansson3932afd2013-09-25 14:47:06 +02002180 return 0;
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002181}
2182
2183#else
Felipe Balbia48ce882012-11-19 21:59:59 +05302184#define omap_hsmmc_prepare NULL
2185#define omap_hsmmc_complete NULL
Denis Karpov70a33412009-09-22 16:44:59 -07002186#define omap_hsmmc_suspend NULL
Felipe Balbia48ce882012-11-19 21:59:59 +05302187#define omap_hsmmc_resume NULL
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002188#endif
2189
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302190static int omap_hsmmc_runtime_suspend(struct device *dev)
2191{
2192 struct omap_hsmmc_host *host;
2193
2194 host = platform_get_drvdata(to_platform_device(dev));
2195 omap_hsmmc_context_save(host);
Felipe Balbi927ce942012-03-14 11:18:27 +02002196 dev_dbg(dev, "disabled\n");
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302197
2198 return 0;
2199}
2200
2201static int omap_hsmmc_runtime_resume(struct device *dev)
2202{
2203 struct omap_hsmmc_host *host;
2204
2205 host = platform_get_drvdata(to_platform_device(dev));
2206 omap_hsmmc_context_restore(host);
Felipe Balbi927ce942012-03-14 11:18:27 +02002207 dev_dbg(dev, "enabled\n");
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302208
2209 return 0;
2210}
2211
Kevin Hilmana791daa2010-05-26 14:42:07 -07002212static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
Denis Karpov70a33412009-09-22 16:44:59 -07002213 .suspend = omap_hsmmc_suspend,
2214 .resume = omap_hsmmc_resume,
Felipe Balbia48ce882012-11-19 21:59:59 +05302215 .prepare = omap_hsmmc_prepare,
2216 .complete = omap_hsmmc_complete,
Balaji T Kfa4aa2d2011-07-01 22:09:35 +05302217 .runtime_suspend = omap_hsmmc_runtime_suspend,
2218 .runtime_resume = omap_hsmmc_runtime_resume,
Kevin Hilmana791daa2010-05-26 14:42:07 -07002219};
2220
2221static struct platform_driver omap_hsmmc_driver = {
Felipe Balbiefa25fd2012-03-14 11:18:28 +02002222 .probe = omap_hsmmc_probe,
Bill Pemberton0433c142012-11-19 13:20:26 -05002223 .remove = omap_hsmmc_remove,
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002224 .driver = {
2225 .name = DRIVER_NAME,
2226 .owner = THIS_MODULE,
Kevin Hilmana791daa2010-05-26 14:42:07 -07002227 .pm = &omap_hsmmc_dev_pm_ops,
Rajendra Nayak46856a62012-03-12 20:32:37 +05302228 .of_match_table = of_match_ptr(omap_mmc_of_match),
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002229 },
2230};
2231
Felipe Balbib7964502012-03-14 11:18:32 +02002232module_platform_driver(omap_hsmmc_driver);
Madhusudhan Chikkaturea45c6cb2009-01-23 01:05:23 +01002233MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
2234MODULE_LICENSE("GPL");
2235MODULE_ALIAS("platform:" DRIVER_NAME);
2236MODULE_AUTHOR("Texas Instruments Inc");