blob: 4fa502739d64397433936240f4630a87ce27f69d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef _ASM_IA64_SPINLOCK_H
2#define _ASM_IA64_SPINLOCK_H
3
4/*
5 * Copyright (C) 1998-2003 Hewlett-Packard Co
6 * David Mosberger-Tang <davidm@hpl.hp.com>
7 * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
8 *
9 * This file is used for SMP configurations only.
10 */
11
12#include <linux/compiler.h>
13#include <linux/kernel.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070014#include <linux/bitops.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#include <asm/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/intrinsics.h>
18#include <asm/system.h>
19
Ingo Molnarfb1c8f92005-09-10 00:25:56 -070020#define __raw_spin_lock_init(x) ((x)->lock = 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022/*
Tony Luck2c869632009-09-25 08:42:16 -070023 * Ticket locks are conceptually two parts, one indicating the current head of
24 * the queue, and the other indicating the current tail. The lock is acquired
25 * by atomically noting the tail and incrementing it by one (thus adding
26 * ourself to the queue and noting our position), then waiting until the head
27 * becomes equal to the the initial value of the tail.
Tony Luck9d40ee22009-10-07 10:54:19 -070028 * The pad bits in the middle are used to prevent the next_ticket number
29 * overflowing into the now_serving number.
Tony Luck2c869632009-09-25 08:42:16 -070030 *
Tony Luck9d40ee22009-10-07 10:54:19 -070031 * 31 17 16 15 14 0
Tony Luck2c869632009-09-25 08:42:16 -070032 * +----------------------------------------------------+
Tony Luck9d40ee22009-10-07 10:54:19 -070033 * | now_serving | padding | next_ticket |
Tony Luck2c869632009-09-25 08:42:16 -070034 * +----------------------------------------------------+
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 */
36
Tony Luck9d40ee22009-10-07 10:54:19 -070037#define TICKET_SHIFT 17
38#define TICKET_BITS 15
39#define TICKET_MASK ((1 << TICKET_BITS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
Tony Luck2c869632009-09-25 08:42:16 -070041static __always_inline void __ticket_spin_lock(raw_spinlock_t *lock)
Linus Torvalds1da177e2005-04-16 15:20:36 -070042{
Tony Luck9d40ee22009-10-07 10:54:19 -070043 int *p = (int *)&lock->lock, ticket, serve;
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Tony Luck9d40ee22009-10-07 10:54:19 -070045 ticket = ia64_fetchadd(1, p, acq);
Tony Luck2c869632009-09-25 08:42:16 -070046
Tony Luck9d40ee22009-10-07 10:54:19 -070047 if (!(((ticket >> TICKET_SHIFT) ^ ticket) & TICKET_MASK))
Tony Luck2c869632009-09-25 08:42:16 -070048 return;
49
Tony Luck9d40ee22009-10-07 10:54:19 -070050 ia64_invala();
51
52 for (;;) {
53 asm volatile ("ld4.c.nc %0=[%1]" : "=r"(serve) : "r"(p) : "memory");
54
55 if (!(((serve >> TICKET_SHIFT) ^ ticket) & TICKET_MASK))
56 return;
Tony Luck2c869632009-09-25 08:42:16 -070057 cpu_relax();
Tony Luck9d40ee22009-10-07 10:54:19 -070058 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070059}
Christoph Lameterf5210892005-08-05 08:02:00 -070060
Tony Luck2c869632009-09-25 08:42:16 -070061static __always_inline int __ticket_spin_trylock(raw_spinlock_t *lock)
62{
Tony Luck9d40ee22009-10-07 10:54:19 -070063 int tmp = ACCESS_ONCE(lock->lock);
Christoph Lameterf5210892005-08-05 08:02:00 -070064
Tony Luck9d40ee22009-10-07 10:54:19 -070065 if (!(((tmp >> TICKET_SHIFT) ^ tmp) & TICKET_MASK))
66 return ia64_cmpxchg(acq, &lock->lock, tmp, tmp + 1, sizeof (tmp)) == tmp;
Tony Luck2c869632009-09-25 08:42:16 -070067 return 0;
Christoph Lameterf5210892005-08-05 08:02:00 -070068}
69
Tony Luck2c869632009-09-25 08:42:16 -070070static __always_inline void __ticket_spin_unlock(raw_spinlock_t *lock)
71{
Tony Luck9d40ee22009-10-07 10:54:19 -070072 unsigned short *p = (unsigned short *)&lock->lock + 1, tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Tony Luck9d40ee22009-10-07 10:54:19 -070074 asm volatile ("ld2.bias %0=[%1]" : "=r"(tmp) : "r"(p));
75 ACCESS_ONCE(*p) = (tmp + 2) & ~1;
Tony Luck2c869632009-09-25 08:42:16 -070076}
77
78static inline int __ticket_spin_is_locked(raw_spinlock_t *lock)
79{
80 long tmp = ACCESS_ONCE(lock->lock);
81
Tony Luck9d40ee22009-10-07 10:54:19 -070082 return !!(((tmp >> TICKET_SHIFT) ^ tmp) & TICKET_MASK);
Tony Luck2c869632009-09-25 08:42:16 -070083}
84
85static inline int __ticket_spin_is_contended(raw_spinlock_t *lock)
86{
87 long tmp = ACCESS_ONCE(lock->lock);
88
Tony Luck9d40ee22009-10-07 10:54:19 -070089 return ((tmp - (tmp >> TICKET_SHIFT)) & TICKET_MASK) > 1;
Tony Luck2c869632009-09-25 08:42:16 -070090}
91
92static inline int __raw_spin_is_locked(raw_spinlock_t *lock)
93{
94 return __ticket_spin_is_locked(lock);
95}
96
97static inline int __raw_spin_is_contended(raw_spinlock_t *lock)
98{
99 return __ticket_spin_is_contended(lock);
100}
101#define __raw_spin_is_contended __raw_spin_is_contended
102
103static __always_inline void __raw_spin_lock(raw_spinlock_t *lock)
104{
105 __ticket_spin_lock(lock);
106}
107
108static __always_inline int __raw_spin_trylock(raw_spinlock_t *lock)
109{
110 return __ticket_spin_trylock(lock);
111}
112
113static __always_inline void __raw_spin_unlock(raw_spinlock_t *lock)
114{
115 __ticket_spin_unlock(lock);
116}
117
118static __always_inline void __raw_spin_lock_flags(raw_spinlock_t *lock,
119 unsigned long flags)
120{
121 __raw_spin_lock(lock);
122}
123
124static inline void __raw_spin_unlock_wait(raw_spinlock_t *lock)
125{
126 while (__raw_spin_is_locked(lock))
127 cpu_relax();
128}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700130#define __raw_read_can_lock(rw) (*(volatile int *)(rw) >= 0)
131#define __raw_write_can_lock(rw) (*(volatile int *)(rw) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Robin Holt2d09cde2009-04-02 16:59:47 -0700133#ifdef ASM_SUPPORTED
134
135static __always_inline void
136__raw_read_lock_flags(raw_rwlock_t *lock, unsigned long flags)
137{
138 __asm__ __volatile__ (
139 "tbit.nz p6, p0 = %1,%2\n"
140 "br.few 3f\n"
141 "1:\n"
142 "fetchadd4.rel r2 = [%0], -1;;\n"
143 "(p6) ssm psr.i\n"
144 "2:\n"
145 "hint @pause\n"
146 "ld4 r2 = [%0];;\n"
147 "cmp4.lt p7,p0 = r2, r0\n"
148 "(p7) br.cond.spnt.few 2b\n"
149 "(p6) rsm psr.i\n"
150 ";;\n"
151 "3:\n"
152 "fetchadd4.acq r2 = [%0], 1;;\n"
153 "cmp4.lt p7,p0 = r2, r0\n"
154 "(p7) br.cond.spnt.few 1b\n"
155 : : "r"(lock), "r"(flags), "i"(IA64_PSR_I_BIT)
156 : "p6", "p7", "r2", "memory");
157}
158
159#define __raw_read_lock(lock) __raw_read_lock_flags(lock, 0)
160
161#else /* !ASM_SUPPORTED */
162
163#define __raw_read_lock_flags(rw, flags) __raw_read_lock(rw)
164
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700165#define __raw_read_lock(rw) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166do { \
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700167 raw_rwlock_t *__read_lock_ptr = (rw); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 \
169 while (unlikely(ia64_fetchadd(1, (int *) __read_lock_ptr, acq) < 0)) { \
170 ia64_fetchadd(-1, (int *) __read_lock_ptr, rel); \
171 while (*(volatile int *)__read_lock_ptr < 0) \
172 cpu_relax(); \
173 } \
174} while (0)
175
Robin Holt2d09cde2009-04-02 16:59:47 -0700176#endif /* !ASM_SUPPORTED */
177
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700178#define __raw_read_unlock(rw) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179do { \
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700180 raw_rwlock_t *__read_lock_ptr = (rw); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 ia64_fetchadd(-1, (int *) __read_lock_ptr, rel); \
182} while (0)
183
184#ifdef ASM_SUPPORTED
Robin Holt2d09cde2009-04-02 16:59:47 -0700185
186static __always_inline void
187__raw_write_lock_flags(raw_rwlock_t *lock, unsigned long flags)
188{
189 __asm__ __volatile__ (
190 "tbit.nz p6, p0 = %1, %2\n"
191 "mov ar.ccv = r0\n"
192 "dep r29 = -1, r0, 31, 1\n"
193 "br.few 3f;;\n"
194 "1:\n"
195 "(p6) ssm psr.i\n"
196 "2:\n"
197 "hint @pause\n"
198 "ld4 r2 = [%0];;\n"
199 "cmp4.eq p0,p7 = r0, r2\n"
200 "(p7) br.cond.spnt.few 2b\n"
201 "(p6) rsm psr.i\n"
202 ";;\n"
203 "3:\n"
204 "cmpxchg4.acq r2 = [%0], r29, ar.ccv;;\n"
205 "cmp4.eq p0,p7 = r0, r2\n"
206 "(p7) br.cond.spnt.few 1b;;\n"
207 : : "r"(lock), "r"(flags), "i"(IA64_PSR_I_BIT)
208 : "ar.ccv", "p6", "p7", "r2", "r29", "memory");
209}
210
211#define __raw_write_lock(rw) __raw_write_lock_flags(rw, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700213#define __raw_write_trylock(rw) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214({ \
215 register long result; \
216 \
217 __asm__ __volatile__ ( \
218 "mov ar.ccv = r0\n" \
219 "dep r29 = -1, r0, 31, 1;;\n" \
220 "cmpxchg4.acq %0 = [%1], r29, ar.ccv\n" \
221 : "=r"(result) : "r"(rw) : "ar.ccv", "r29", "memory"); \
222 (result == 0); \
223})
224
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700225static inline void __raw_write_unlock(raw_rwlock_t *x)
Christoph Lameterf5210892005-08-05 08:02:00 -0700226{
227 u8 *y = (u8 *)x;
228 barrier();
229 asm volatile ("st1.rel.nta [%0] = r0\n\t" :: "r"(y+3) : "memory" );
230}
231
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#else /* !ASM_SUPPORTED */
233
Robin Holt2d09cde2009-04-02 16:59:47 -0700234#define __raw_write_lock_flags(l, flags) __raw_write_lock(l)
235
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700236#define __raw_write_lock(l) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237({ \
238 __u64 ia64_val, ia64_set_val = ia64_dep_mi(-1, 0, 31, 1); \
239 __u32 *ia64_write_lock_ptr = (__u32 *) (l); \
240 do { \
241 while (*ia64_write_lock_ptr) \
242 ia64_barrier(); \
243 ia64_val = ia64_cmpxchg4_acq(ia64_write_lock_ptr, ia64_set_val, 0); \
244 } while (ia64_val); \
245})
246
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700247#define __raw_write_trylock(rw) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248({ \
249 __u64 ia64_val; \
250 __u64 ia64_set_val = ia64_dep_mi(-1, 0, 31,1); \
251 ia64_val = ia64_cmpxchg4_acq((__u32 *)(rw), ia64_set_val, 0); \
252 (ia64_val == 0); \
253})
254
Ingo Molnarfb1c8f92005-09-10 00:25:56 -0700255static inline void __raw_write_unlock(raw_rwlock_t *x)
Christoph Lameterf5210892005-08-05 08:02:00 -0700256{
257 barrier();
258 x->write_lock = 0;
259}
260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261#endif /* !ASM_SUPPORTED */
262
Keith Owensbf7ecec2005-12-10 14:24:28 +1100263static inline int __raw_read_trylock(raw_rwlock_t *x)
264{
265 union {
266 raw_rwlock_t lock;
267 __u32 word;
268 } old, new;
269 old.lock = new.lock = *x;
270 old.lock.write_lock = new.lock.write_lock = 0;
271 ++new.lock.read_counter;
272 return (u32)ia64_cmpxchg4_acq((__u32 *)(x), new.word, old.word) == old.word;
273}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
Martin Schwidefskyef6edc92006-09-30 23:27:43 -0700275#define _raw_spin_relax(lock) cpu_relax()
276#define _raw_read_relax(lock) cpu_relax()
277#define _raw_write_relax(lock) cpu_relax()
278
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279#endif /* _ASM_IA64_SPINLOCK_H */