blob: d0ebb6b9bfac3a38ed320cb957a32cb71788b418 [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
Peter Ujfalusi2ee65952012-02-14 14:52:42 +020028#include <linux/pm_runtime.h>
Peter Ujfalusi11dd5862012-08-16 16:41:08 +030029#include <linux/of.h>
30#include <linux/of_device.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +020036#include <sound/dmaengine_pcm.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020037
Arnd Bergmann22037472012-08-24 15:21:06 +020038#include <linux/platform_data/asoc-ti-mcbsp.h>
Peter Ujfalusi219f4312012-02-03 13:11:47 +020039#include "mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020040#include "omap-mcbsp.h"
Peter Ujfalusi0198d7b2018-05-07 11:49:59 +030041#include "sdma-pcm.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020042
Jarkko Nikula0b604852008-11-12 17:05:51 +020043#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020044
Ilkka Koskinen83905c12010-02-22 12:21:12 +000045#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
46 xhandler_get, xhandler_put) \
47{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
48 .info = omap_mcbsp_st_info_volsw, \
49 .get = xhandler_get, .put = xhandler_put, \
50 .private_value = (unsigned long) &(struct soc_mixer_control) \
51 {.min = xmin, .max = xmax} }
52
Peter Ujfalusi219f4312012-02-03 13:11:47 +020053enum {
54 OMAP_MCBSP_WORD_8 = 0,
55 OMAP_MCBSP_WORD_12,
56 OMAP_MCBSP_WORD_16,
57 OMAP_MCBSP_WORD_20,
58 OMAP_MCBSP_WORD_24,
59 OMAP_MCBSP_WORD_32,
60};
61
Jarkko Nikula2e747962008-04-25 13:55:19 +020062/*
63 * Stream DMA parameters. DMA request line and port address are set runtime
64 * since they are different between OMAP1 and later OMAPs
65 */
Lars-Peter Clausenabe99372013-03-25 16:58:16 +010066static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream,
67 unsigned int packet_size)
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030068{
69 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000070 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020071 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi3f024032010-06-03 07:39:35 +030072 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030073
Peter Ujfalusi778a17c2012-03-15 12:20:32 +020074 /*
75 * Configure McBSP threshold based on either:
76 * packet_size, when the sDMA is in packet mode, or based on the
77 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
78 * for mono streams.
79 */
Lars-Peter Clausenabe99372013-03-25 16:58:16 +010080 if (packet_size)
81 words = packet_size;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030082 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030083 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030084
85 /* Configure McBSP internal buffer usage */
86 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +020087 omap_mcbsp_set_tx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030088 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +020089 omap_mcbsp_set_rx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030090}
91
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030092static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
93 struct snd_pcm_hw_rule *rule)
94{
95 struct snd_interval *buffer_size = hw_param_interval(params,
96 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
97 struct snd_interval *channels = hw_param_interval(params,
98 SNDRV_PCM_HW_PARAM_CHANNELS);
Peter Ujfalusi45656b42012-02-14 18:20:58 +020099 struct omap_mcbsp *mcbsp = rule->private;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300100 struct snd_interval frames;
101 int size;
102
103 snd_interval_any(&frames);
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200104 size = mcbsp->pdata->buffer_size;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300105
106 frames.min = size / channels->min;
107 frames.integer = 1;
108 return snd_interval_refine(buffer_size, &frames);
109}
110
Mark Browndee89c42008-11-18 22:11:38 +0000111static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000112 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200113{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200114 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200115 int err = 0;
116
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300117 if (!cpu_dai->active)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200118 err = omap_mcbsp_request(mcbsp);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300119
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300120 /*
121 * OMAP3 McBSP FIFO is word structured.
122 * McBSP2 has 1024 + 256 = 1280 word long buffer,
123 * McBSP1,3,4,5 has 128 word long buffer
124 * This means that the size of the FIFO depends on the sample format.
125 * For example on McBSP3:
126 * 16bit samples: size is 128 * 2 = 256 bytes
127 * 32bit samples: size is 128 * 4 = 512 bytes
128 * It is simpler to place constraint for buffer and period based on
129 * channels.
130 * McBSP3 as example again (16 or 32 bit samples):
131 * 1 channel (mono): size is 128 frames (128 words)
132 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
133 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
134 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200135 if (mcbsp->pdata->buffer_size) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200136 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300137 * Rule for the buffer size. We should not allow
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200138 * smaller buffer than the FIFO size to avoid underruns.
139 * This applies only for the playback stream.
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300140 */
Peter Ujfalusice37f5e2012-03-20 11:47:36 +0200141 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
142 snd_pcm_hw_rule_add(substream->runtime, 0,
143 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
144 omap_mcbsp_hwrule_min_buffersize,
145 mcbsp,
146 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300147
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300148 /* Make sure, that the period size is always even */
149 snd_pcm_hw_constraint_step(substream->runtime, 0,
150 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300151 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200152
153 return err;
154}
155
Mark Browndee89c42008-11-18 22:11:38 +0000156static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000157 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200158{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200159 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Matt Ranostay9834ffd2017-01-31 13:21:43 -0800160 int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
161 int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE;
162 int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK;
163
164 if (mcbsp->latency[stream2])
165 pm_qos_update_request(&mcbsp->pm_qos_req,
166 mcbsp->latency[stream2]);
167 else if (mcbsp->latency[stream1])
168 pm_qos_remove_request(&mcbsp->pm_qos_req);
169
170 mcbsp->latency[stream1] = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200171
172 if (!cpu_dai->active) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200173 omap_mcbsp_free(mcbsp);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200174 mcbsp->configured = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200175 }
176}
177
Matt Ranostay9834ffd2017-01-31 13:21:43 -0800178static int omap_mcbsp_dai_prepare(struct snd_pcm_substream *substream,
179 struct snd_soc_dai *cpu_dai)
180{
181 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
182 struct pm_qos_request *pm_qos_req = &mcbsp->pm_qos_req;
183 int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
184 int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE;
185 int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK;
186 int latency = mcbsp->latency[stream2];
187
188 /* Prevent omap hardware from hitting off between FIFO fills */
189 if (!latency || mcbsp->latency[stream1] < latency)
190 latency = mcbsp->latency[stream1];
191
192 if (pm_qos_request_active(pm_qos_req))
193 pm_qos_update_request(pm_qos_req, latency);
194 else if (latency)
195 pm_qos_add_request(pm_qos_req, PM_QOS_CPU_DMA_LATENCY, latency);
196
197 return 0;
198}
199
Mark Browndee89c42008-11-18 22:11:38 +0000200static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000201 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200202{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200203 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300204 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200205
206 switch (cmd) {
207 case SNDRV_PCM_TRIGGER_START:
208 case SNDRV_PCM_TRIGGER_RESUME:
209 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200210 mcbsp->active++;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200211 omap_mcbsp_start(mcbsp, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200212 break;
213
214 case SNDRV_PCM_TRIGGER_STOP:
215 case SNDRV_PCM_TRIGGER_SUSPEND:
216 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200217 omap_mcbsp_stop(mcbsp, play, !play);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200218 mcbsp->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200219 break;
220 default:
221 err = -EINVAL;
222 }
223
224 return err;
225}
226
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200227static snd_pcm_sframes_t omap_mcbsp_dai_delay(
228 struct snd_pcm_substream *substream,
229 struct snd_soc_dai *dai)
230{
231 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000232 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200233 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200234 u16 fifo_use;
235 snd_pcm_sframes_t delay;
236
237 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200238 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200239 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200240 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200241
242 /*
243 * Divide the used locations with the channel count to get the
244 * FIFO usage in samples (don't care about partial samples in the
245 * buffer).
246 */
247 delay = fifo_use / substream->runtime->channels;
248
249 return delay;
250}
251
Jarkko Nikula2e747962008-04-25 13:55:19 +0200252static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000253 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000254 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200255{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200256 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200257 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200258 struct snd_dmaengine_dai_dma_data *dma_data;
Peter Ujfalusi061fb362012-09-14 15:05:51 +0300259 int wlen, channels, wpf;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300260 int pkt_size = 0;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000261 unsigned int format, div, framesize, master;
Matt Ranostay9834ffd2017-01-31 13:21:43 -0800262 unsigned int buffer_size = mcbsp->pdata->buffer_size;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200263
Peter Ujfalusibcd6da72012-09-14 15:05:57 +0300264 dma_data = snd_soc_dai_get_dma_data(cpu_dai, substream);
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200265 channels = params_channels(params);
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530266
Sergey Lapind98508a2010-05-13 19:48:16 +0400267 switch (params_format(params)) {
268 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300269 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400270 break;
271 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300272 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400273 break;
274 default:
275 return -EINVAL;
276 }
Matt Ranostay9834ffd2017-01-31 13:21:43 -0800277 if (buffer_size) {
278 int latency;
279
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200280 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300281 int period_words, max_thrsh;
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300282 int divider = 0;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300283
284 period_words = params_period_bytes(params) / (wlen / 8);
285 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200286 max_thrsh = mcbsp->max_tx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300287 else
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200288 max_thrsh = mcbsp->max_rx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300289 /*
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300290 * Use sDMA packet mode if McBSP is in threshold mode:
291 * If period words less than the FIFO size the packet
292 * size is set to the number of period words, otherwise
293 * Look for the biggest threshold value which divides
294 * the period size evenly.
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300295 */
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300296 divider = period_words / max_thrsh;
297 if (period_words % max_thrsh)
298 divider++;
299 while (period_words % divider &&
300 divider < period_words)
301 divider++;
302 if (divider == period_words)
303 return -EINVAL;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300304
Peter Ujfalusidffb3602012-09-14 15:05:49 +0300305 pkt_size = period_words / divider;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200306 } else if (channels > 1) {
307 /* Use packet mode for non mono streams */
308 pkt_size = channels;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300309 }
Matt Ranostay9834ffd2017-01-31 13:21:43 -0800310
311 latency = ((((buffer_size - pkt_size) / channels) * 1000)
312 / (params->rate_num / params->rate_den));
313
314 mcbsp->latency[substream->stream] = latency;
315
Lars-Peter Clausenabe99372013-03-25 16:58:16 +0100316 omap_mcbsp_set_threshold(substream, pkt_size);
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300317 }
318
Lars-Peter Clausen09ae3aa2013-04-03 11:06:05 +0200319 dma_data->maxburst = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000320
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200321 if (mcbsp->configured) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200322 /* McBSP already configured by another stream */
323 return 0;
324 }
325
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300326 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
327 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
328 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
329 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200330 format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
Peter Ujfalusi778a17c2012-03-15 12:20:32 +0200331 wpf = channels;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200332 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
333 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000334 /* Use dual-phase frames */
335 regs->rcr2 |= RPHASE;
336 regs->xcr2 |= XPHASE;
337 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
338 wpf--;
339 regs->rcr2 |= RFRLEN2(wpf - 1);
340 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200341 }
342
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000343 regs->rcr1 |= RFRLEN1(wpf - 1);
344 regs->xcr1 |= XFRLEN1(wpf - 1);
345
Jarkko Nikula2e747962008-04-25 13:55:19 +0200346 switch (params_format(params)) {
347 case SNDRV_PCM_FORMAT_S16_LE:
348 /* Set word lengths */
349 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
350 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
351 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
352 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200353 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400354 case SNDRV_PCM_FORMAT_S32_LE:
355 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400356 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
357 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
358 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
359 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
360 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200361 default:
362 /* Unsupported PCM format */
363 return -EINVAL;
364 }
365
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000366 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
367 * by _counting_ BCLKs. Calculate frame size in BCLKs */
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200368 master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000369 if (master == SND_SOC_DAIFMT_CBS_CFS) {
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200370 div = mcbsp->clk_div ? mcbsp->clk_div : 1;
371 framesize = (mcbsp->in_freq / div) / params_rate(params);
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000372
373 if (framesize < wlen * channels) {
374 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
375 "channels\n", __func__);
376 return -EINVAL;
377 }
378 } else
379 framesize = wlen * channels;
380
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300381 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300382 regs->srgr2 &= ~FPER(0xfff);
383 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300384 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300385 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200386 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000387 regs->srgr2 |= FPER(framesize - 1);
388 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300389 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300390 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200391 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000392 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300393 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300394 break;
395 }
396
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200397 omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
398 mcbsp->wlen = wlen;
399 mcbsp->configured = 1;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200400
401 return 0;
402}
403
404/*
405 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
406 * cache is initialized here
407 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100408static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200409 unsigned int fmt)
410{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200411 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200412 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300413 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200414
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200415 if (mcbsp->configured)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200416 return 0;
417
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200418 mcbsp->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200419 memset(regs, 0, sizeof(*regs));
420 /* Generic McBSP register settings */
421 regs->spcr2 |= XINTM(3) | FREE;
422 regs->spcr1 |= RINTM(3);
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300423 /* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
424 if (!mcbsp->pdata->has_ccr) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300425 regs->rcr2 |= RFIG;
426 regs->xcr2 |= XFIG;
427 }
Peter Ujfalusidc26df52012-08-16 16:41:06 +0300428
429 /* Configure XCCR/RCCR only for revisions which have ccr registers */
430 if (mcbsp->pdata->has_ccr) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300431 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
432 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200433 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200434
435 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
436 case SND_SOC_DAIFMT_I2S:
437 /* 1-bit data delay */
438 regs->rcr2 |= RDATDLY(1);
439 regs->xcr2 |= XDATDLY(1);
440 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200441 case SND_SOC_DAIFMT_LEFT_J:
442 /* 0-bit data delay */
443 regs->rcr2 |= RDATDLY(0);
444 regs->xcr2 |= XDATDLY(0);
445 regs->spcr1 |= RJUST(2);
446 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300447 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200448 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300449 case SND_SOC_DAIFMT_DSP_A:
450 /* 1-bit data delay */
451 regs->rcr2 |= RDATDLY(1);
452 regs->xcr2 |= XDATDLY(1);
453 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300454 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300455 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200456 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530457 /* 0-bit data delay */
458 regs->rcr2 |= RDATDLY(0);
459 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300460 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300461 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530462 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200463 default:
464 /* Unsupported data format */
465 return -EINVAL;
466 }
467
468 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
469 case SND_SOC_DAIFMT_CBS_CFS:
470 /* McBSP master. Set FS and bit clocks as outputs */
471 regs->pcr0 |= FSXM | FSRM |
472 CLKXM | CLKRM;
473 /* Sample rate generator drives the FS */
474 regs->srgr2 |= FSGM;
475 break;
Michael Trimarchi6e20b0d2013-07-21 18:24:01 +0200476 case SND_SOC_DAIFMT_CBM_CFS:
477 /* McBSP slave. FS clock as output */
478 regs->srgr2 |= FSGM;
Peter Ujfalusi20602e32015-01-16 11:20:25 +0200479 regs->pcr0 |= FSXM | FSRM;
Michael Trimarchi6e20b0d2013-07-21 18:24:01 +0200480 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200481 case SND_SOC_DAIFMT_CBM_CFM:
482 /* McBSP slave */
483 break;
484 default:
485 /* Unsupported master/slave configuration */
486 return -EINVAL;
487 }
488
489 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300490 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200491 case SND_SOC_DAIFMT_NB_NF:
492 /*
493 * Normal BCLK + FS.
494 * FS active low. TX data driven on falling edge of bit clock
495 * and RX data sampled on rising edge of bit clock.
496 */
497 regs->pcr0 |= FSXP | FSRP |
498 CLKXP | CLKRP;
499 break;
500 case SND_SOC_DAIFMT_NB_IF:
501 regs->pcr0 |= CLKXP | CLKRP;
502 break;
503 case SND_SOC_DAIFMT_IB_NF:
504 regs->pcr0 |= FSXP | FSRP;
505 break;
506 case SND_SOC_DAIFMT_IB_IF:
507 break;
508 default:
509 return -EINVAL;
510 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300511 if (inv_fs == true)
512 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200513
514 return 0;
515}
516
Liam Girdwood8687eb82008-07-07 16:08:07 +0100517static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200518 int div_id, int div)
519{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200520 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200521 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200522
523 if (div_id != OMAP_MCBSP_CLKGDV)
524 return -ENODEV;
525
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200526 mcbsp->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300527 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200528 regs->srgr1 |= CLKGDV(div - 1);
529
530 return 0;
531}
532
Liam Girdwood8687eb82008-07-07 16:08:07 +0100533static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200534 int clk_id, unsigned int freq,
535 int dir)
536{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200537 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200538 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200539 int err = 0;
540
Peter Ujfalusi256d9c22012-02-14 15:23:15 +0200541 if (mcbsp->active) {
542 if (freq == mcbsp->in_freq)
Jarkko Nikula34c86982011-09-23 11:19:13 +0300543 return 0;
544 else
545 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300546 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300547
Peter Ujfalusi8fef6262012-08-16 16:41:04 +0300548 mcbsp->in_freq = freq;
549 regs->srgr2 &= ~CLKSM;
550 regs->pcr0 &= ~SCLKME;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000551
Jarkko Nikula2e747962008-04-25 13:55:19 +0200552 switch (clk_id) {
553 case OMAP_MCBSP_SYSCLK_CLK:
554 regs->srgr2 |= CLKSM;
555 break;
556 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Tony Lindgrene6507942012-11-21 09:42:25 -0800557 if (mcbsp_omap1()) {
Paul Walmsleyd1358652010-10-08 11:40:19 -0600558 err = -EINVAL;
559 break;
560 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200561 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600562 MCBSP_CLKS_PRCM_SRC);
563 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200564 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Tony Lindgrene6507942012-11-21 09:42:25 -0800565 if (mcbsp_omap1()) {
Paul Walmsleyd1358652010-10-08 11:40:19 -0600566 err = 0;
567 break;
568 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200569 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600570 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200571 break;
572
573 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
574 regs->srgr2 |= CLKSM;
Thomas Niederprüm8af4baa2015-02-21 18:11:29 +0100575 regs->pcr0 |= SCLKME;
576 /*
577 * If McBSP is master but yet the CLKX/CLKR pin drives the SRG,
578 * disable output on those pins. This enables to inject the
579 * reference clock through CLKX/CLKR. For this to work
580 * set_dai_sysclk() _needs_ to be called after set_dai_fmt().
581 */
582 regs->pcr0 &= ~CLKXM;
583 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200584 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
585 regs->pcr0 |= SCLKME;
Thomas Niederprüm8af4baa2015-02-21 18:11:29 +0100586 /* Disable ouput on CLKR pin in master mode */
587 regs->pcr0 &= ~CLKRM;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200588 break;
589 default:
590 err = -ENODEV;
591 }
592
593 return err;
594}
595
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100596static const struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800597 .startup = omap_mcbsp_dai_startup,
598 .shutdown = omap_mcbsp_dai_shutdown,
Matt Ranostay9834ffd2017-01-31 13:21:43 -0800599 .prepare = omap_mcbsp_dai_prepare,
Eric Miao6335d052009-03-03 09:41:00 +0800600 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200601 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800602 .hw_params = omap_mcbsp_dai_hw_params,
603 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
604 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
605 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
606};
607
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200608static int omap_mcbsp_probe(struct snd_soc_dai *dai)
609{
610 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
611
612 pm_runtime_enable(mcbsp->dev);
613
Peter Ujfalusi3fe856b2014-04-16 15:46:15 +0300614 snd_soc_dai_init_dma_data(dai,
615 &mcbsp->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
616 &mcbsp->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
617
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200618 return 0;
619}
620
621static int omap_mcbsp_remove(struct snd_soc_dai *dai)
622{
623 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
624
625 pm_runtime_disable(mcbsp->dev);
626
627 return 0;
628}
629
Michael Opdenacker6179b772011-10-10 07:07:08 +0200630static struct snd_soc_dai_driver omap_mcbsp_dai = {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200631 .probe = omap_mcbsp_probe,
632 .remove = omap_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000633 .playback = {
634 .channels_min = 1,
635 .channels_max = 16,
636 .rates = OMAP_MCBSP_RATES,
637 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
638 },
639 .capture = {
640 .channels_min = 1,
641 .channels_max = 16,
642 .rates = OMAP_MCBSP_RATES,
643 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
644 },
645 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200646};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300647
Kuninori Morimoto43cd8142013-03-21 03:33:25 -0700648static const struct snd_soc_component_driver omap_mcbsp_component = {
649 .name = "omap-mcbsp",
650};
651
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530652static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000653 struct snd_ctl_elem_info *uinfo)
654{
655 struct soc_mixer_control *mc =
656 (struct soc_mixer_control *)kcontrol->private_value;
657 int max = mc->max;
658 int min = mc->min;
659
660 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
661 uinfo->count = 1;
662 uinfo->value.integer.min = min;
663 uinfo->value.integer.max = max;
664 return 0;
665}
666
Peter Ujfalusidb615502012-08-22 13:11:43 +0300667#define OMAP_MCBSP_ST_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000668static int \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300669omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000670 struct snd_ctl_elem_value *uc) \
671{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200672 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
673 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000674 struct soc_mixer_control *mc = \
675 (struct soc_mixer_control *)kc->private_value; \
676 int max = mc->max; \
677 int min = mc->min; \
678 int val = uc->value.integer.value[0]; \
679 \
680 if (val < min || val > max) \
681 return -EINVAL; \
682 \
683 /* OMAP McBSP implementation uses index values 0..4 */ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200684 return omap_st_set_chgain(mcbsp, channel, val); \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300685} \
686 \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000687static int \
Peter Ujfalusidb615502012-08-22 13:11:43 +0300688omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000689 struct snd_ctl_elem_value *uc) \
690{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200691 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
692 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000693 s16 chgain; \
694 \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200695 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000696 return -EAGAIN; \
697 \
698 uc->value.integer.value[0] = chgain; \
699 return 0; \
700}
701
Peter Ujfalusidb615502012-08-22 13:11:43 +0300702OMAP_MCBSP_ST_CHANNEL_VOLUME(0)
703OMAP_MCBSP_ST_CHANNEL_VOLUME(1)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000704
705static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
706 struct snd_ctl_elem_value *ucontrol)
707{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200708 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
709 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000710 u8 value = ucontrol->value.integer.value[0];
711
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200712 if (value == omap_st_is_enabled(mcbsp))
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000713 return 0;
714
715 if (value)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200716 omap_st_enable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000717 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200718 omap_st_disable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000719
720 return 1;
721}
722
723static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
724 struct snd_ctl_elem_value *ucontrol)
725{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200726 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
727 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000728
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200729 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000730 return 0;
731}
732
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300733#define OMAP_MCBSP_ST_CONTROLS(port) \
734static const struct snd_kcontrol_new omap_mcbsp##port##_st_controls[] = { \
735SOC_SINGLE_EXT("McBSP" #port " Sidetone Switch", 1, 0, 1, 0, \
736 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode), \
737OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 0 Volume", \
738 -32768, 32767, \
739 omap_mcbsp_get_st_ch0_volume, \
740 omap_mcbsp_set_st_ch0_volume), \
741OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 1 Volume", \
742 -32768, 32767, \
743 omap_mcbsp_get_st_ch1_volume, \
744 omap_mcbsp_set_st_ch1_volume), \
745}
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000746
Peter Ujfalusi8996a312012-08-22 13:11:42 +0300747OMAP_MCBSP_ST_CONTROLS(2);
748OMAP_MCBSP_ST_CONTROLS(3);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000749
Sebastian Reichel0a17a372014-04-28 16:07:23 +0200750int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd, int port_id)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000751{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200752 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
753 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
754
Peter Ujfalusi8a88df42012-08-22 13:11:41 +0300755 if (!mcbsp->st_data) {
756 dev_warn(mcbsp->dev, "No sidetone data for port\n");
757 return 0;
758 }
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000759
Sebastian Reichel0a17a372014-04-28 16:07:23 +0200760 switch (port_id) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200761 case 2: /* McBSP 2 */
762 return snd_soc_add_dai_controls(cpu_dai,
763 omap_mcbsp2_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000764 ARRAY_SIZE(omap_mcbsp2_st_controls));
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200765 case 3: /* McBSP 3 */
766 return snd_soc_add_dai_controls(cpu_dai,
767 omap_mcbsp3_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000768 ARRAY_SIZE(omap_mcbsp3_st_controls));
769 default:
Sebastian Reichel0a17a372014-04-28 16:07:23 +0200770 dev_err(mcbsp->dev, "Port %d not supported\n", port_id);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000771 break;
772 }
773
774 return -EINVAL;
775}
776EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
777
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300778static struct omap_mcbsp_platform_data omap2420_pdata = {
779 .reg_step = 4,
780 .reg_size = 2,
781};
782
783static struct omap_mcbsp_platform_data omap2430_pdata = {
784 .reg_step = 4,
785 .reg_size = 4,
786 .has_ccr = true,
787};
788
789static struct omap_mcbsp_platform_data omap3_pdata = {
790 .reg_step = 4,
791 .reg_size = 4,
792 .has_ccr = true,
793 .has_wakeup = true,
794};
795
796static struct omap_mcbsp_platform_data omap4_pdata = {
797 .reg_step = 4,
798 .reg_size = 4,
799 .has_ccr = true,
800 .has_wakeup = true,
801};
802
803static const struct of_device_id omap_mcbsp_of_match[] = {
804 {
805 .compatible = "ti,omap2420-mcbsp",
806 .data = &omap2420_pdata,
807 },
808 {
809 .compatible = "ti,omap2430-mcbsp",
810 .data = &omap2430_pdata,
811 },
812 {
813 .compatible = "ti,omap3-mcbsp",
814 .data = &omap3_pdata,
815 },
816 {
817 .compatible = "ti,omap4-mcbsp",
818 .data = &omap4_pdata,
819 },
820 { },
821};
822MODULE_DEVICE_TABLE(of, omap_mcbsp_of_match);
823
Bill Pemberton7ff60002012-12-07 09:26:29 -0500824static int asoc_mcbsp_probe(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000825{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200826 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
827 struct omap_mcbsp *mcbsp;
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300828 const struct of_device_id *match;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200829 int ret;
830
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300831 match = of_match_device(omap_mcbsp_of_match, &pdev->dev);
832 if (match) {
833 struct device_node *node = pdev->dev.of_node;
Peter Ujfalusibbfa26c2016-05-30 11:23:49 +0300834 struct omap_mcbsp_platform_data *pdata_quirk = pdata;
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300835 int buffer_size;
836
837 pdata = devm_kzalloc(&pdev->dev,
838 sizeof(struct omap_mcbsp_platform_data),
839 GFP_KERNEL);
840 if (!pdata)
841 return -ENOMEM;
842
843 memcpy(pdata, match->data, sizeof(*pdata));
844 if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size))
845 pdata->buffer_size = buffer_size;
Peter Ujfalusibbfa26c2016-05-30 11:23:49 +0300846 if (pdata_quirk)
847 pdata->force_ick_on = pdata_quirk->force_ick_on;
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300848 } else if (!pdata) {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200849 dev_err(&pdev->dev, "missing platform data.\n");
850 return -EINVAL;
851 }
852 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
853 if (!mcbsp)
854 return -ENOMEM;
855
856 mcbsp->id = pdev->id;
857 mcbsp->pdata = pdata;
858 mcbsp->dev = &pdev->dev;
859 platform_set_drvdata(pdev, mcbsp);
860
861 ret = omap_mcbsp_init(pdev);
Peter Ujfalusi64241422014-04-16 15:46:16 +0300862 if (ret)
863 return ret;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200864
Manish Badarkhe36765c92014-07-08 21:55:23 +0530865 ret = devm_snd_soc_register_component(&pdev->dev,
866 &omap_mcbsp_component,
867 &omap_mcbsp_dai, 1);
Peter Ujfalusi64241422014-04-16 15:46:16 +0300868 if (ret)
869 return ret;
870
Peter Ujfalusi0198d7b2018-05-07 11:49:59 +0300871 return sdma_pcm_platform_register(&pdev->dev, NULL, NULL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000872}
873
Bill Pemberton7ff60002012-12-07 09:26:29 -0500874static int asoc_mcbsp_remove(struct platform_device *pdev)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000875{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200876 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
877
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200878 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
879 mcbsp->pdata->ops->free(mcbsp->id);
880
Matt Ranostay9834ffd2017-01-31 13:21:43 -0800881 if (pm_qos_request_active(&mcbsp->pm_qos_req))
882 pm_qos_remove_request(&mcbsp->pm_qos_req);
883
Peter Ujfalusi6610d352016-05-30 11:23:48 +0300884 omap_mcbsp_cleanup(mcbsp);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200885
886 clk_put(mcbsp->fclk);
887
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000888 return 0;
889}
890
891static struct platform_driver asoc_mcbsp_driver = {
892 .driver = {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200893 .name = "omap-mcbsp",
Peter Ujfalusi11dd5862012-08-16 16:41:08 +0300894 .of_match_table = omap_mcbsp_of_match,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000895 },
896
897 .probe = asoc_mcbsp_probe,
Bill Pemberton7ff60002012-12-07 09:26:29 -0500898 .remove = asoc_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000899};
900
Axel Linbeda5bf52011-11-25 10:12:16 +0800901module_platform_driver(asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000902
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300903MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200904MODULE_DESCRIPTION("OMAP I2S SoC Interface");
905MODULE_LICENSE("GPL");
Guillaume Gardet5e70b7fc2012-07-12 15:08:16 +0200906MODULE_ALIAS("platform:omap-mcbsp");