blob: a575b6964bf91f6381ac37f59503d63808d54484 [file] [log] [blame]
Paul Walmsley139563a2012-10-21 01:01:10 -06001/*
2 * OMAP3xxx PRM module functions
3 *
4 * Copyright (C) 2010-2012 Texas Instruments, Inc.
5 * Copyright (C) 2010 Nokia Corporation
6 * BenoƮt Cousson
7 * Paul Walmsley
Paul Walmsley49815392012-10-21 01:01:10 -06008 * Rajendra Nayak <rnayak@ti.com>
Paul Walmsley139563a2012-10-21 01:01:10 -06009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/kernel.h>
16#include <linux/errno.h>
17#include <linux/err.h>
18#include <linux/io.h>
19#include <linux/irq.h>
20
Tony Lindgrene8d3d472012-12-16 11:29:58 -080021#include "soc.h"
Paul Walmsley139563a2012-10-21 01:01:10 -060022#include "common.h"
Paul Walmsley139563a2012-10-21 01:01:10 -060023#include "vp.h"
Paul Walmsley49815392012-10-21 01:01:10 -060024#include "powerdomain.h"
Paul Walmsley139563a2012-10-21 01:01:10 -060025#include "prm3xxx.h"
Paul Walmsley49815392012-10-21 01:01:10 -060026#include "prm2xxx_3xxx.h"
Paul Walmsley139563a2012-10-21 01:01:10 -060027#include "cm2xxx_3xxx.h"
28#include "prm-regbits-34xx.h"
Tero Kristo0efc0f62014-02-25 15:40:30 +020029#include "cm3xxx.h"
30#include "cm-regbits-34xx.h"
Tero Kristo9de367f2014-02-25 18:04:56 +020031#include "control.h"
Paul Walmsley139563a2012-10-21 01:01:10 -060032
33static const struct omap_prcm_irq omap3_prcm_irqs[] = {
34 OMAP_PRCM_IRQ("wkup", 0, 0),
35 OMAP_PRCM_IRQ("io", 9, 1),
36};
37
38static struct omap_prcm_irq_setup omap3_prcm_irq_setup = {
39 .ack = OMAP3_PRM_IRQSTATUS_MPU_OFFSET,
40 .mask = OMAP3_PRM_IRQENABLE_MPU_OFFSET,
41 .nr_regs = 1,
42 .irqs = omap3_prcm_irqs,
43 .nr_irqs = ARRAY_SIZE(omap3_prcm_irqs),
44 .irq = 11 + OMAP_INTC_START,
45 .read_pending_irqs = &omap3xxx_prm_read_pending_irqs,
46 .ocp_barrier = &omap3xxx_prm_ocp_barrier,
47 .save_and_clear_irqen = &omap3xxx_prm_save_and_clear_irqen,
48 .restore_irqen = &omap3xxx_prm_restore_irqen,
Tero Kristo81243652014-03-31 18:15:43 +030049 .reconfigure_io_chain = &omap3xxx_prm_reconfigure_io_chain,
Paul Walmsley139563a2012-10-21 01:01:10 -060050};
51
Paul Walmsley2bb2a5d2012-10-21 01:01:13 -060052/*
53 * omap3_prm_reset_src_map - map from bits in the PRM_RSTST hardware
54 * register (which are specific to OMAP3xxx SoCs) to reset source ID
55 * bit shifts (which is an OMAP SoC-independent enumeration)
56 */
57static struct prm_reset_src_map omap3xxx_prm_reset_src_map[] = {
58 { OMAP3430_GLOBAL_COLD_RST_SHIFT, OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
59 { OMAP3430_GLOBAL_SW_RST_SHIFT, OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
60 { OMAP3430_SECURITY_VIOL_RST_SHIFT, OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
61 { OMAP3430_MPU_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
62 { OMAP3430_SECURE_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
63 { OMAP3430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
64 { OMAP3430_VDD1_VOLTAGE_MANAGER_RST_SHIFT,
65 OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
66 { OMAP3430_VDD2_VOLTAGE_MANAGER_RST_SHIFT,
67 OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
68 { OMAP3430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
69 { OMAP3430_ICECRUSHER_RST_SHIFT, OMAP_ICECRUSHER_RST_SRC_ID_SHIFT },
70 { -1, -1 },
71};
72
Paul Walmsley139563a2012-10-21 01:01:10 -060073/* PRM VP */
74
75/*
76 * struct omap3_vp - OMAP3 VP register access description.
77 * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
78 */
79struct omap3_vp {
80 u32 tranxdone_status;
81};
82
83static struct omap3_vp omap3_vp[] = {
84 [OMAP3_VP_VDD_MPU_ID] = {
85 .tranxdone_status = OMAP3430_VP1_TRANXDONE_ST_MASK,
86 },
87 [OMAP3_VP_VDD_CORE_ID] = {
88 .tranxdone_status = OMAP3430_VP2_TRANXDONE_ST_MASK,
89 },
90};
91
92#define MAX_VP_ID ARRAY_SIZE(omap3_vp);
93
94u32 omap3_prm_vp_check_txdone(u8 vp_id)
95{
96 struct omap3_vp *vp = &omap3_vp[vp_id];
97 u32 irqstatus;
98
99 irqstatus = omap2_prm_read_mod_reg(OCP_MOD,
100 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
101 return irqstatus & vp->tranxdone_status;
102}
103
104void omap3_prm_vp_clear_txdone(u8 vp_id)
105{
106 struct omap3_vp *vp = &omap3_vp[vp_id];
107
108 omap2_prm_write_mod_reg(vp->tranxdone_status,
109 OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
110}
111
112u32 omap3_prm_vcvp_read(u8 offset)
113{
114 return omap2_prm_read_mod_reg(OMAP3430_GR_MOD, offset);
115}
116
117void omap3_prm_vcvp_write(u32 val, u8 offset)
118{
119 omap2_prm_write_mod_reg(val, OMAP3430_GR_MOD, offset);
120}
121
122u32 omap3_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
123{
124 return omap2_prm_rmw_mod_reg_bits(mask, bits, OMAP3430_GR_MOD, offset);
125}
126
127/**
Paul Walmsleyd08cce62012-10-29 20:55:46 -0600128 * omap3xxx_prm_dpll3_reset - use DPLL3 reset to reboot the OMAP SoC
129 *
130 * Set the DPLL3 reset bit, which should reboot the SoC. This is the
131 * recommended way to restart the SoC, considering Errata i520. No
132 * return value.
133 */
134void omap3xxx_prm_dpll3_reset(void)
135{
136 omap2_prm_set_mod_reg_bits(OMAP_RST_DPLL3_MASK, OMAP3430_GR_MOD,
137 OMAP2_RM_RSTCTRL);
138 /* OCP barrier */
139 omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP2_RM_RSTCTRL);
140}
141
142/**
Paul Walmsley139563a2012-10-21 01:01:10 -0600143 * omap3xxx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
144 * @events: ptr to a u32, preallocated by caller
145 *
146 * Read PRM_IRQSTATUS_MPU bits, AND'ed with the currently-enabled PRM
147 * MPU IRQs, and store the result into the u32 pointed to by @events.
148 * No return value.
149 */
150void omap3xxx_prm_read_pending_irqs(unsigned long *events)
151{
152 u32 mask, st;
153
154 /* XXX Can the mask read be avoided (e.g., can it come from RAM?) */
155 mask = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
156 st = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
157
158 events[0] = mask & st;
159}
160
161/**
162 * omap3xxx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
163 *
164 * Force any buffered writes to the PRM IP block to complete. Needed
165 * by the PRM IRQ handler, which reads and writes directly to the IP
166 * block, to avoid race conditions after acknowledging or clearing IRQ
167 * bits. No return value.
168 */
169void omap3xxx_prm_ocp_barrier(void)
170{
171 omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
172}
173
174/**
175 * omap3xxx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU reg
176 * @saved_mask: ptr to a u32 array to save IRQENABLE bits
177 *
178 * Save the PRM_IRQENABLE_MPU register to @saved_mask. @saved_mask
179 * must be allocated by the caller. Intended to be used in the PRM
180 * interrupt handler suspend callback. The OCP barrier is needed to
181 * ensure the write to disable PRM interrupts reaches the PRM before
182 * returning; otherwise, spurious interrupts might occur. No return
183 * value.
184 */
185void omap3xxx_prm_save_and_clear_irqen(u32 *saved_mask)
186{
187 saved_mask[0] = omap2_prm_read_mod_reg(OCP_MOD,
188 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
189 omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
190
191 /* OCP barrier */
192 omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
193}
194
195/**
196 * omap3xxx_prm_restore_irqen - set PRM_IRQENABLE_MPU register from args
197 * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
198 *
199 * Restore the PRM_IRQENABLE_MPU register from @saved_mask. Intended
200 * to be used in the PRM interrupt handler resume callback to restore
201 * values saved by omap3xxx_prm_save_and_clear_irqen(). No OCP
202 * barrier should be needed here; any pending PRM interrupts will fire
203 * once the writes reach the PRM. No return value.
204 */
205void omap3xxx_prm_restore_irqen(u32 *saved_mask)
206{
207 omap2_prm_write_mod_reg(saved_mask[0], OCP_MOD,
208 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
209}
210
211/**
Tero Kristo0efc0f62014-02-25 15:40:30 +0200212 * omap3xxx_prm_clear_mod_irqs - clear wake-up events from PRCM interrupt
213 * @module: PRM module to clear wakeups from
214 * @regs: register set to clear, 1 or 3
215 * @ignore_bits: wakeup status bits to ignore
216 *
217 * The purpose of this function is to clear any wake-up events latched
218 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
219 * may occur whilst attempting to clear a PM_WKST_x register and thus
220 * set another bit in this register. A while loop is used to ensure
221 * that any peripheral wake-up events occurring while attempting to
222 * clear the PM_WKST_x are detected and cleared.
223 */
224int omap3xxx_prm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
225{
226 u32 wkst, fclk, iclk, clken;
227 u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
228 u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
229 u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
230 u16 grpsel_off = (regs == 3) ?
231 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
232 int c = 0;
233
234 wkst = omap2_prm_read_mod_reg(module, wkst_off);
235 wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
236 wkst &= ~ignore_bits;
237 if (wkst) {
238 iclk = omap2_cm_read_mod_reg(module, iclk_off);
239 fclk = omap2_cm_read_mod_reg(module, fclk_off);
240 while (wkst) {
241 clken = wkst;
242 omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
243 /*
244 * For USBHOST, we don't know whether HOST1 or
245 * HOST2 woke us up, so enable both f-clocks
246 */
247 if (module == OMAP3430ES2_USBHOST_MOD)
248 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
249 omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
250 omap2_prm_write_mod_reg(wkst, module, wkst_off);
251 wkst = omap2_prm_read_mod_reg(module, wkst_off);
252 wkst &= ~ignore_bits;
253 c++;
254 }
255 omap2_cm_write_mod_reg(iclk, module, iclk_off);
256 omap2_cm_write_mod_reg(fclk, module, fclk_off);
257 }
258
259 return c;
260}
261
262/**
Paul Walmsley139563a2012-10-21 01:01:10 -0600263 * omap3xxx_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
264 *
265 * Clear any previously-latched I/O wakeup events and ensure that the
266 * I/O wakeup gates are aligned with the current mux settings. Works
267 * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
268 * deasserting WUCLKIN and clearing the ST_IO_CHAIN WKST bit. No
269 * return value.
270 */
271void omap3xxx_prm_reconfigure_io_chain(void)
272{
273 int i = 0;
274
275 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
276 PM_WKEN);
277
278 omap_test_timeout(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST) &
279 OMAP3430_ST_IO_CHAIN_MASK,
280 MAX_IOPAD_LATCH_TIME, i);
281 if (i == MAX_IOPAD_LATCH_TIME)
282 pr_warn("PRM: I/O chain clock line assertion timed out\n");
283
284 omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
285 PM_WKEN);
286
287 omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK, WKUP_MOD,
288 PM_WKST);
289
290 omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST);
291}
292
293/**
294 * omap3xxx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
295 *
296 * Activates the I/O wakeup event latches and allows events logged by
297 * those latches to signal a wakeup event to the PRCM. For I/O
298 * wakeups to occur, WAKEUPENABLE bits must be set in the pad mux
299 * registers, and omap3xxx_prm_reconfigure_io_chain() must be called.
300 * No return value.
301 */
302static void __init omap3xxx_prm_enable_io_wakeup(void)
303{
Tero Kristo2541d152014-03-31 18:15:44 +0300304 if (prm_features & PRM_HAS_IO_WAKEUP)
Paul Walmsley139563a2012-10-21 01:01:10 -0600305 omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
306 PM_WKEN);
307}
308
Paul Walmsley2bb2a5d2012-10-21 01:01:13 -0600309/**
310 * omap3xxx_prm_read_reset_sources - return the last SoC reset source
311 *
312 * Return a u32 representing the last reset sources of the SoC. The
313 * returned reset source bits are standardized across OMAP SoCs.
314 */
315static u32 omap3xxx_prm_read_reset_sources(void)
316{
317 struct prm_reset_src_map *p;
318 u32 r = 0;
319 u32 v;
320
321 v = omap2_prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST);
322
323 p = omap3xxx_prm_reset_src_map;
324 while (p->reg_shift >= 0 && p->std_shift >= 0) {
325 if (v & (1 << p->reg_shift))
326 r |= 1 << p->std_shift;
327 p++;
328 }
329
330 return r;
331}
332
Tero Kristo9de367f2014-02-25 18:04:56 +0200333/**
334 * omap3xxx_prm_iva_idle - ensure IVA is in idle so it can be put into retention
335 *
336 * In cases where IVA2 is activated by bootcode, it may prevent
337 * full-chip retention or off-mode because it is not idle. This
338 * function forces the IVA2 into idle state so it can go
339 * into retention/off and thus allow full-chip retention/off.
340 */
341void omap3xxx_prm_iva_idle(void)
342{
343 /* ensure IVA2 clock is disabled */
344 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
345
346 /* if no clock activity, nothing else to do */
347 if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
348 OMAP3430_CLKACTIVITY_IVA2_MASK))
349 return;
350
351 /* Reset IVA2 */
352 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
353 OMAP3430_RST2_IVA2_MASK |
354 OMAP3430_RST3_IVA2_MASK,
355 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
356
357 /* Enable IVA2 clock */
358 omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
359 OMAP3430_IVA2_MOD, CM_FCLKEN);
360
361 /* Set IVA2 boot mode to 'idle' */
362 omap3_ctrl_set_iva_bootmode_idle();
363
364 /* Un-reset IVA2 */
365 omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
366
367 /* Disable IVA2 clock */
368 omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
369
370 /* Reset IVA2 */
371 omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
372 OMAP3430_RST2_IVA2_MASK |
373 OMAP3430_RST3_IVA2_MASK,
374 OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
375}
376
Paul Walmsley49815392012-10-21 01:01:10 -0600377/* Powerdomain low-level functions */
378
Paul Walmsley7e7fff82012-12-28 02:10:44 -0700379static int omap3_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
380{
381 omap2_prm_rmw_mod_reg_bits(OMAP_POWERSTATE_MASK,
382 (pwrst << OMAP_POWERSTATE_SHIFT),
383 pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
384 return 0;
385}
386
387static int omap3_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
388{
389 return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
390 OMAP2_PM_PWSTCTRL,
391 OMAP_POWERSTATE_MASK);
392}
393
394static int omap3_pwrdm_read_pwrst(struct powerdomain *pwrdm)
395{
396 return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
397 OMAP2_PM_PWSTST,
398 OMAP_POWERSTATEST_MASK);
399}
400
Paul Walmsley49815392012-10-21 01:01:10 -0600401/* Applicable only for OMAP3. Not supported on OMAP2 */
402static int omap3_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
403{
404 return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
405 OMAP3430_PM_PREPWSTST,
406 OMAP3430_LASTPOWERSTATEENTERED_MASK);
407}
408
409static int omap3_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
410{
411 return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
412 OMAP2_PM_PWSTST,
413 OMAP3430_LOGICSTATEST_MASK);
414}
415
416static int omap3_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
417{
418 return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
419 OMAP2_PM_PWSTCTRL,
420 OMAP3430_LOGICSTATEST_MASK);
421}
422
423static int omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
424{
425 return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
426 OMAP3430_PM_PREPWSTST,
427 OMAP3430_LASTLOGICSTATEENTERED_MASK);
428}
429
430static int omap3_get_mem_bank_lastmemst_mask(u8 bank)
431{
432 switch (bank) {
433 case 0:
434 return OMAP3430_LASTMEM1STATEENTERED_MASK;
435 case 1:
436 return OMAP3430_LASTMEM2STATEENTERED_MASK;
437 case 2:
438 return OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK;
439 case 3:
440 return OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK;
441 default:
442 WARN_ON(1); /* should never happen */
443 return -EEXIST;
444 }
445 return 0;
446}
447
448static int omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
449{
450 u32 m;
451
452 m = omap3_get_mem_bank_lastmemst_mask(bank);
453
454 return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
455 OMAP3430_PM_PREPWSTST, m);
456}
457
458static int omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
459{
460 omap2_prm_write_mod_reg(0, pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST);
461 return 0;
462}
463
464static int omap3_pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm)
465{
466 return omap2_prm_rmw_mod_reg_bits(0,
467 1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
468 pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
469}
470
471static int omap3_pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm)
472{
473 return omap2_prm_rmw_mod_reg_bits(1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
474 0, pwrdm->prcm_offs,
475 OMAP2_PM_PWSTCTRL);
476}
477
478struct pwrdm_ops omap3_pwrdm_operations = {
Paul Walmsley7e7fff82012-12-28 02:10:44 -0700479 .pwrdm_set_next_pwrst = omap3_pwrdm_set_next_pwrst,
480 .pwrdm_read_next_pwrst = omap3_pwrdm_read_next_pwrst,
481 .pwrdm_read_pwrst = omap3_pwrdm_read_pwrst,
Paul Walmsley49815392012-10-21 01:01:10 -0600482 .pwrdm_read_prev_pwrst = omap3_pwrdm_read_prev_pwrst,
483 .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
484 .pwrdm_read_logic_pwrst = omap3_pwrdm_read_logic_pwrst,
485 .pwrdm_read_logic_retst = omap3_pwrdm_read_logic_retst,
486 .pwrdm_read_prev_logic_pwrst = omap3_pwrdm_read_prev_logic_pwrst,
487 .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
488 .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
489 .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
490 .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
491 .pwrdm_read_prev_mem_pwrst = omap3_pwrdm_read_prev_mem_pwrst,
492 .pwrdm_clear_all_prev_pwrst = omap3_pwrdm_clear_all_prev_pwrst,
493 .pwrdm_enable_hdwr_sar = omap3_pwrdm_enable_hdwr_sar,
494 .pwrdm_disable_hdwr_sar = omap3_pwrdm_disable_hdwr_sar,
495 .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
496};
497
498/*
499 *
500 */
501
Tero Kristob550e472014-03-31 18:15:45 +0300502static int omap3xxx_prm_late_init(void);
503
Paul Walmsley2bb2a5d2012-10-21 01:01:13 -0600504static struct prm_ll_data omap3xxx_prm_ll_data = {
505 .read_reset_sources = &omap3xxx_prm_read_reset_sources,
Tero Kristob550e472014-03-31 18:15:45 +0300506 .late_init = &omap3xxx_prm_late_init,
Paul Walmsley2bb2a5d2012-10-21 01:01:13 -0600507};
508
Paul Walmsley63a293e2012-11-21 16:15:16 -0700509int __init omap3xxx_prm_init(void)
510{
Tero Kristo2541d152014-03-31 18:15:44 +0300511 if (omap3_has_io_wakeup())
512 prm_features |= PRM_HAS_IO_WAKEUP;
Paul Walmsley63a293e2012-11-21 16:15:16 -0700513
514 return prm_register(&omap3xxx_prm_ll_data);
515}
516
Tony Lindgrenea351c12014-05-16 15:26:22 -0700517static int omap3xxx_prm_late_init(void)
Paul Walmsley139563a2012-10-21 01:01:10 -0600518{
519 int ret;
520
Tero Kristo2541d152014-03-31 18:15:44 +0300521 if (!(prm_features & PRM_HAS_IO_WAKEUP))
Paul Walmsley139563a2012-10-21 01:01:10 -0600522 return 0;
523
524 omap3xxx_prm_enable_io_wakeup();
525 ret = omap_prcm_register_chain_handler(&omap3_prcm_irq_setup);
526 if (!ret)
527 irq_set_status_flags(omap_prcm_event_to_irq("io"),
528 IRQ_NOAUTOEN);
529
530 return ret;
531}
Paul Walmsley2bb2a5d2012-10-21 01:01:13 -0600532
533static void __exit omap3xxx_prm_exit(void)
534{
Tero Kristod8871cd2014-05-11 19:54:58 -0600535 prm_unregister(&omap3xxx_prm_ll_data);
Paul Walmsley2bb2a5d2012-10-21 01:01:13 -0600536}
537__exitcall(omap3xxx_prm_exit);