blob: c0529dfac193d54d74c5302bcdf9f386ea2663fc [file] [log] [blame]
Ken Wang220ab9b2017-03-06 14:49:53 -05001/*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include <linux/firmware.h>
24#include <linux/slab.h>
25#include <linux/module.h>
26#include "drmP.h"
27#include "amdgpu.h"
Alex Deucherbfc181a2017-05-05 10:26:12 -040028#include "amdgpu_atomfirmware.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050029#include "amdgpu_ih.h"
30#include "amdgpu_uvd.h"
31#include "amdgpu_vce.h"
32#include "amdgpu_ucode.h"
33#include "amdgpu_psp.h"
34#include "atom.h"
35#include "amd_pcie.h"
36
37#include "vega10/soc15ip.h"
38#include "vega10/UVD/uvd_7_0_offset.h"
39#include "vega10/GC/gc_9_0_offset.h"
40#include "vega10/GC/gc_9_0_sh_mask.h"
41#include "vega10/SDMA0/sdma0_4_0_offset.h"
42#include "vega10/SDMA1/sdma1_4_0_offset.h"
43#include "vega10/HDP/hdp_4_0_offset.h"
44#include "vega10/HDP/hdp_4_0_sh_mask.h"
45#include "vega10/MP/mp_9_0_offset.h"
46#include "vega10/MP/mp_9_0_sh_mask.h"
47#include "vega10/SMUIO/smuio_9_0_offset.h"
48#include "vega10/SMUIO/smuio_9_0_sh_mask.h"
49
50#include "soc15.h"
51#include "soc15_common.h"
52#include "gfx_v9_0.h"
53#include "gmc_v9_0.h"
54#include "gfxhub_v1_0.h"
55#include "mmhub_v1_0.h"
56#include "vega10_ih.h"
57#include "sdma_v4_0.h"
58#include "uvd_v7_0.h"
59#include "vce_v4_0.h"
60#include "amdgpu_powerplay.h"
Xiangliang Yu796b6562017-02-28 17:22:03 +080061#include "dce_virtual.h"
Xiangliang Yuf1a34462017-03-08 15:06:47 +080062#include "mxgpu_ai.h"
Ken Wang220ab9b2017-03-06 14:49:53 -050063
64MODULE_FIRMWARE("amdgpu/vega10_smc.bin");
65
66#define mmFabricConfigAccessControl 0x0410
67#define mmFabricConfigAccessControl_BASE_IDX 0
68#define mmFabricConfigAccessControl_DEFAULT 0x00000000
69//FabricConfigAccessControl
70#define FabricConfigAccessControl__CfgRegInstAccEn__SHIFT 0x0
71#define FabricConfigAccessControl__CfgRegInstAccRegLock__SHIFT 0x1
72#define FabricConfigAccessControl__CfgRegInstID__SHIFT 0x10
73#define FabricConfigAccessControl__CfgRegInstAccEn_MASK 0x00000001L
74#define FabricConfigAccessControl__CfgRegInstAccRegLock_MASK 0x00000002L
75#define FabricConfigAccessControl__CfgRegInstID_MASK 0x00FF0000L
76
77
78#define mmDF_PIE_AON0_DfGlobalClkGater 0x00fc
79#define mmDF_PIE_AON0_DfGlobalClkGater_BASE_IDX 0
80//DF_PIE_AON0_DfGlobalClkGater
81#define DF_PIE_AON0_DfGlobalClkGater__MGCGMode__SHIFT 0x0
82#define DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK 0x0000000FL
83
84enum {
85 DF_MGCG_DISABLE = 0,
86 DF_MGCG_ENABLE_00_CYCLE_DELAY =1,
87 DF_MGCG_ENABLE_01_CYCLE_DELAY =2,
88 DF_MGCG_ENABLE_15_CYCLE_DELAY =13,
89 DF_MGCG_ENABLE_31_CYCLE_DELAY =14,
90 DF_MGCG_ENABLE_63_CYCLE_DELAY =15
91};
92
93#define mmMP0_MISC_CGTT_CTRL0 0x01b9
94#define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
95#define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
96#define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
97
98/*
99 * Indirect registers accessor
100 */
101static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
102{
103 unsigned long flags, address, data;
104 u32 r;
105 struct nbio_pcie_index_data *nbio_pcie_id;
106
Chunming Zhouaecbe642017-05-04 15:06:25 -0400107 if (adev->flags & AMD_IS_APU)
108 nbio_pcie_id = &nbio_v7_0_pcie_index_data;
Alex Deucher1fdc6392017-04-03 16:56:08 -0400109 else
Chunming Zhouaecbe642017-05-04 15:06:25 -0400110 nbio_pcie_id = &nbio_v6_1_pcie_index_data;
Ken Wang220ab9b2017-03-06 14:49:53 -0500111
112 address = nbio_pcie_id->index_offset;
113 data = nbio_pcie_id->data_offset;
114
115 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
116 WREG32(address, reg);
117 (void)RREG32(address);
118 r = RREG32(data);
119 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
120 return r;
121}
122
123static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
124{
125 unsigned long flags, address, data;
126 struct nbio_pcie_index_data *nbio_pcie_id;
127
Chunming Zhouaecbe642017-05-04 15:06:25 -0400128 if (adev->flags & AMD_IS_APU)
129 nbio_pcie_id = &nbio_v7_0_pcie_index_data;
Alex Deucher1fdc6392017-04-03 16:56:08 -0400130 else
Chunming Zhouaecbe642017-05-04 15:06:25 -0400131 nbio_pcie_id = &nbio_v6_1_pcie_index_data;
Ken Wang220ab9b2017-03-06 14:49:53 -0500132
133 address = nbio_pcie_id->index_offset;
134 data = nbio_pcie_id->data_offset;
135
136 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
137 WREG32(address, reg);
138 (void)RREG32(address);
139 WREG32(data, v);
140 (void)RREG32(data);
141 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
142}
143
144static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
145{
146 unsigned long flags, address, data;
147 u32 r;
148
149 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
150 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
151
152 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
153 WREG32(address, ((reg) & 0x1ff));
154 r = RREG32(data);
155 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
156 return r;
157}
158
159static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
160{
161 unsigned long flags, address, data;
162
163 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
164 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
165
166 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
167 WREG32(address, ((reg) & 0x1ff));
168 WREG32(data, (v));
169 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
170}
171
172static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
173{
174 unsigned long flags, address, data;
175 u32 r;
176
177 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
178 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
179
180 spin_lock_irqsave(&adev->didt_idx_lock, flags);
181 WREG32(address, (reg));
182 r = RREG32(data);
183 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
184 return r;
185}
186
187static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
188{
189 unsigned long flags, address, data;
190
191 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
192 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
193
194 spin_lock_irqsave(&adev->didt_idx_lock, flags);
195 WREG32(address, (reg));
196 WREG32(data, (v));
197 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
198}
199
200static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
201{
Chunming Zhouaecbe642017-05-04 15:06:25 -0400202 if (adev->flags & AMD_IS_APU)
203 return nbio_v7_0_get_memsize(adev);
204 else
205 return nbio_v6_1_get_memsize(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500206}
207
208static const u32 vega10_golden_init[] =
209{
210};
211
Chunming Zhoue0ab9572016-12-08 10:16:00 +0800212static const u32 raven_golden_init[] =
213{
214};
215
Ken Wang220ab9b2017-03-06 14:49:53 -0500216static void soc15_init_golden_registers(struct amdgpu_device *adev)
217{
218 /* Some of the registers might be dependent on GRBM_GFX_INDEX */
219 mutex_lock(&adev->grbm_idx_mutex);
220
221 switch (adev->asic_type) {
222 case CHIP_VEGA10:
223 amdgpu_program_register_sequence(adev,
224 vega10_golden_init,
225 (const u32)ARRAY_SIZE(vega10_golden_init));
226 break;
Chunming Zhoue0ab9572016-12-08 10:16:00 +0800227 case CHIP_RAVEN:
228 amdgpu_program_register_sequence(adev,
229 raven_golden_init,
230 (const u32)ARRAY_SIZE(raven_golden_init));
231 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500232 default:
233 break;
234 }
235 mutex_unlock(&adev->grbm_idx_mutex);
236}
237static u32 soc15_get_xclk(struct amdgpu_device *adev)
238{
239 if (adev->asic_type == CHIP_VEGA10)
240 return adev->clock.spll.reference_freq/4;
241 else
242 return adev->clock.spll.reference_freq;
243}
244
245
246void soc15_grbm_select(struct amdgpu_device *adev,
247 u32 me, u32 pipe, u32 queue, u32 vmid)
248{
249 u32 grbm_gfx_cntl = 0;
250 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
251 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
252 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
253 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
254
255 WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
256}
257
258static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
259{
260 /* todo */
261}
262
263static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
264{
265 /* todo */
266 return false;
267}
268
269static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
270 u8 *bios, u32 length_bytes)
271{
272 u32 *dw_ptr;
273 u32 i, length_dw;
274
275 if (bios == NULL)
276 return false;
277 if (length_bytes == 0)
278 return false;
279 /* APU vbios image is part of sbios image */
280 if (adev->flags & AMD_IS_APU)
281 return false;
282
283 dw_ptr = (u32 *)bios;
284 length_dw = ALIGN(length_bytes, 4) / 4;
285
286 /* set rom index to 0 */
287 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
288 /* read out the rom data */
289 for (i = 0; i < length_dw; i++)
290 dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
291
292 return true;
293}
294
Ken Wang220ab9b2017-03-06 14:49:53 -0500295static struct amdgpu_allowed_register_entry soc15_allowed_read_registers[] = {
Christian König97fcc762017-04-12 12:49:54 +0200296 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS)},
297 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS2)},
298 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE0)},
299 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE1)},
300 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE2)},
301 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE3)},
302 { SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_STATUS_REG)},
303 { SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_STATUS_REG)},
304 { SOC15_REG_OFFSET(GC, 0, mmCP_STAT)},
305 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT1)},
306 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT2)},
307 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT3)},
308 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_BUSY_STAT)},
309 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STALLED_STAT1)},
310 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STATUS)},
311 { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STALLED_STAT1)},
312 { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STATUS)},
313 { SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG)},
Ken Wang220ab9b2017-03-06 14:49:53 -0500314};
315
316static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
317 u32 sh_num, u32 reg_offset)
318{
319 uint32_t val;
320
321 mutex_lock(&adev->grbm_idx_mutex);
322 if (se_num != 0xffffffff || sh_num != 0xffffffff)
323 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
324
325 val = RREG32(reg_offset);
326
327 if (se_num != 0xffffffff || sh_num != 0xffffffff)
328 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
329 mutex_unlock(&adev->grbm_idx_mutex);
330 return val;
331}
332
Alex Deucherc013cea2017-03-24 15:05:07 -0400333static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
334 bool indexed, u32 se_num,
335 u32 sh_num, u32 reg_offset)
336{
337 if (indexed) {
338 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
339 } else {
340 switch (reg_offset) {
341 case SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG):
342 return adev->gfx.config.gb_addr_config;
343 default:
344 return RREG32(reg_offset);
345 }
346 }
347}
348
Ken Wang220ab9b2017-03-06 14:49:53 -0500349static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
350 u32 sh_num, u32 reg_offset, u32 *value)
351{
Christian König3032f352017-04-12 12:53:18 +0200352 uint32_t i;
Ken Wang220ab9b2017-03-06 14:49:53 -0500353
354 *value = 0;
Ken Wang220ab9b2017-03-06 14:49:53 -0500355 for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
356 if (reg_offset != soc15_allowed_read_registers[i].reg_offset)
357 continue;
358
Christian König97fcc762017-04-12 12:49:54 +0200359 *value = soc15_get_register_value(adev,
360 soc15_allowed_read_registers[i].grbm_indexed,
361 se_num, sh_num, reg_offset);
Ken Wang220ab9b2017-03-06 14:49:53 -0500362 return 0;
363 }
364 return -EINVAL;
365}
366
367static void soc15_gpu_pci_config_reset(struct amdgpu_device *adev)
368{
369 u32 i;
370
371 dev_info(adev->dev, "GPU pci config reset\n");
372
373 /* disable BM */
374 pci_clear_master(adev->pdev);
375 /* reset */
376 amdgpu_pci_config_reset(adev);
377
378 udelay(100);
379
380 /* wait for asic to come out of reset */
381 for (i = 0; i < adev->usec_timeout; i++) {
Chunming Zhouaecbe642017-05-04 15:06:25 -0400382 u32 memsize = (adev->flags & AMD_IS_APU) ?
383 nbio_v7_0_get_memsize(adev) :
384 nbio_v6_1_get_memsize(adev);
385 if (memsize != 0xffffffff)
Ken Wang220ab9b2017-03-06 14:49:53 -0500386 break;
387 udelay(1);
388 }
389
390}
391
392static int soc15_asic_reset(struct amdgpu_device *adev)
393{
Alex Deucherbfc181a2017-05-05 10:26:12 -0400394 amdgpu_atomfirmware_scratch_regs_engine_hung(adev, true);
Ken Wang220ab9b2017-03-06 14:49:53 -0500395
396 soc15_gpu_pci_config_reset(adev);
397
Alex Deucherbfc181a2017-05-05 10:26:12 -0400398 amdgpu_atomfirmware_scratch_regs_engine_hung(adev, false);
Ken Wang220ab9b2017-03-06 14:49:53 -0500399
400 return 0;
401}
402
403/*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
404 u32 cntl_reg, u32 status_reg)
405{
406 return 0;
407}*/
408
409static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
410{
411 /*int r;
412
413 r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
414 if (r)
415 return r;
416
417 r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
418 */
419 return 0;
420}
421
422static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
423{
424 /* todo */
425
426 return 0;
427}
428
429static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
430{
431 if (pci_is_root_bus(adev->pdev->bus))
432 return;
433
434 if (amdgpu_pcie_gen2 == 0)
435 return;
436
437 if (adev->flags & AMD_IS_APU)
438 return;
439
440 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
441 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
442 return;
443
444 /* todo */
445}
446
447static void soc15_program_aspm(struct amdgpu_device *adev)
448{
449
450 if (amdgpu_aspm == 0)
451 return;
452
453 /* todo */
454}
455
456static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
457 bool enable)
458{
Chunming Zhouaecbe642017-05-04 15:06:25 -0400459 if (adev->flags & AMD_IS_APU) {
460 nbio_v7_0_enable_doorbell_aperture(adev, enable);
461 } else {
462 nbio_v6_1_enable_doorbell_aperture(adev, enable);
463 nbio_v6_1_enable_doorbell_selfring_aperture(adev, enable);
464 }
Ken Wang220ab9b2017-03-06 14:49:53 -0500465}
466
467static const struct amdgpu_ip_block_version vega10_common_ip_block =
468{
469 .type = AMD_IP_BLOCK_TYPE_COMMON,
470 .major = 2,
471 .minor = 0,
472 .rev = 0,
473 .funcs = &soc15_common_ip_funcs,
474};
475
476int soc15_set_ip_blocks(struct amdgpu_device *adev)
477{
Xiangliang Yu1b922422017-03-08 15:00:48 +0800478 nbio_v6_1_detect_hw_virt(adev);
479
Xiangliang Yuf1a34462017-03-08 15:06:47 +0800480 if (amdgpu_sriov_vf(adev))
481 adev->virt.ops = &xgpu_ai_virt_ops;
482
Ken Wang220ab9b2017-03-06 14:49:53 -0500483 switch (adev->asic_type) {
484 case CHIP_VEGA10:
485 amdgpu_ip_block_add(adev, &vega10_common_ip_block);
486 amdgpu_ip_block_add(adev, &gfxhub_v1_0_ip_block);
487 amdgpu_ip_block_add(adev, &mmhub_v1_0_ip_block);
488 amdgpu_ip_block_add(adev, &gmc_v9_0_ip_block);
489 amdgpu_ip_block_add(adev, &vega10_ih_ip_block);
Monk Liubb5c9ca2017-03-30 18:00:20 +0800490 if (amdgpu_fw_load_type == 2 || amdgpu_fw_load_type == -1)
491 amdgpu_ip_block_add(adev, &psp_v3_1_ip_block);
Xiangliang Yuc6f3e7c2017-03-28 19:16:42 +0800492 if (!amdgpu_sriov_vf(adev))
Xiangliang Yucfd83732017-02-28 17:26:40 +0800493 amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
Alex Deucherf8445302017-03-22 10:49:25 -0400494 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
Xiangliang Yu796b6562017-02-28 17:22:03 +0800495 amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
Ken Wang220ab9b2017-03-06 14:49:53 -0500496 amdgpu_ip_block_add(adev, &gfx_v9_0_ip_block);
497 amdgpu_ip_block_add(adev, &sdma_v4_0_ip_block);
Frank Min91faed92017-04-17 11:19:45 +0800498 amdgpu_ip_block_add(adev, &uvd_v7_0_ip_block);
Ken Wang220ab9b2017-03-06 14:49:53 -0500499 amdgpu_ip_block_add(adev, &vce_v4_0_ip_block);
500 break;
Chunming Zhou1023b792016-12-08 10:09:13 +0800501 case CHIP_RAVEN:
502 amdgpu_ip_block_add(adev, &vega10_common_ip_block);
503 amdgpu_ip_block_add(adev, &gfxhub_v1_0_ip_block);
504 amdgpu_ip_block_add(adev, &mmhub_v1_0_ip_block);
505 amdgpu_ip_block_add(adev, &gmc_v9_0_ip_block);
506 amdgpu_ip_block_add(adev, &vega10_ih_ip_block);
507 amdgpu_ip_block_add(adev, &gfx_v9_0_ip_block);
508 amdgpu_ip_block_add(adev, &sdma_v4_0_ip_block);
509 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500510 default:
511 return -EINVAL;
512 }
513
514 return 0;
515}
516
517static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
518{
Chunming Zhouaecbe642017-05-04 15:06:25 -0400519 if (adev->flags & AMD_IS_APU)
520 return nbio_v7_0_get_rev_id(adev);
521 else
522 return nbio_v6_1_get_rev_id(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500523}
524
525
526int gmc_v9_0_mc_wait_for_idle(struct amdgpu_device *adev)
527{
528 /* to be implemented in MC IP*/
529 return 0;
530}
531
532static const struct amdgpu_asic_funcs soc15_asic_funcs =
533{
534 .read_disabled_bios = &soc15_read_disabled_bios,
535 .read_bios_from_rom = &soc15_read_bios_from_rom,
536 .read_register = &soc15_read_register,
537 .reset = &soc15_asic_reset,
538 .set_vga_state = &soc15_vga_set_state,
539 .get_xclk = &soc15_get_xclk,
540 .set_uvd_clocks = &soc15_set_uvd_clocks,
541 .set_vce_clocks = &soc15_set_vce_clocks,
542 .get_config_memsize = &soc15_get_config_memsize,
543};
544
545static int soc15_common_early_init(void *handle)
546{
547 bool psp_enabled = false;
548 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
549
550 adev->smc_rreg = NULL;
551 adev->smc_wreg = NULL;
552 adev->pcie_rreg = &soc15_pcie_rreg;
553 adev->pcie_wreg = &soc15_pcie_wreg;
554 adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
555 adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
556 adev->didt_rreg = &soc15_didt_rreg;
557 adev->didt_wreg = &soc15_didt_wreg;
558
559 adev->asic_funcs = &soc15_asic_funcs;
560
561 if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_PSP) &&
562 (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_PSP)))
563 psp_enabled = true;
564
565 /*
566 * nbio need be used for both sdma and gfx9, but only
567 * initializes once
568 */
569 switch(adev->asic_type) {
570 case CHIP_VEGA10:
571 nbio_v6_1_init(adev);
572 break;
Chunming Zhouaecbe642017-05-04 15:06:25 -0400573 case CHIP_RAVEN:
574 nbio_v7_0_init(adev);
575 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500576 default:
577 return -EINVAL;
578 }
579
580 adev->rev_id = soc15_get_rev_id(adev);
581 adev->external_rev_id = 0xFF;
582 switch (adev->asic_type) {
583 case CHIP_VEGA10:
584 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
585 AMD_CG_SUPPORT_GFX_MGLS |
586 AMD_CG_SUPPORT_GFX_RLC_LS |
587 AMD_CG_SUPPORT_GFX_CP_LS |
588 AMD_CG_SUPPORT_GFX_3D_CGCG |
589 AMD_CG_SUPPORT_GFX_3D_CGLS |
590 AMD_CG_SUPPORT_GFX_CGCG |
591 AMD_CG_SUPPORT_GFX_CGLS |
592 AMD_CG_SUPPORT_BIF_MGCG |
593 AMD_CG_SUPPORT_BIF_LS |
594 AMD_CG_SUPPORT_HDP_LS |
595 AMD_CG_SUPPORT_DRM_MGCG |
596 AMD_CG_SUPPORT_DRM_LS |
597 AMD_CG_SUPPORT_ROM_MGCG |
598 AMD_CG_SUPPORT_DF_MGCG |
599 AMD_CG_SUPPORT_SDMA_MGCG |
600 AMD_CG_SUPPORT_SDMA_LS |
601 AMD_CG_SUPPORT_MC_MGCG |
602 AMD_CG_SUPPORT_MC_LS;
603 adev->pg_flags = 0;
604 adev->external_rev_id = 0x1;
605 break;
Hawking Zhang957c6fe2016-12-27 21:02:48 +0800606 case CHIP_RAVEN:
Huang Rui5c5928a2017-01-18 18:14:08 +0800607 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
608 AMD_CG_SUPPORT_GFX_MGLS |
609 AMD_CG_SUPPORT_GFX_RLC_LS |
610 AMD_CG_SUPPORT_GFX_CP_LS |
611 AMD_CG_SUPPORT_GFX_3D_CGCG |
612 AMD_CG_SUPPORT_GFX_3D_CGLS |
613 AMD_CG_SUPPORT_GFX_CGCG |
614 AMD_CG_SUPPORT_GFX_CGLS |
615 AMD_CG_SUPPORT_BIF_MGCG |
616 AMD_CG_SUPPORT_BIF_LS |
617 AMD_CG_SUPPORT_HDP_MGCG |
618 AMD_CG_SUPPORT_HDP_LS |
619 AMD_CG_SUPPORT_DRM_MGCG |
620 AMD_CG_SUPPORT_DRM_LS |
Huang Ruic2cdb0e2017-05-05 14:27:23 -0400621 AMD_CG_SUPPORT_ROM_MGCG |
622 AMD_CG_SUPPORT_MC_MGCG |
Huang Ruife1a3b22017-05-05 14:28:27 -0400623 AMD_CG_SUPPORT_MC_LS |
624 AMD_CG_SUPPORT_SDMA_MGCG |
625 AMD_CG_SUPPORT_SDMA_LS;
Huang Rui16f7bf02017-05-05 14:29:42 -0400626 adev->pg_flags = AMD_PG_SUPPORT_SDMA;
Hawking Zhang957c6fe2016-12-27 21:02:48 +0800627 adev->external_rev_id = 0x1;
628 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500629 default:
630 /* FIXME: not supported yet */
631 return -EINVAL;
632 }
633
Xiangliang Yuab276632017-04-21 14:06:09 +0800634 if (amdgpu_sriov_vf(adev)) {
635 amdgpu_virt_init_setting(adev);
636 xgpu_ai_mailbox_set_irq_funcs(adev);
637 }
638
Ken Wang220ab9b2017-03-06 14:49:53 -0500639 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
640
641 amdgpu_get_pcie_info(adev);
642
643 return 0;
644}
645
Monk Liu81758c52017-04-05 13:04:50 +0800646static int soc15_common_late_init(void *handle)
647{
648 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
649
650 if (amdgpu_sriov_vf(adev))
651 xgpu_ai_mailbox_get_irq(adev);
652
653 return 0;
654}
655
Ken Wang220ab9b2017-03-06 14:49:53 -0500656static int soc15_common_sw_init(void *handle)
657{
Monk Liu81758c52017-04-05 13:04:50 +0800658 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
659
660 if (amdgpu_sriov_vf(adev))
661 xgpu_ai_mailbox_add_irq_id(adev);
662
Ken Wang220ab9b2017-03-06 14:49:53 -0500663 return 0;
664}
665
666static int soc15_common_sw_fini(void *handle)
667{
668 return 0;
669}
670
671static int soc15_common_hw_init(void *handle)
672{
673 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
674
675 /* move the golden regs per IP block */
676 soc15_init_golden_registers(adev);
677 /* enable pcie gen2/3 link */
678 soc15_pcie_gen3_enable(adev);
679 /* enable aspm */
680 soc15_program_aspm(adev);
681 /* enable the doorbell aperture */
682 soc15_enable_doorbell_aperture(adev, true);
683
684 return 0;
685}
686
687static int soc15_common_hw_fini(void *handle)
688{
689 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
690
691 /* disable the doorbell aperture */
692 soc15_enable_doorbell_aperture(adev, false);
Monk Liu81758c52017-04-05 13:04:50 +0800693 if (amdgpu_sriov_vf(adev))
694 xgpu_ai_mailbox_put_irq(adev);
Ken Wang220ab9b2017-03-06 14:49:53 -0500695
696 return 0;
697}
698
699static int soc15_common_suspend(void *handle)
700{
701 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
702
703 return soc15_common_hw_fini(adev);
704}
705
706static int soc15_common_resume(void *handle)
707{
708 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
709
710 return soc15_common_hw_init(adev);
711}
712
713static bool soc15_common_is_idle(void *handle)
714{
715 return true;
716}
717
718static int soc15_common_wait_for_idle(void *handle)
719{
720 return 0;
721}
722
723static int soc15_common_soft_reset(void *handle)
724{
725 return 0;
726}
727
728static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
729{
730 uint32_t def, data;
731
732 def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
733
734 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
735 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
736 else
737 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
738
739 if (def != data)
740 WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
741}
742
743static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
744{
745 uint32_t def, data;
746
747 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
748
749 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
750 data &= ~(0x01000000 |
751 0x02000000 |
752 0x04000000 |
753 0x08000000 |
754 0x10000000 |
755 0x20000000 |
756 0x40000000 |
757 0x80000000);
758 else
759 data |= (0x01000000 |
760 0x02000000 |
761 0x04000000 |
762 0x08000000 |
763 0x10000000 |
764 0x20000000 |
765 0x40000000 |
766 0x80000000);
767
768 if (def != data)
769 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
770}
771
772static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
773{
774 uint32_t def, data;
775
776 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
777
778 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
779 data |= 1;
780 else
781 data &= ~1;
782
783 if (def != data)
784 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
785}
786
787static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
788 bool enable)
789{
790 uint32_t def, data;
791
792 def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
793
794 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
795 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
796 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
797 else
798 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
799 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
800
801 if (def != data)
802 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
803}
804
805static void soc15_update_df_medium_grain_clock_gating(struct amdgpu_device *adev,
806 bool enable)
807{
808 uint32_t data;
809
810 /* Put DF on broadcast mode */
811 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl));
812 data &= ~FabricConfigAccessControl__CfgRegInstAccEn_MASK;
813 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl), data);
814
815 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DF_MGCG)) {
816 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
817 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
818 data |= DF_MGCG_ENABLE_15_CYCLE_DELAY;
819 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
820 } else {
821 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
822 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
823 data |= DF_MGCG_DISABLE;
824 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
825 }
826
827 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl),
828 mmFabricConfigAccessControl_DEFAULT);
829}
830
831static int soc15_common_set_clockgating_state(void *handle,
832 enum amd_clockgating_state state)
833{
834 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
835
Monk Liu6e9dc862017-03-22 18:02:40 +0800836 if (amdgpu_sriov_vf(adev))
837 return 0;
838
Ken Wang220ab9b2017-03-06 14:49:53 -0500839 switch (adev->asic_type) {
840 case CHIP_VEGA10:
841 nbio_v6_1_update_medium_grain_clock_gating(adev,
842 state == AMD_CG_STATE_GATE ? true : false);
843 nbio_v6_1_update_medium_grain_light_sleep(adev,
844 state == AMD_CG_STATE_GATE ? true : false);
845 soc15_update_hdp_light_sleep(adev,
846 state == AMD_CG_STATE_GATE ? true : false);
847 soc15_update_drm_clock_gating(adev,
848 state == AMD_CG_STATE_GATE ? true : false);
849 soc15_update_drm_light_sleep(adev,
850 state == AMD_CG_STATE_GATE ? true : false);
851 soc15_update_rom_medium_grain_clock_gating(adev,
852 state == AMD_CG_STATE_GATE ? true : false);
853 soc15_update_df_medium_grain_clock_gating(adev,
854 state == AMD_CG_STATE_GATE ? true : false);
855 break;
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800856 case CHIP_RAVEN:
Huang Rui7fda6ec2017-02-27 14:01:55 +0800857 nbio_v7_0_update_medium_grain_clock_gating(adev,
Huang Rui9e5a9eb2017-01-18 18:12:59 +0800858 state == AMD_CG_STATE_GATE ? true : false);
859 nbio_v6_1_update_medium_grain_light_sleep(adev,
860 state == AMD_CG_STATE_GATE ? true : false);
861 soc15_update_hdp_light_sleep(adev,
862 state == AMD_CG_STATE_GATE ? true : false);
863 soc15_update_drm_clock_gating(adev,
864 state == AMD_CG_STATE_GATE ? true : false);
865 soc15_update_drm_light_sleep(adev,
866 state == AMD_CG_STATE_GATE ? true : false);
867 soc15_update_rom_medium_grain_clock_gating(adev,
868 state == AMD_CG_STATE_GATE ? true : false);
869 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500870 default:
871 break;
872 }
873 return 0;
874}
875
Huang Ruif9abe352017-03-24 10:46:16 +0800876static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
877{
878 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
879 int data;
880
881 if (amdgpu_sriov_vf(adev))
882 *flags = 0;
883
884 nbio_v6_1_get_clockgating_state(adev, flags);
885
886 /* AMD_CG_SUPPORT_HDP_LS */
887 data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
888 if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
889 *flags |= AMD_CG_SUPPORT_HDP_LS;
890
891 /* AMD_CG_SUPPORT_DRM_MGCG */
892 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
893 if (!(data & 0x01000000))
894 *flags |= AMD_CG_SUPPORT_DRM_MGCG;
895
896 /* AMD_CG_SUPPORT_DRM_LS */
897 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
898 if (data & 0x1)
899 *flags |= AMD_CG_SUPPORT_DRM_LS;
900
901 /* AMD_CG_SUPPORT_ROM_MGCG */
902 data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
903 if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
904 *flags |= AMD_CG_SUPPORT_ROM_MGCG;
905
906 /* AMD_CG_SUPPORT_DF_MGCG */
907 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
908 if (data & DF_MGCG_ENABLE_15_CYCLE_DELAY)
909 *flags |= AMD_CG_SUPPORT_DF_MGCG;
910}
911
Ken Wang220ab9b2017-03-06 14:49:53 -0500912static int soc15_common_set_powergating_state(void *handle,
913 enum amd_powergating_state state)
914{
915 /* todo */
916 return 0;
917}
918
919const struct amd_ip_funcs soc15_common_ip_funcs = {
920 .name = "soc15_common",
921 .early_init = soc15_common_early_init,
Monk Liu81758c52017-04-05 13:04:50 +0800922 .late_init = soc15_common_late_init,
Ken Wang220ab9b2017-03-06 14:49:53 -0500923 .sw_init = soc15_common_sw_init,
924 .sw_fini = soc15_common_sw_fini,
925 .hw_init = soc15_common_hw_init,
926 .hw_fini = soc15_common_hw_fini,
927 .suspend = soc15_common_suspend,
928 .resume = soc15_common_resume,
929 .is_idle = soc15_common_is_idle,
930 .wait_for_idle = soc15_common_wait_for_idle,
931 .soft_reset = soc15_common_soft_reset,
932 .set_clockgating_state = soc15_common_set_clockgating_state,
933 .set_powergating_state = soc15_common_set_powergating_state,
Huang Ruif9abe352017-03-24 10:46:16 +0800934 .get_clockgating_state= soc15_common_get_clockgating_state,
Ken Wang220ab9b2017-03-06 14:49:53 -0500935};