blob: 11c862e4e69d258a66465bc32bb5243f5c8e9f65 [file] [log] [blame]
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -07001/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
Jiri Pirkof1b553f2011-07-20 04:54:22 +000037#include <linux/bitops.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070038#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
Jiri Pirkof1b553f2011-07-20 04:54:22 +000042#include <linux/if_vlan.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000043#include <linux/net_tstamp.h>
Amir Vadai564c2742012-04-04 21:33:26 +000044#ifdef CONFIG_MLX4_EN_DCB
45#include <linux/dcbnl.h>
46#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +000047#include <linux/cpu_rmap.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070048
49#include <linux/mlx4/device.h>
50#include <linux/mlx4/qp.h>
51#include <linux/mlx4/cq.h>
52#include <linux/mlx4/srq.h>
53#include <linux/mlx4/doorbell.h>
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +000054#include <linux/mlx4/cmd.h>
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070055
56#include "en_port.h"
57
58#define DRV_NAME "mlx4_en"
Yevgeny Petrilin6edf91d2011-12-13 04:19:34 +000059#define DRV_VERSION "2.0"
60#define DRV_RELDATE "Dec 2011"
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070061
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070062#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
63
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070064/*
65 * Device constants
66 */
67
68
69#define MLX4_EN_PAGE_SHIFT 12
70#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
Amir Vadaid3179662012-12-02 03:49:23 +000071#define DEF_RX_RINGS 16
72#define MAX_RX_RINGS 128
Yevgeny Petrilin1fb98762011-03-22 22:37:52 +000073#define MIN_RX_RINGS 4
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070074#define TXBB_SIZE 64
75#define HEADROOM (2048 / TXBB_SIZE + 1)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070076#define STAMP_STRIDE 64
77#define STAMP_DWORDS (STAMP_STRIDE / 4)
78#define STAMP_SHIFT 31
79#define STAMP_VAL 0x7fffffff
80#define STATS_DELAY (HZ / 4)
Amir Vadaib6c39bf2013-04-23 06:06:51 +000081#define SERVICE_TASK_DELAY (HZ / 4)
Hadar Hen Zion82067282012-07-05 04:03:49 +000082#define MAX_NUM_OF_FS_RULES 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070083
Amir Vadai1eb8c692012-07-18 22:33:52 +000084#define MLX4_EN_FILTER_HASH_SHIFT 4
85#define MLX4_EN_FILTER_EXPIRY_QUOTA 60
86
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -070087/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
88#define MAX_DESC_SIZE 512
89#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
90
91/*
92 * OS related constants and tunables
93 */
94
95#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
96
Thadeu Lima de Souza Cascardo117980c2012-04-04 09:40:40 +000097/* Use the maximum between 16384 and a single page */
98#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
99#define MLX4_EN_ALLOC_ORDER get_order(MLX4_EN_ALLOC_SIZE)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700100
Eric Dumazete6309cf2013-06-03 07:54:55 +0000101/* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700102 * and 4K allocations) */
103enum {
Eric Dumazete6309cf2013-06-03 07:54:55 +0000104 FRAG_SZ0 = 1536 - NET_IP_ALIGN,
105 FRAG_SZ1 = 4096,
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700106 FRAG_SZ2 = 4096,
107 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
108};
109#define MLX4_EN_MAX_RX_FRAGS 4
110
Yevgeny Petrilinbd531e32009-01-08 10:57:37 -0800111/* Maximum ring sizes */
112#define MLX4_EN_MAX_TX_SIZE 8192
113#define MLX4_EN_MAX_RX_SIZE 8192
114
Thadeu Lima de Souza Cascardo4cce66c2012-07-16 07:01:53 +0000115/* Minimum ring size for our page-allocation scheme to work */
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700116#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
117#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
118
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000119#define MLX4_EN_SMALL_PKT_SIZE 64
Amir Vadaibc6a4742012-05-17 00:58:10 +0000120#define MLX4_EN_MAX_TX_RING_P_UP 32
Amir Vadai564c2742012-04-04 21:33:26 +0000121#define MLX4_EN_NUM_UP 8
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000122#define MLX4_EN_DEF_TX_RING_SIZE 512
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700123#define MLX4_EN_DEF_RX_RING_SIZE 1024
Amir Vadaid3179662012-12-02 03:49:23 +0000124#define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
125 MLX4_EN_NUM_UP)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700126
Yevgeny Petrilin3db36fb2009-06-01 23:23:13 +0000127/* Target number of packets to coalesce with interrupt moderation */
128#define MLX4_EN_RX_COAL_TARGET 44
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700129#define MLX4_EN_RX_COAL_TIME 0x10
130
Yevgeny Petriline22979d2012-04-23 02:18:39 +0000131#define MLX4_EN_TX_COAL_PKTS 16
Eric Dumazetecfd2ce2012-11-05 16:20:42 +0000132#define MLX4_EN_TX_COAL_TIME 0x10
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700133
134#define MLX4_EN_RX_RATE_LOW 400000
135#define MLX4_EN_RX_COAL_TIME_LOW 0
136#define MLX4_EN_RX_RATE_HIGH 450000
137#define MLX4_EN_RX_COAL_TIME_HIGH 128
138#define MLX4_EN_RX_SIZE_THRESH 1024
139#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
140#define MLX4_EN_SAMPLE_INTERVAL 0
Yevgeny Petrilin46afd0f2011-03-22 22:37:36 +0000141#define MLX4_EN_AVG_PKT_SMALL 256
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700142
143#define MLX4_EN_AUTO_CONF 0xffff
144
145#define MLX4_EN_DEF_RX_PAUSE 1
146#define MLX4_EN_DEF_TX_PAUSE 1
147
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200148/* Interval between successive polls in the Tx routine when polling is used
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700149 instead of interrupts (in per-core Tx rings) - should be power of 2 */
150#define MLX4_EN_TX_POLL_MODER 16
151#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
152
153#define ETH_LLC_SNAP_SIZE 8
154
155#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
156#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000157#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700158
159#define MLX4_EN_MIN_MTU 46
160#define ETH_BCAST 0xffffffffffffULL
161
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000162#define MLX4_EN_LOOPBACK_RETRIES 5
163#define MLX4_EN_LOOPBACK_TIMEOUT 100
164
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700165#ifdef MLX4_EN_PERF_STAT
166/* Number of samples to 'average' */
167#define AVG_SIZE 128
168#define AVG_FACTOR 1024
169#define NUM_PERF_STATS NUM_PERF_COUNTERS
170
171#define INC_PERF_COUNTER(cnt) (++(cnt))
172#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
173#define AVG_PERF_COUNTER(cnt, sample) \
174 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
175#define GET_PERF_COUNTER(cnt) (cnt)
176#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
177
178#else
179
180#define NUM_PERF_STATS 0
181#define INC_PERF_COUNTER(cnt) do {} while (0)
182#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
183#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
184#define GET_PERF_COUNTER(cnt) (0)
185#define GET_AVG_PERF_COUNTER(cnt) (0)
186#endif /* MLX4_EN_PERF_STAT */
187
188/*
189 * Configurables
190 */
191
192enum cq_type {
193 RX = 0,
194 TX = 1,
195};
196
197
198/*
199 * Useful macros
200 */
201#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
202#define XNOR(x, y) (!(x) == !(y))
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700203
204
205struct mlx4_en_tx_info {
206 struct sk_buff *skb;
207 u32 nr_txbb;
Yevgeny Petrilin5b263f52012-04-23 02:18:50 +0000208 u32 nr_bytes;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700209 u8 linear;
210 u8 data_offset;
Yevgeny Petrilin41efea52009-01-08 10:57:15 -0800211 u8 inl;
Amir Vadaiec693d42013-04-23 06:06:49 +0000212 u8 ts_requested;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700213};
214
215
216#define MLX4_EN_BIT_DESC_OWN 0x80000000
217#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
218#define MLX4_EN_MEMTYPE_PAD 0x100
219#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
220
221
222struct mlx4_en_tx_desc {
223 struct mlx4_wqe_ctrl_seg ctrl;
224 union {
225 struct mlx4_wqe_data_seg data; /* at least one data segment */
226 struct mlx4_wqe_lso_seg lso;
227 struct mlx4_wqe_inline_seg inl;
228 };
229};
230
231#define MLX4_EN_USE_SRQ 0x01000000
232
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000233#define MLX4_EN_CX3_LOW_ID 0x1000
234#define MLX4_EN_CX3_HIGH_ID 0x1005
235
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700236struct mlx4_en_rx_alloc {
237 struct page *page;
Thadeu Lima de Souza Cascardo4cce66c2012-07-16 07:01:53 +0000238 dma_addr_t dma;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700239 u16 offset;
240};
241
242struct mlx4_en_tx_ring {
243 struct mlx4_hwq_resources wqres;
244 u32 size ; /* number of TXBBs */
245 u32 size_mask;
246 u16 stride;
247 u16 cqn; /* index of port CQ associated with this ring */
248 u32 prod;
249 u32 cons;
250 u32 buf_size;
251 u32 doorbell_qpn;
252 void *buf;
253 u16 poll_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700254 struct mlx4_en_tx_info *tx_info;
255 u8 *bounce_buf;
256 u32 last_nr_txbb;
257 struct mlx4_qp qp;
258 struct mlx4_qp_context context;
259 int qpn;
260 enum mlx4_qp_state qp_state;
261 struct mlx4_srq dummy;
262 unsigned long bytes;
263 unsigned long packets;
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000264 unsigned long tx_csum;
Yevgeny Petrilin87a5c382011-03-22 22:38:52 +0000265 struct mlx4_bf bf;
266 bool bf_enabled;
Yevgeny Petrilin5b263f52012-04-23 02:18:50 +0000267 struct netdev_queue *tx_queue;
Amir Vadaiec693d42013-04-23 06:06:49 +0000268 int hwtstamp_tx_type;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700269};
270
271struct mlx4_en_rx_desc {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700272 /* actual number of entries depends on rx ring stride */
273 struct mlx4_wqe_data_seg data[0];
274};
275
276struct mlx4_en_rx_ring {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700277 struct mlx4_hwq_resources wqres;
278 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700279 u32 size ; /* number of Rx descs*/
280 u32 actual_size;
281 u32 size_mask;
282 u16 stride;
283 u16 log_stride;
284 u16 cqn; /* index of port CQ associated with this ring */
285 u32 prod;
286 u32 cons;
287 u32 buf_size;
Yevgeny Petrilin4a5f4dd2011-11-14 14:25:36 -0500288 u8 fcs_del;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700289 void *buf;
290 void *rx_info;
291 unsigned long bytes;
292 unsigned long packets;
Yevgeny Petrilinad043782011-10-18 01:50:56 +0000293 unsigned long csum_ok;
294 unsigned long csum_none;
Amir Vadaiec693d42013-04-23 06:06:49 +0000295 int hwtstamp_rx_filter;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700296};
297
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700298struct mlx4_en_cq {
299 struct mlx4_cq mcq;
300 struct mlx4_hwq_resources wqres;
301 int ring;
302 spinlock_t lock;
303 struct net_device *dev;
304 struct napi_struct napi;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700305 int size;
306 int buf_size;
307 unsigned vector;
308 enum cq_type is_tx;
309 u16 moder_time;
310 u16 moder_cnt;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700311 struct mlx4_cqe *buf;
312#define MLX4_EN_OPCODE_ERROR 0x1e
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300313
314#ifdef CONFIG_NET_LL_RX_POLL
315 unsigned int state;
316#define MLX4_EN_CQ_STATE_IDLE 0
317#define MLX4_EN_CQ_STATE_NAPI 1 /* NAPI owns this CQ */
318#define MLX4_EN_CQ_STATE_POLL 2 /* poll owns this CQ */
319#define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATE_NAPI | MLX4_EN_CQ_STATE_POLL)
320#define MLX4_EN_CQ_STATE_NAPI_YIELD 4 /* NAPI yielded this CQ */
321#define MLX4_EN_CQ_STATE_POLL_YIELD 8 /* poll yielded this CQ */
322#define CQ_YIELD (MLX4_EN_CQ_STATE_NAPI_YIELD | MLX4_EN_CQ_STATE_POLL_YIELD)
323#define CQ_USER_PEND (MLX4_EN_CQ_STATE_POLL | MLX4_EN_CQ_STATE_POLL_YIELD)
324 spinlock_t poll_lock; /* protects from LLS/napi conflicts */
325#endif /* CONFIG_NET_LL_RX_POLL */
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700326};
327
328struct mlx4_en_port_profile {
329 u32 flags;
330 u32 tx_ring_num;
331 u32 rx_ring_num;
332 u32 tx_ring_size;
333 u32 rx_ring_size;
Yevgeny Petrilind53b93f2008-11-05 04:48:36 +0000334 u8 rx_pause;
335 u8 rx_ppp;
336 u8 tx_pause;
337 u8 tx_ppp;
Yevgeny Petrilin93d3e362012-01-17 22:54:55 +0000338 int rss_rings;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700339};
340
341struct mlx4_en_profile {
342 int rss_xor;
Yevgeny Petrilin05339432010-08-24 03:46:42 +0000343 int udp_rss;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700344 u8 rss_mask;
345 u32 active_ports;
346 u32 small_pkt_int;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700347 u8 no_reset;
Amir Vadaibc6a4742012-05-17 00:58:10 +0000348 u8 num_tx_rings_p_up;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700349 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
350};
351
352struct mlx4_en_dev {
353 struct mlx4_dev *dev;
354 struct pci_dev *pdev;
355 struct mutex state_lock;
356 struct net_device *pndev[MLX4_MAX_PORTS + 1];
357 u32 port_cnt;
358 bool device_up;
359 struct mlx4_en_profile profile;
360 u32 LSO_support;
361 struct workqueue_struct *workqueue;
362 struct device *dma_device;
363 void __iomem *uar_map;
364 struct mlx4_uar priv_uar;
365 struct mlx4_mr mr;
366 u32 priv_pdn;
367 spinlock_t uar_lock;
Yevgeny Petrilind7e1a482010-08-24 03:46:38 +0000368 u8 mac_removed[MLX4_MAX_PORTS + 1];
Amir Vadaiec693d42013-04-23 06:06:49 +0000369 struct cyclecounter cycles;
370 struct timecounter clock;
371 unsigned long last_overflow_check;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000372 unsigned long overflow_period;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700373};
374
375
376struct mlx4_en_rss_map {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700377 int base_qpn;
Yevgeny Petrilinb6b912e2009-08-06 19:27:51 -0700378 struct mlx4_qp qps[MAX_RX_RINGS];
379 enum mlx4_qp_state state[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700380 struct mlx4_qp indir_qp;
381 enum mlx4_qp_state indir_state;
382};
383
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000384struct mlx4_en_port_state {
385 int link_state;
386 int link_speed;
387 int transciver;
388};
389
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700390struct mlx4_en_pkt_stats {
391 unsigned long broadcast;
392 unsigned long rx_prio[8];
393 unsigned long tx_prio[8];
394#define NUM_PKT_STATS 17
395};
396
397struct mlx4_en_port_stats {
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700398 unsigned long tso_packets;
399 unsigned long queue_stopped;
400 unsigned long wake_queue;
401 unsigned long tx_timeout;
402 unsigned long rx_alloc_failed;
403 unsigned long rx_chksum_good;
404 unsigned long rx_chksum_none;
405 unsigned long tx_chksum_offload;
Yevgeny Petrilind61702f2010-09-05 22:20:24 +0000406#define NUM_PORT_STATS 8
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700407};
408
409struct mlx4_en_perf_stats {
410 u32 tx_poll;
411 u64 tx_pktsz_avg;
412 u32 inflight_avg;
413 u16 tx_coal_avg;
414 u16 rx_coal_avg;
415 u32 napi_quota;
416#define NUM_PERF_COUNTERS 6
417};
418
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000419enum mlx4_en_mclist_act {
420 MCLIST_NONE,
421 MCLIST_REM,
422 MCLIST_ADD,
423};
424
425struct mlx4_en_mc_list {
426 struct list_head list;
427 enum mlx4_en_mclist_act action;
428 u8 addr[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000429 u64 reg_id;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000430};
431
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700432struct mlx4_en_frag_info {
433 u16 frag_size;
434 u16 frag_prefix_size;
435 u16 frag_stride;
436 u16 frag_align;
437 u16 last_offset;
438
439};
440
Amir Vadai564c2742012-04-04 21:33:26 +0000441#ifdef CONFIG_MLX4_EN_DCB
442/* Minimal TC BW - setting to 0 will block traffic */
443#define MLX4_EN_BW_MIN 1
444#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
445
446#define MLX4_EN_TC_ETS 7
447
448#endif
449
Hadar Hen Zion82067282012-07-05 04:03:49 +0000450struct ethtool_flow_id {
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000451 struct list_head list;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000452 struct ethtool_rx_flow_spec flow_spec;
453 u64 id;
454};
455
Yan Burman79aeacc2013-02-07 02:25:19 +0000456enum {
457 MLX4_EN_FLAG_PROMISC = (1 << 0),
458 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
459 /* whether we need to enable hardware loopback by putting dmac
460 * in Tx WQE
461 */
462 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
463 /* whether we need to drop packets that hardware loopback-ed */
Yan Burmancc5387f2013-02-07 02:25:26 +0000464 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
465 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4)
Yan Burman79aeacc2013-02-07 02:25:19 +0000466};
467
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000468#define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
469#define MLX4_EN_MAC_HASH_IDX 5
470
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700471struct mlx4_en_priv {
472 struct mlx4_en_dev *mdev;
473 struct mlx4_en_port_profile *prof;
474 struct net_device *dev;
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000475 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700476 struct net_device_stats stats;
477 struct net_device_stats ret_stats;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000478 struct mlx4_en_port_state port_state;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700479 spinlock_t stats_lock;
Hadar Hen Zion82067282012-07-05 04:03:49 +0000480 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
Hadar Hen Zion0d256c02013-01-30 23:07:08 +0000481 /* To allow rules removal while port is going down */
482 struct list_head ethtool_list;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700483
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000484 unsigned long last_moder_packets[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700485 unsigned long last_moder_tx_packets;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000486 unsigned long last_moder_bytes[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700487 unsigned long last_moder_jiffies;
Alexander Guller6b4d8d92011-10-09 05:38:23 +0000488 int last_moder_time[MAX_RX_RINGS];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700489 u16 rx_usecs;
490 u16 rx_frames;
491 u16 tx_usecs;
492 u16 tx_frames;
493 u32 pkt_rate_low;
494 u16 rx_usecs_low;
495 u32 pkt_rate_high;
496 u16 rx_usecs_high;
497 u16 sample_interval;
498 u16 adaptive_rx_coal;
499 u32 msg_enable;
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000500 u32 loopback_ok;
501 u32 validate_loopback;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700502
503 struct mlx4_hwq_resources res;
504 int link_state;
505 int last_link_state;
506 bool port_up;
507 int port;
508 int registered;
509 int allocated;
510 int stride;
Yan Burman6bbb6d92013-02-07 02:25:20 +0000511 unsigned char prev_mac[ETH_ALEN + 2];
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700512 int mac_index;
513 unsigned max_mtu;
514 int base_qpn;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000515 int cqe_factor;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700516
517 struct mlx4_en_rss_map rss_map;
Or Gerlitz4ef2a432012-03-06 04:03:41 +0000518 __be32 ctrl_flags;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700519 u32 flags;
Amir Vadaid3179662012-12-02 03:49:23 +0000520 u8 num_tx_rings_p_up;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700521 u32 tx_ring_num;
522 u32 rx_ring_num;
523 u32 rx_skb_size;
524 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
525 u16 num_frags;
526 u16 log_rx_info;
527
Amir Vadaibc6a4742012-05-17 00:58:10 +0000528 struct mlx4_en_tx_ring *tx_ring;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700529 struct mlx4_en_rx_ring rx_ring[MAX_RX_RINGS];
Amir Vadaibc6a4742012-05-17 00:58:10 +0000530 struct mlx4_en_cq *tx_cq;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700531 struct mlx4_en_cq rx_cq[MAX_RX_RINGS];
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000532 struct mlx4_qp drop_qp;
Yan Burman0eb74fd2013-02-07 02:25:23 +0000533 struct work_struct rx_mode_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700534 struct work_struct watchdog_task;
535 struct work_struct linkstate_task;
536 struct delayed_work stats_task;
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000537 struct delayed_work service_task;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700538 struct mlx4_en_perf_stats pstats;
539 struct mlx4_en_pkt_stats pkstats;
540 struct mlx4_en_port_stats port_stats;
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +0000541 u64 stats_bitmap;
Yevgeny Petrilin6d199932012-07-05 04:03:43 +0000542 struct list_head mc_list;
543 struct list_head curr_list;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000544 u64 broadcast_id;
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700545 struct mlx4_en_stat_out_mbox hw_stats;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300546 int vids[128];
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000547 bool wol;
Yevgeny Petrilinebf8c9a2012-03-06 04:03:34 +0000548 struct device *ddev;
Yevgeny Petrilin044ca2a2012-06-25 00:24:13 +0000549 int base_tx_qpn;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000550 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
Amir Vadaiec693d42013-04-23 06:06:49 +0000551 struct hwtstamp_config hwtstamp_config;
Amir Vadai564c2742012-04-04 21:33:26 +0000552
553#ifdef CONFIG_MLX4_EN_DCB
554 struct ieee_ets ets;
Amir Vadai109d2442012-04-04 21:33:31 +0000555 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
Amir Vadai564c2742012-04-04 21:33:26 +0000556#endif
Amir Vadai1eb8c692012-07-18 22:33:52 +0000557#ifdef CONFIG_RFS_ACCEL
558 spinlock_t filters_lock;
559 int last_filter_id;
560 struct list_head filters;
561 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
562#endif
563
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +0000564};
565
566enum mlx4_en_wol {
567 MLX4_EN_WOL_MAGIC = (1ULL << 61),
568 MLX4_EN_WOL_ENABLED = (1ULL << 62),
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700569};
570
Yan Burman16a10ff2013-02-07 02:25:22 +0000571struct mlx4_mac_entry {
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000572 struct hlist_node hlist;
Yan Burman16a10ff2013-02-07 02:25:22 +0000573 unsigned char mac[ETH_ALEN + 2];
574 u64 reg_id;
Yan Burmanc07cb4b2013-02-07 02:25:25 +0000575 struct rcu_head rcu;
Yan Burman16a10ff2013-02-07 02:25:22 +0000576};
577
Amir Vadai9e77a2b2013-06-18 16:18:27 +0300578#ifdef CONFIG_NET_LL_RX_POLL
579static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
580{
581 spin_lock_init(&cq->poll_lock);
582 cq->state = MLX4_EN_CQ_STATE_IDLE;
583}
584
585/* called from the device poll rutine to get ownership of a cq */
586static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
587{
588 int rc = true;
589 spin_lock(&cq->poll_lock);
590 if (cq->state & MLX4_CQ_LOCKED) {
591 WARN_ON(cq->state & MLX4_EN_CQ_STATE_NAPI);
592 cq->state |= MLX4_EN_CQ_STATE_NAPI_YIELD;
593 rc = false;
594 } else
595 /* we don't care if someone yielded */
596 cq->state = MLX4_EN_CQ_STATE_NAPI;
597 spin_unlock(&cq->poll_lock);
598 return rc;
599}
600
601/* returns true is someone tried to get the cq while napi had it */
602static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
603{
604 int rc = false;
605 spin_lock(&cq->poll_lock);
606 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_POLL |
607 MLX4_EN_CQ_STATE_NAPI_YIELD));
608
609 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
610 rc = true;
611 cq->state = MLX4_EN_CQ_STATE_IDLE;
612 spin_unlock(&cq->poll_lock);
613 return rc;
614}
615
616/* called from mlx4_en_low_latency_poll() */
617static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
618{
619 int rc = true;
620 spin_lock_bh(&cq->poll_lock);
621 if ((cq->state & MLX4_CQ_LOCKED)) {
622 struct net_device *dev = cq->dev;
623 struct mlx4_en_priv *priv = netdev_priv(dev);
624 struct mlx4_en_rx_ring *rx_ring = &priv->rx_ring[cq->ring];
625
626 cq->state |= MLX4_EN_CQ_STATE_POLL_YIELD;
627 rc = false;
628 } else
629 /* preserve yield marks */
630 cq->state |= MLX4_EN_CQ_STATE_POLL;
631 spin_unlock_bh(&cq->poll_lock);
632 return rc;
633}
634
635/* returns true if someone tried to get the cq while it was locked */
636static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
637{
638 int rc = false;
639 spin_lock_bh(&cq->poll_lock);
640 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_NAPI));
641
642 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
643 rc = true;
644 cq->state = MLX4_EN_CQ_STATE_IDLE;
645 spin_unlock_bh(&cq->poll_lock);
646 return rc;
647}
648
649/* true if a socket is polling, even if it did not get the lock */
650static inline bool mlx4_en_cq_ll_polling(struct mlx4_en_cq *cq)
651{
652 WARN_ON(!(cq->state & MLX4_CQ_LOCKED));
653 return cq->state & CQ_USER_PEND;
654}
655#else
656static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
657{
658}
659
660static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
661{
662 return true;
663}
664
665static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
666{
667 return false;
668}
669
670static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
671{
672 return false;
673}
674
675static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
676{
677 return false;
678}
679
680static inline bool mlx4_en_cq_ll_polling(struct mlx4_en_cq *cq)
681{
682 return false;
683}
684#endif /* CONFIG_NET_LL_RX_POLL */
685
Or Gerlitz0d9fdaa2011-11-26 19:55:06 +0000686#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700687
Yan Burman79aeacc2013-02-07 02:25:19 +0000688void mlx4_en_update_loopback_state(struct net_device *dev,
689 netdev_features_t features);
690
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700691void mlx4_en_destroy_netdev(struct net_device *dev);
692int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
693 struct mlx4_en_port_profile *prof);
694
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800695int mlx4_en_start_port(struct net_device *dev);
Amir Vadai3484aac2013-01-30 23:07:11 +0000696void mlx4_en_stop_port(struct net_device *dev, int detach);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800697
Alexander Gullerfe0af032011-10-09 05:26:46 +0000698void mlx4_en_free_resources(struct mlx4_en_priv *priv);
Yevgeny Petrilin18cc42a2008-12-29 18:39:20 -0800699int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
700
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700701int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
702 int entries, int ring, enum cq_type mode);
Alexander Gullerfe0af032011-10-09 05:26:46 +0000703void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
Alexander Guller76532d02011-10-09 05:26:31 +0000704int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
705 int cq_idx);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700706void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
707int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
708int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
709
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700710void mlx4_en_tx_irq(struct mlx4_cq *mcq);
Yevgeny Petrilinf813cad2009-06-01 23:24:07 +0000711u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb);
Stephen Hemminger613573252009-08-31 19:50:58 +0000712netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700713
714int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring,
Yevgeny Petrilin87a5c382011-03-22 22:38:52 +0000715 int qpn, u32 size, u16 stride);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700716void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring);
717int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
718 struct mlx4_en_tx_ring *ring,
Amir Vadai0e98b522012-04-04 21:33:24 +0000719 int cq, int user_prio);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700720void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
721 struct mlx4_en_tx_ring *ring);
722
723int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
724 struct mlx4_en_rx_ring *ring,
725 u32 size, u16 stride);
726void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
Thadeu Lima de Souza Cascardo68355f72012-02-06 08:39:49 +0000727 struct mlx4_en_rx_ring *ring,
728 u32 size, u16 stride);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700729int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
730void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
731 struct mlx4_en_rx_ring *ring);
732int mlx4_en_process_rx_cq(struct net_device *dev,
733 struct mlx4_en_cq *cq,
734 int budget);
735int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
736void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
Amir Vadai0e98b522012-04-04 21:33:24 +0000737 int is_tx, int rss, int qpn, int cqn, int user_prio,
738 struct mlx4_qp_context *context);
Yevgeny Petrilin966508f2009-04-20 04:30:03 +0000739void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700740int mlx4_en_map_buffer(struct mlx4_buf *buf);
741void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
742
743void mlx4_en_calc_rx_buf(struct net_device *dev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700744int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
745void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
Hadar Hen Zioncabdc8ee2012-07-05 04:03:50 +0000746int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
747void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700748int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700749void mlx4_en_rx_irq(struct mlx4_cq *mcq);
750
751int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Jiri Pirkof1b553f2011-07-20 04:54:22 +0000752int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700753
754int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000755int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
756
Amir Vadai564c2742012-04-04 21:33:26 +0000757#ifdef CONFIG_MLX4_EN_DCB
758extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
Or Gerlitz540b3a32013-04-07 03:44:07 +0000759extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
Amir Vadai564c2742012-04-04 21:33:26 +0000760#endif
761
Amir Vadaid3179662012-12-02 03:49:23 +0000762int mlx4_en_setup_tc(struct net_device *dev, u8 up);
763
Amir Vadai1eb8c692012-07-18 22:33:52 +0000764#ifdef CONFIG_RFS_ACCEL
765void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv,
766 struct mlx4_en_rx_ring *rx_ring);
767#endif
768
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +0000769#define MLX4_EN_NUM_SELF_TEST 5
770void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
771u64 mlx4_en_mac_to_u64(u8 *addr);
Amir Vadaib6c39bf2013-04-23 06:06:51 +0000772void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700773
774/*
Amir Vadaiec693d42013-04-23 06:06:49 +0000775 * Functions for time stamping
776 */
777u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
778void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
779 struct skb_shared_hwtstamps *hwts,
780 u64 timestamp);
781void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
782int mlx4_en_timestamp_config(struct net_device *dev,
783 int tx_type,
784 int rx_filter);
785
786/* Globals
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700787 */
788extern const struct ethtool_ops mlx4_en_ethtool_ops;
Joe Perches0a645e82010-07-10 07:22:46 +0000789
790
791
792/*
793 * printk / logging functions
794 */
795
Joe Perchesb9075fa2011-10-31 17:11:33 -0700796__printf(3, 4)
Joe Perches0a645e82010-07-10 07:22:46 +0000797int en_print(const char *level, const struct mlx4_en_priv *priv,
Joe Perchesb9075fa2011-10-31 17:11:33 -0700798 const char *format, ...);
Joe Perches0a645e82010-07-10 07:22:46 +0000799
800#define en_dbg(mlevel, priv, format, arg...) \
801do { \
802 if (NETIF_MSG_##mlevel & priv->msg_enable) \
803 en_print(KERN_DEBUG, priv, format, ##arg); \
804} while (0)
805#define en_warn(priv, format, arg...) \
806 en_print(KERN_WARNING, priv, format, ##arg)
807#define en_err(priv, format, arg...) \
808 en_print(KERN_ERR, priv, format, ##arg)
Yevgeny Petriline5cc44b2010-08-24 03:46:01 +0000809#define en_info(priv, format, arg...) \
810 en_print(KERN_INFO, priv, format, ## arg)
Joe Perches0a645e82010-07-10 07:22:46 +0000811
812#define mlx4_err(mdev, format, arg...) \
813 pr_err("%s %s: " format, DRV_NAME, \
814 dev_name(&mdev->pdev->dev), ##arg)
815#define mlx4_info(mdev, format, arg...) \
816 pr_info("%s %s: " format, DRV_NAME, \
817 dev_name(&mdev->pdev->dev), ##arg)
818#define mlx4_warn(mdev, format, arg...) \
819 pr_warning("%s %s: " format, DRV_NAME, \
820 dev_name(&mdev->pdev->dev), ##arg)
821
Yevgeny Petrilinc27a02c2008-10-22 15:47:49 -0700822#endif