blob: 6c96291384620ebc64a841d86d253e409f0bd245 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 STMMAC Common Header File
3
4 Copyright (C) 2007-2009 STMicroelectronics Ltd
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
23*******************************************************************************/
24
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +000025#ifndef __COMMON_H__
26#define __COMMON_H__
27
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +000028#include <linux/etherdevice.h>
Giuseppe CAVALLARO5e33c792010-01-06 23:07:21 +000029#include <linux/netdevice.h>
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +010030#include <linux/stmmac.h>
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +000031#include <linux/phy.h>
32#include <linux/module.h>
Javier Martinez Canillas12c70f32016-09-12 10:03:44 -040033#if IS_ENABLED(CONFIG_VLAN_8021Q)
Giuseppe CAVALLARO8f617542010-04-13 20:21:16 +000034#define STMMAC_VLAN_TAG_USED
35#include <linux/if_vlan.h>
36#endif
37
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000038#include "descs.h"
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +000039#include "mmc.h"
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000040
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000041/* Synopsys Core versions */
42#define DWMAC_CORE_3_40 0x34
43#define DWMAC_CORE_3_50 0x35
Alexandre TORGUE48863ce2016-04-01 11:37:30 +020044#define DWMAC_CORE_4_00 0x40
45#define STMMAC_CHAN0 0 /* Always supported and default for all chips */
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000046
Pavel Machek22d3efe2016-11-28 12:55:59 +010047/* These need to be power of two, and >= 4 */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010048#define DMA_TX_SIZE 512
49#define DMA_RX_SIZE 512
50#define STMMAC_GET_ENTRY(x, size) ((x + 1) & (size - 1))
51
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000052#undef FRAME_FILTER_DEBUG
53/* #define FRAME_FILTER_DEBUG */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +010055/* Extra statistic and debug information exposed by ethtool */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056struct stmmac_extra_stats {
57 /* Transmit errors */
58 unsigned long tx_underflow ____cacheline_aligned;
59 unsigned long tx_carrier;
60 unsigned long tx_losscarrier;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +000061 unsigned long vlan_tag;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062 unsigned long tx_deferred;
63 unsigned long tx_vlan;
64 unsigned long tx_jabber;
65 unsigned long tx_frame_flushed;
66 unsigned long tx_payload_error;
67 unsigned long tx_ip_header_error;
68 /* Receive errors */
69 unsigned long rx_desc;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +000070 unsigned long sa_filter_fail;
71 unsigned long overflow_error;
72 unsigned long ipc_csum_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073 unsigned long rx_collision;
74 unsigned long rx_crc;
Giuseppe CAVALLARO1cc5a732012-02-15 00:10:37 +000075 unsigned long dribbling_bit;
Giuseppe Cavallaro1b924032010-02-04 09:33:21 -080076 unsigned long rx_length;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077 unsigned long rx_mii;
78 unsigned long rx_multicast;
79 unsigned long rx_gmac_overflow;
80 unsigned long rx_watchdog;
81 unsigned long da_rx_filter_fail;
82 unsigned long sa_rx_filter_fail;
83 unsigned long rx_missed_cntr;
84 unsigned long rx_overflow_cntr;
85 unsigned long rx_vlan;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000086 /* Tx/Rx IRQ error info */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070087 unsigned long tx_undeflow_irq;
88 unsigned long tx_process_stopped_irq;
89 unsigned long tx_jabber_irq;
90 unsigned long rx_overflow_irq;
91 unsigned long rx_buf_unav_irq;
92 unsigned long rx_process_stopped_irq;
93 unsigned long rx_watchdog_irq;
94 unsigned long tx_early_irq;
95 unsigned long fatal_bus_error_irq;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000096 /* Tx/Rx IRQ Events */
97 unsigned long rx_early_irq;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098 unsigned long threshold;
99 unsigned long tx_pkt_n;
100 unsigned long rx_pkt_n;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700101 unsigned long normal_irq_n;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000102 unsigned long rx_normal_irq_n;
103 unsigned long napi_poll;
104 unsigned long tx_normal_irq_n;
105 unsigned long tx_clean;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +0100106 unsigned long tx_set_ic_bit;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000107 unsigned long irq_receive_pmt_irq_n;
108 /* MMC info */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000109 unsigned long mmc_tx_irq_n;
110 unsigned long mmc_rx_irq_n;
111 unsigned long mmc_rx_csum_offload_irq_n;
112 /* EEE */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000113 unsigned long irq_tx_path_in_lpi_mode_n;
114 unsigned long irq_tx_path_exit_lpi_mode_n;
115 unsigned long irq_rx_path_in_lpi_mode_n;
116 unsigned long irq_rx_path_exit_lpi_mode_n;
117 unsigned long phy_eee_wakeup_error_n;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000118 /* Extended RDES status */
119 unsigned long ip_hdr_err;
120 unsigned long ip_payload_err;
121 unsigned long ip_csum_bypassed;
122 unsigned long ipv4_pkt_rcvd;
123 unsigned long ipv6_pkt_rcvd;
Giuseppe CAVALLAROee112c12016-11-14 09:27:30 +0100124 unsigned long no_ptp_rx_msg_type_ext;
125 unsigned long ptp_rx_msg_type_sync;
126 unsigned long ptp_rx_msg_type_follow_up;
127 unsigned long ptp_rx_msg_type_delay_req;
128 unsigned long ptp_rx_msg_type_delay_resp;
129 unsigned long ptp_rx_msg_type_pdelay_req;
130 unsigned long ptp_rx_msg_type_pdelay_resp;
131 unsigned long ptp_rx_msg_type_pdelay_follow_up;
132 unsigned long ptp_rx_msg_type_announce;
133 unsigned long ptp_rx_msg_type_management;
134 unsigned long ptp_rx_msg_pkt_reserved_type;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000135 unsigned long ptp_frame_type;
136 unsigned long ptp_ver;
137 unsigned long timestamp_dropped;
138 unsigned long av_pkt_rcvd;
139 unsigned long av_tagged_pkt_rcvd;
140 unsigned long vlan_tag_priority_val;
141 unsigned long l3_filter_match;
142 unsigned long l4_filter_match;
143 unsigned long l3_l4_filter_no_match;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +0000144 /* PCS */
145 unsigned long irq_pcs_ane_n;
146 unsigned long irq_pcs_link_n;
147 unsigned long irq_rgmii_n;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000148 unsigned long pcs_link;
149 unsigned long pcs_duplex;
150 unsigned long pcs_speed;
Giuseppe CAVALLARO2f7a7912015-11-30 11:33:10 +0100151 /* debug register */
152 unsigned long mtl_tx_status_fifo_full;
153 unsigned long mtl_tx_fifo_not_empty;
154 unsigned long mmtl_fifo_ctrl;
155 unsigned long mtl_tx_fifo_read_ctrl_write;
156 unsigned long mtl_tx_fifo_read_ctrl_wait;
157 unsigned long mtl_tx_fifo_read_ctrl_read;
158 unsigned long mtl_tx_fifo_read_ctrl_idle;
159 unsigned long mac_tx_in_pause;
160 unsigned long mac_tx_frame_ctrl_xfer;
161 unsigned long mac_tx_frame_ctrl_idle;
162 unsigned long mac_tx_frame_ctrl_wait;
163 unsigned long mac_tx_frame_ctrl_pause;
164 unsigned long mac_gmii_tx_proto_engine;
165 unsigned long mtl_rx_fifo_fill_level_full;
166 unsigned long mtl_rx_fifo_fill_above_thresh;
167 unsigned long mtl_rx_fifo_fill_below_thresh;
168 unsigned long mtl_rx_fifo_fill_level_empty;
169 unsigned long mtl_rx_fifo_read_ctrl_flush;
170 unsigned long mtl_rx_fifo_read_ctrl_read_data;
171 unsigned long mtl_rx_fifo_read_ctrl_status;
172 unsigned long mtl_rx_fifo_read_ctrl_idle;
173 unsigned long mtl_rx_fifo_ctrl_active;
174 unsigned long mac_rx_frame_ctrl_fifo;
175 unsigned long mac_gmii_rx_proto_engine;
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200176 /* TSO */
177 unsigned long tx_tso_frames;
178 unsigned long tx_tso_nfrags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700179};
180
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000181/* CSR Frequency Access Defines*/
182#define CSR_F_35M 35000000
183#define CSR_F_60M 60000000
184#define CSR_F_100M 100000000
185#define CSR_F_150M 150000000
186#define CSR_F_250M 250000000
187#define CSR_F_300M 300000000
188
189#define MAC_CSR_H_FRQ_MASK 0x20
190
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000191#define HASH_TABLE_SIZE 64
Vince Bridgersf88203a2015-04-15 11:17:42 -0500192#define PAUSE_TIME 0xffff
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000193
194/* Flow Control defines */
195#define FLOW_OFF 0
196#define FLOW_RX 1
197#define FLOW_TX 2
198#define FLOW_AUTO (FLOW_TX | FLOW_RX)
199
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000200/* PCS defines */
201#define STMMAC_PCS_RGMII (1 << 0)
202#define STMMAC_PCS_SGMII (1 << 1)
203#define STMMAC_PCS_TBI (1 << 2)
204#define STMMAC_PCS_RTBI (1 << 3)
205
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000206#define SF_DMA_MODE 1 /* DMA STORE-AND-FORWARD Operation Mode */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000207
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000208/* DAM HW feature register fields */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000209#define DMA_HW_FEAT_MIISEL 0x00000001 /* 10/100 Mbps Support */
210#define DMA_HW_FEAT_GMIISEL 0x00000002 /* 1000 Mbps Support */
211#define DMA_HW_FEAT_HDSEL 0x00000004 /* Half-Duplex Support */
212#define DMA_HW_FEAT_EXTHASHEN 0x00000008 /* Expanded DA Hash Filter */
213#define DMA_HW_FEAT_HASHSEL 0x00000010 /* HASH Filter */
214#define DMA_HW_FEAT_ADDMAC 0x00000020 /* Multiple MAC Addr Reg */
215#define DMA_HW_FEAT_PCSSEL 0x00000040 /* PCS registers */
216#define DMA_HW_FEAT_L3L4FLTREN 0x00000080 /* Layer 3 & Layer 4 Feature */
217#define DMA_HW_FEAT_SMASEL 0x00000100 /* SMA(MDIO) Interface */
218#define DMA_HW_FEAT_RWKSEL 0x00000200 /* PMT Remote Wakeup */
219#define DMA_HW_FEAT_MGKSEL 0x00000400 /* PMT Magic Packet */
220#define DMA_HW_FEAT_MMCSEL 0x00000800 /* RMON Module */
221#define DMA_HW_FEAT_TSVER1SEL 0x00001000 /* Only IEEE 1588-2002 */
222#define DMA_HW_FEAT_TSVER2SEL 0x00002000 /* IEEE 1588-2008 PTPv2 */
223#define DMA_HW_FEAT_EEESEL 0x00004000 /* Energy Efficient Ethernet */
224#define DMA_HW_FEAT_AVSEL 0x00008000 /* AV Feature */
225#define DMA_HW_FEAT_TXCOESEL 0x00010000 /* Checksum Offload in Tx */
226#define DMA_HW_FEAT_RXTYP1COE 0x00020000 /* IP COE (Type 1) in Rx */
227#define DMA_HW_FEAT_RXTYP2COE 0x00040000 /* IP COE (Type 2) in Rx */
228#define DMA_HW_FEAT_RXFIFOSIZE 0x00080000 /* Rx FIFO > 2048 Bytes */
229#define DMA_HW_FEAT_RXCHCNT 0x00300000 /* No. additional Rx Channels */
230#define DMA_HW_FEAT_TXCHCNT 0x00c00000 /* No. additional Tx Channels */
231#define DMA_HW_FEAT_ENHDESSEL 0x01000000 /* Alternate Descriptor */
232/* Timestamping with Internal System Time */
233#define DMA_HW_FEAT_INTTSEN 0x02000000
234#define DMA_HW_FEAT_FLEXIPPSEN 0x04000000 /* Flexible PPS Output */
235#define DMA_HW_FEAT_SAVLANINS 0x08000000 /* Source Addr or VLAN */
236#define DMA_HW_FEAT_ACTPHYIF 0x70000000 /* Active/selected PHY iface */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +0000237#define DEFAULT_DMA_PBL 8
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000238
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +0200239/* PCS status and mask defines */
240#define PCS_ANE_IRQ BIT(2) /* PCS Auto-Negotiation */
241#define PCS_LINK_IRQ BIT(1) /* PCS Link */
242#define PCS_RGSMIIIS_IRQ BIT(0) /* RGMII or SMII Interrupt */
243
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000244/* Max/Min RI Watchdog Timer count value */
245#define MAX_DMA_RIWT 0xff
246#define MIN_DMA_RIWT 0x20
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000247/* Tx coalesce parameters */
248#define STMMAC_COAL_TX_TIMER 40000
249#define STMMAC_MAX_COAL_TX_TICK 100000
250#define STMMAC_TX_MAX_FRAMES 256
251#define STMMAC_TX_FRAMES 64
252
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000253/* Rx IPC status */
254enum rx_frame_status {
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +0100255 good_frame = 0x0,
256 discard_frame = 0x1,
257 csum_none = 0x2,
258 llc_snap = 0x4,
259 dma_own = 0x8,
Alexandre TORGUE753a7102016-04-01 11:37:28 +0200260 rx_not_ls = 0x10,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700261};
262
Fabrice Gasnierc363b652016-02-29 14:27:36 +0100263/* Tx status */
264enum tx_frame_status {
265 tx_done = 0x0,
266 tx_not_ls = 0x1,
267 tx_err = 0x2,
268 tx_dma_own = 0x4,
269};
270
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000271enum dma_irq_status {
272 tx_hard_error = 0x1,
273 tx_hard_error_bump_tc = 0x2,
274 handle_rx = 0x4,
275 handle_tx = 0x8,
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000276};
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700277
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100278/* EEE and LPI defines */
nandini sharma162fb1d2014-08-28 08:11:41 +0200279#define CORE_IRQ_TX_PATH_IN_LPI_MODE (1 << 0)
280#define CORE_IRQ_TX_PATH_EXIT_LPI_MODE (1 << 1)
281#define CORE_IRQ_RX_PATH_IN_LPI_MODE (1 << 2)
282#define CORE_IRQ_RX_PATH_EXIT_LPI_MODE (1 << 3)
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +0000283
Alexandre TORGUE48863ce2016-04-01 11:37:30 +0200284#define CORE_IRQ_MTL_RX_OVERFLOW BIT(8)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000285
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100286/* Physical Coding Sublayer */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000287struct rgmii_adv {
288 unsigned int pause;
289 unsigned int duplex;
290 unsigned int lp_pause;
291 unsigned int lp_duplex;
292};
293
294#define STMMAC_PCS_PAUSE 1
295#define STMMAC_PCS_ASYM_PAUSE 2
296
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000297/* DMA HW capabilities */
298struct dma_features {
299 unsigned int mbps_10_100;
300 unsigned int mbps_1000;
301 unsigned int half_duplex;
302 unsigned int hash_filter;
303 unsigned int multi_addr;
304 unsigned int pcs;
305 unsigned int sma_mdio;
306 unsigned int pmt_remote_wake_up;
307 unsigned int pmt_magic_frame;
308 unsigned int rmon;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000309 /* IEEE 1588-2002 */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000310 unsigned int time_stamp;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000311 /* IEEE 1588-2008 */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000312 unsigned int atime_stamp;
313 /* 802.3az - Energy-Efficient Ethernet (EEE) */
314 unsigned int eee;
315 unsigned int av;
Alexandre TORGUE48863ce2016-04-01 11:37:30 +0200316 unsigned int tsoen;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000317 /* TX and RX csum */
318 unsigned int tx_coe;
Alexandre TORGUE48863ce2016-04-01 11:37:30 +0200319 unsigned int rx_coe;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000320 unsigned int rx_coe_type1;
321 unsigned int rx_coe_type2;
322 unsigned int rxfifo_over_2048;
323 /* TX and RX number of channels */
324 unsigned int number_rx_channel;
325 unsigned int number_tx_channel;
jpinto9eb12472016-12-28 12:57:48 +0000326 /* TX and RX number of queues */
327 unsigned int number_rx_queues;
328 unsigned int number_tx_queues;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000329 /* Alternate (enhanced) DESC mode */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000330 unsigned int enh_desc;
331};
332
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000333/* GMAC TX FIFO is 8K, Rx FIFO is 16K */
334#define BUF_SIZE_16KiB 16384
335#define BUF_SIZE_8KiB 8192
336#define BUF_SIZE_4KiB 4096
337#define BUF_SIZE_2KiB 2048
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700338
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000339/* Power Down and WOL */
340#define PMT_NOT_SUPPORTED 0
341#define PMT_SUPPORTED 1
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700342
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000343/* Common MAC defines */
344#define MAC_CTRL_REG 0x00000000 /* MAC Control */
345#define MAC_ENABLE_TX 0x00000008 /* Transmitter Enable */
346#define MAC_RNABLE_RX 0x00000004 /* Receiver Enable */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700347
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000348/* Default LPI timers */
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200349#define STMMAC_DEFAULT_LIT_LS 0x3E8
nandini sharma438a62b2014-08-28 08:11:42 +0200350#define STMMAC_DEFAULT_TWT_LS 0x1E
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000351
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000352#define STMMAC_CHAIN_MODE 0x1
353#define STMMAC_RING_MODE 0x2
354
Vince Bridgers2618abb2014-01-20 05:39:01 -0600355#define JUMBO_LEN 9000
356
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100357/* Descriptors helpers */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000358struct stmmac_desc_ops {
359 /* DMA RX descriptor ring initialization */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000360 void (*init_rx_desc) (struct dma_desc *p, int disable_rx_ic, int mode,
361 int end);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000362 /* DMA TX descriptor ring initialization */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000363 void (*init_tx_desc) (struct dma_desc *p, int mode, int end);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700364
365 /* Invoked by the xmit function to prepare the tx descriptor */
366 void (*prepare_tx_desc) (struct dma_desc *p, int is_fs, int len,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +0100367 bool csum_flag, int mode, bool tx_own,
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +0100368 bool ls);
Alexandre TORGUE753a7102016-04-01 11:37:28 +0200369 void (*prepare_tso_tx_desc)(struct dma_desc *p, int is_fs, int len1,
370 int len2, bool tx_own, bool ls,
371 unsigned int tcphdrlen,
372 unsigned int tcppayloadlen);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700373 /* Set/get the owner of the descriptor */
374 void (*set_tx_owner) (struct dma_desc *p);
375 int (*get_tx_owner) (struct dma_desc *p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700376 /* Clean the tx descriptor as soon as the tx irq is received */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000377 void (*release_tx_desc) (struct dma_desc *p, int mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700378 /* Clear interrupt on tx frame completion. When this bit is
379 * set an interrupt happens as soon as the frame is transmitted */
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +0100380 void (*set_tx_ic)(struct dma_desc *p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700381 /* Last tx segment reports the transmit status */
382 int (*get_tx_ls) (struct dma_desc *p);
383 /* Return the transmit status looking at the TDES1 */
384 int (*tx_status) (void *data, struct stmmac_extra_stats *x,
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000385 struct dma_desc *p, void __iomem *ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700386 /* Get the buffer size from the descriptor */
387 int (*get_tx_len) (struct dma_desc *p);
388 /* Handle extra events on specific interrupts hw dependent */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700389 void (*set_rx_owner) (struct dma_desc *p);
390 /* Get the receive frame size */
Deepak SIKRI38912bd2012-04-04 04:33:21 +0000391 int (*get_rx_frame_len) (struct dma_desc *p, int rx_coe_type);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700392 /* Return the reception status looking at the RDES1 */
393 int (*rx_status) (void *data, struct stmmac_extra_stats *x,
394 struct dma_desc *p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000395 void (*rx_extended_status) (void *data, struct stmmac_extra_stats *x,
396 struct dma_extended_desc *p);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000397 /* Set tx timestamp enable bit */
398 void (*enable_tx_timestamp) (struct dma_desc *p);
399 /* get tx timestamp status */
400 int (*get_tx_timestamp_status) (struct dma_desc *p);
401 /* get timestamp value */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000402 u64(*get_timestamp) (void *desc, u32 ats);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000403 /* get rx timestamp status */
404 int (*get_rx_timestamp_status) (void *desc, u32 ats);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200405 /* Display ring */
406 void (*display_ring)(void *head, unsigned int size, bool rx);
Alexandre TORGUE753a7102016-04-01 11:37:28 +0200407 /* set MSS via context descriptor */
408 void (*set_mss)(struct dma_desc *p, unsigned int mss);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000409};
410
Andy Shevchenko915af652014-11-05 11:45:32 +0200411extern const struct stmmac_desc_ops enh_desc_ops;
412extern const struct stmmac_desc_ops ndesc_ops;
413
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100414/* Specific DMA helpers */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000415struct stmmac_dma_ops {
416 /* DMA core initialization */
Giuseppe Cavallaro495db272016-02-29 14:27:27 +0100417 int (*reset)(void __iomem *ioaddr);
Niklas Cassel50ca9032016-12-07 15:20:04 +0100418 void (*init)(void __iomem *ioaddr, struct stmmac_dma_cfg *dma_cfg,
419 u32 dma_tx, u32 dma_rx, int atds);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +0100420 /* Configure the AXI Bus Mode Register */
421 void (*axi)(void __iomem *ioaddr, struct stmmac_axi *axi);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000422 /* Dump DMA registers */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000423 void (*dump_regs) (void __iomem *ioaddr);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000424 /* Set tx/rx threshold in the csr6 register
425 * An invalid value enables the store-and-forward mode */
Vince Bridgersf88203a2015-04-15 11:17:42 -0500426 void (*dma_mode)(void __iomem *ioaddr, int txmode, int rxmode,
427 int rxfifosz);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000428 /* To track extra statistic (if supported) */
429 void (*dma_diagnostic_fr) (void *data, struct stmmac_extra_stats *x,
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000430 void __iomem *ioaddr);
431 void (*enable_dma_transmission) (void __iomem *ioaddr);
432 void (*enable_dma_irq) (void __iomem *ioaddr);
433 void (*disable_dma_irq) (void __iomem *ioaddr);
434 void (*start_tx) (void __iomem *ioaddr);
435 void (*stop_tx) (void __iomem *ioaddr);
436 void (*start_rx) (void __iomem *ioaddr);
437 void (*stop_rx) (void __iomem *ioaddr);
438 int (*dma_interrupt) (void __iomem *ioaddr,
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000439 struct stmmac_extra_stats *x);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000440 /* If supported then get the optional core features */
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +0200441 void (*get_hw_feature)(void __iomem *ioaddr,
442 struct dma_features *dma_cap);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000443 /* Program the HW RX Watchdog */
444 void (*rx_watchdog) (void __iomem *ioaddr, u32 riwt);
Alexandre TORGUE48863ce2016-04-01 11:37:30 +0200445 void (*set_tx_ring_len)(void __iomem *ioaddr, u32 len);
446 void (*set_rx_ring_len)(void __iomem *ioaddr, u32 len);
447 void (*set_rx_tail_ptr)(void __iomem *ioaddr, u32 tail_ptr, u32 chan);
448 void (*set_tx_tail_ptr)(void __iomem *ioaddr, u32 tail_ptr, u32 chan);
449 void (*enable_tso)(void __iomem *ioaddr, bool en, u32 chan);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000450};
451
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500452struct mac_device_info;
453
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100454/* Helpers to program the MAC core */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000455struct stmmac_ops {
456 /* MAC core initialization */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500457 void (*core_init)(struct mac_device_info *hw, int mtu);
Deepak SIKRI38912bd2012-04-04 04:33:21 +0000458 /* Enable and verify that the IPC module is supported */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500459 int (*rx_ipc)(struct mac_device_info *hw);
jpinto9eb12472016-12-28 12:57:48 +0000460 /* Enable RX Queues */
461 void (*rx_queue_enable)(struct mac_device_info *hw, u32 queue);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000462 /* Dump MAC registers */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500463 void (*dump_regs)(struct mac_device_info *hw);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000464 /* Handle extra events on specific interrupts hw dependent */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500465 int (*host_irq_status)(struct mac_device_info *hw,
466 struct stmmac_extra_stats *x);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700467 /* Multicast filter setting */
Vince Bridgers3b57de92014-07-31 15:49:17 -0500468 void (*set_filter)(struct mac_device_info *hw, struct net_device *dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700469 /* Flow control setting */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500470 void (*flow_ctrl)(struct mac_device_info *hw, unsigned int duplex,
471 unsigned int fc, unsigned int pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700472 /* Set power management mode (e.g. magic frame) */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500473 void (*pmt)(struct mac_device_info *hw, unsigned long mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700474 /* Set/Get Unicast MAC addresses */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500475 void (*set_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
476 unsigned int reg_n);
477 void (*get_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
478 unsigned int reg_n);
479 void (*set_eee_mode)(struct mac_device_info *hw);
480 void (*reset_eee_mode)(struct mac_device_info *hw);
481 void (*set_eee_timer)(struct mac_device_info *hw, int ls, int tw);
482 void (*set_eee_pls)(struct mac_device_info *hw, int link);
Giuseppe CAVALLARO2f7a7912015-11-30 11:33:10 +0100483 void (*debug)(void __iomem *ioaddr, struct stmmac_extra_stats *x);
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +0200484 /* PCS calls */
485 void (*pcs_ctrl_ane)(void __iomem *ioaddr, bool ane, bool srgmi_ral,
486 bool loopback);
487 void (*pcs_rane)(void __iomem *ioaddr, bool restart);
488 void (*pcs_get_adv_lp)(void __iomem *ioaddr, struct rgmii_adv *adv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700489};
490
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100491/* PTP and HW Timer helpers */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000492struct stmmac_hwtimestamp {
493 void (*config_hw_tstamping) (void __iomem *ioaddr, u32 data);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100494 u32 (*config_sub_second_increment)(void __iomem *ioaddr, u32 ptp_clock,
495 int gmac4);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496 int (*init_systime) (void __iomem *ioaddr, u32 sec, u32 nsec);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000497 int (*config_addend) (void __iomem *ioaddr, u32 addend);
498 int (*adjust_systime) (void __iomem *ioaddr, u32 sec, u32 nsec,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100499 int add_sub, int gmac4);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000500 u64(*get_systime) (void __iomem *ioaddr);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000501};
502
Andy Shevchenko915af652014-11-05 11:45:32 +0200503extern const struct stmmac_hwtimestamp stmmac_ptp;
Alexandre TORGUE48863ce2016-04-01 11:37:30 +0200504extern const struct stmmac_mode_ops dwmac4_ring_mode_ops;
Andy Shevchenko915af652014-11-05 11:45:32 +0200505
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700506struct mac_link {
507 int port;
508 int duplex;
509 int speed;
510};
511
512struct mii_regs {
513 unsigned int addr; /* MII Address */
514 unsigned int data; /* MII Data */
LABBE Corentinb91dce42016-12-01 16:19:41 +0100515 unsigned int addr_shift; /* MII address shift */
516 unsigned int reg_shift; /* MII reg shift */
517 unsigned int addr_mask; /* MII address mask */
518 unsigned int reg_mask; /* MII reg mask */
519 unsigned int clk_csr_shift;
520 unsigned int clk_csr_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700521};
522
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100523/* Helpers to manage the descriptors for chain and ring modes */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100524struct stmmac_mode_ops {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000525 void (*init) (void *des, dma_addr_t phy_addr, unsigned int size,
526 unsigned int extend_desc);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000527 unsigned int (*is_jumbo_frm) (int len, int ehn_desc);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +0200528 int (*jumbo_frm)(void *priv, struct sk_buff *skb, int csum);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100529 int (*set_16kib_bfsize)(int mtu);
530 void (*init_desc3)(struct dma_desc *p);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000531 void (*refill_desc3) (void *priv, struct dma_desc *p);
532 void (*clean_desc3) (void *priv, struct dma_desc *p);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000533};
534
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700535struct mac_device_info {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000536 const struct stmmac_ops *mac;
537 const struct stmmac_desc_ops *desc;
538 const struct stmmac_dma_ops *dma;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100539 const struct stmmac_mode_ops *mode;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 const struct stmmac_hwtimestamp *ptp;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000541 struct mii_regs mii; /* MII register Addresses */
542 struct mac_link link;
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500543 void __iomem *pcsr; /* vpointer to device CSRs */
Vince Bridgers3b57de92014-07-31 15:49:17 -0500544 int multicast_filter_bins;
545 int unicast_filter_entries;
546 int mcast_bits_log2;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +0200547 unsigned int rx_csum;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200548 unsigned int pcs;
549 unsigned int pmt;
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +0200550 unsigned int ps;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700551};
552
Vince Bridgers3b57de92014-07-31 15:49:17 -0500553struct mac_device_info *dwmac1000_setup(void __iomem *ioaddr, int mcbins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +0200554 int perfect_uc_entries,
555 int *synopsys_id);
556struct mac_device_info *dwmac100_setup(void __iomem *ioaddr, int *synopsys_id);
Alexandre TORGUE477286b2016-04-01 11:37:31 +0200557struct mac_device_info *dwmac4_setup(void __iomem *ioaddr, int mcbins,
558 int perfect_uc_entries, int *synopsys_id);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000559
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700560void stmmac_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
561 unsigned int high, unsigned int low);
562void stmmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
563 unsigned int high, unsigned int low);
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700564void stmmac_set_mac(void __iomem *ioaddr, bool enable);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000565
Alexandre TORGUE477286b2016-04-01 11:37:31 +0200566void stmmac_dwmac4_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
567 unsigned int high, unsigned int low);
568void stmmac_dwmac4_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
569 unsigned int high, unsigned int low);
570void stmmac_dwmac4_set_mac(void __iomem *ioaddr, bool enable);
571
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700572void dwmac_dma_flush_tx_fifo(void __iomem *ioaddr);
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +0200573
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100574extern const struct stmmac_mode_ops ring_mode_ops;
575extern const struct stmmac_mode_ops chain_mode_ops;
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200576extern const struct stmmac_desc_ops dwmac4_desc_ops;
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +0000577
Alexandre TORGUEc623d142016-04-01 11:37:27 +0200578/**
579 * stmmac_get_synopsys_id - return the SYINID.
580 * @priv: driver private structure
581 * Description: this simple function is to decode and return the SYINID
582 * starting from the HW core register.
583 */
584static inline u32 stmmac_get_synopsys_id(u32 hwid)
585{
586 /* Check Synopsys Id (not available on old chips) */
587 if (likely(hwid)) {
588 u32 uid = ((hwid & 0x0000ff00) >> 8);
589 u32 synid = (hwid & 0x000000ff);
590
591 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
592 uid, synid);
593
594 return synid;
595 }
596 return 0;
597}
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +0000598#endif /* __COMMON_H__ */