blob: e7875277ba97e37d45544faf1f1512a0a317e26c [file] [log] [blame]
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +01001/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "i915_drv.h"
26#include "intel_uc.h"
Arkadiusz Hiler4c0fed72017-03-14 15:28:08 +010027#include <linux/firmware.h>
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +010028
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +010029/* Reset GuC providing us with fresh state for both GuC and HuC.
30 */
31static int __intel_uc_reset_hw(struct drm_i915_private *dev_priv)
32{
33 int ret;
34 u32 guc_status;
35
36 ret = intel_guc_reset(dev_priv);
37 if (ret) {
38 DRM_ERROR("GuC reset failed, ret = %d\n", ret);
39 return ret;
40 }
41
42 guc_status = I915_READ(GUC_STATUS);
43 WARN(!(guc_status & GS_MIA_IN_RESET),
44 "GuC status: 0x%x, MIA core expected to be in reset\n",
45 guc_status);
46
47 return ret;
48}
49
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +010050void intel_uc_sanitize_options(struct drm_i915_private *dev_priv)
51{
52 if (!HAS_GUC(dev_priv)) {
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000053 if (i915_modparams.enable_guc_loading > 0 ||
54 i915_modparams.enable_guc_submission > 0)
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000055 DRM_INFO("Ignoring GuC options, no hardware\n");
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +010056
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000057 i915_modparams.enable_guc_loading = 0;
58 i915_modparams.enable_guc_submission = 0;
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000059 return;
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +010060 }
Arkadiusz Hilerb551f612017-03-14 15:28:13 +010061
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000062 /* A negative value means "use platform default" */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000063 if (i915_modparams.enable_guc_loading < 0)
64 i915_modparams.enable_guc_loading = HAS_GUC_UCODE(dev_priv);
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000065
66 /* Verify firmware version */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (i915_modparams.enable_guc_loading) {
Arkadiusz Hilerb551f612017-03-14 15:28:13 +010068 if (HAS_HUC_UCODE(dev_priv))
69 intel_huc_select_fw(&dev_priv->huc);
70
71 if (intel_guc_select_fw(&dev_priv->guc))
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000072 i915_modparams.enable_guc_loading = 0;
Arkadiusz Hilerb551f612017-03-14 15:28:13 +010073 }
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000074
75 /* Can't enable guc submission without guc loaded */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000076 if (!i915_modparams.enable_guc_loading)
77 i915_modparams.enable_guc_submission = 0;
Michal Wajdeczkod4a70a12017-03-15 13:37:41 +000078
79 /* A negative value means "use platform default" */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000080 if (i915_modparams.enable_guc_submission < 0)
81 i915_modparams.enable_guc_submission = HAS_GUC_SCHED(dev_priv);
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +010082}
83
Michal Wajdeczkoccba5912017-08-09 21:26:03 +000084static void gen8_guc_raise_irq(struct intel_guc *guc)
Michal Wajdeczkoa03aac42017-05-10 12:59:26 +000085{
86 struct drm_i915_private *dev_priv = guc_to_i915(guc);
87
88 I915_WRITE(GUC_SEND_INTERRUPT, GUC_SEND_TRIGGER);
89}
90
Michal Wajdeczko3af7a9c2017-10-04 15:33:27 +000091static void guc_init_early(struct intel_guc *guc)
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +010092{
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +000093 intel_guc_ct_init_early(&guc->ct);
94
Oscar Mateo5e7cd372017-03-22 10:39:49 -070095 mutex_init(&guc->send_mutex);
Michal Wajdeczko789a6252017-05-02 10:32:42 +000096 guc->send = intel_guc_send_nop;
Michal Wajdeczkoccba5912017-08-09 21:26:03 +000097 guc->notify = gen8_guc_raise_irq;
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +010098}
99
Michal Wajdeczko3af7a9c2017-10-04 15:33:27 +0000100void intel_uc_init_early(struct drm_i915_private *dev_priv)
101{
102 guc_init_early(&dev_priv->guc);
103}
104
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100105void intel_uc_init_fw(struct drm_i915_private *dev_priv)
106{
Michal Wajdeczkoa16b4312017-10-04 15:33:25 +0000107 intel_uc_fw_fetch(dev_priv, &dev_priv->huc.fw);
108 intel_uc_fw_fetch(dev_priv, &dev_priv->guc.fw);
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100109}
110
Oscar Mateo3950bf32017-03-22 10:39:46 -0700111void intel_uc_fini_fw(struct drm_i915_private *dev_priv)
112{
Michal Wajdeczkoa16b4312017-10-04 15:33:25 +0000113 intel_uc_fw_fini(&dev_priv->guc.fw);
114 intel_uc_fw_fini(&dev_priv->huc.fw);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700115}
116
Michal Wajdeczkoa0c1fe22017-05-10 12:59:27 +0000117static inline i915_reg_t guc_send_reg(struct intel_guc *guc, u32 i)
118{
119 GEM_BUG_ON(!guc->send_regs.base);
120 GEM_BUG_ON(!guc->send_regs.count);
121 GEM_BUG_ON(i >= guc->send_regs.count);
122
123 return _MMIO(guc->send_regs.base + 4 * i);
124}
125
126static void guc_init_send_regs(struct intel_guc *guc)
127{
128 struct drm_i915_private *dev_priv = guc_to_i915(guc);
129 enum forcewake_domains fw_domains = 0;
130 unsigned int i;
131
132 guc->send_regs.base = i915_mmio_reg_offset(SOFT_SCRATCH(0));
133 guc->send_regs.count = SOFT_SCRATCH_COUNT - 1;
134
135 for (i = 0; i < guc->send_regs.count; i++) {
136 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
137 guc_send_reg(guc, i),
138 FW_REG_READ | FW_REG_WRITE);
139 }
140 guc->send_regs.fw_domains = fw_domains;
141}
142
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +0000143/**
144 * intel_uc_init_mmio - setup uC MMIO access
145 *
146 * @dev_priv: device private
147 *
148 * Setup minimal state necessary for MMIO accesses later in the
149 * initialization sequence.
150 */
151void intel_uc_init_mmio(struct drm_i915_private *dev_priv)
152{
153 guc_init_send_regs(&dev_priv->guc);
154}
155
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700156static void guc_capture_load_err_log(struct intel_guc *guc)
157{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000158 if (!guc->log.vma || i915_modparams.guc_log_level < 0)
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700159 return;
160
161 if (!guc->load_err_log)
162 guc->load_err_log = i915_gem_object_get(guc->log.vma->obj);
163
164 return;
165}
166
167static void guc_free_load_err_log(struct intel_guc *guc)
168{
169 if (guc->load_err_log)
170 i915_gem_object_put(guc->load_err_log);
171}
172
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000173static int guc_enable_communication(struct intel_guc *guc)
174{
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000175 struct drm_i915_private *dev_priv = guc_to_i915(guc);
176
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000177 if (HAS_GUC_CT(dev_priv))
178 return intel_guc_enable_ct(guc);
179
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000180 guc->send = intel_guc_send_mmio;
181 return 0;
182}
183
184static void guc_disable_communication(struct intel_guc *guc)
185{
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000186 struct drm_i915_private *dev_priv = guc_to_i915(guc);
187
188 if (HAS_GUC_CT(dev_priv))
189 intel_guc_disable_ct(guc);
190
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000191 guc->send = intel_guc_send_nop;
192}
193
Sagar Arun Kamble9a2cbf22017-09-26 12:47:16 +0530194/**
195 * intel_guc_auth_huc() - Send action to GuC to authenticate HuC ucode
196 * @guc: intel_guc structure
197 * @rsa_offset: rsa offset w.r.t ggtt base of huc vma
198 *
199 * Triggers a HuC firmware authentication request to the GuC via intel_guc_send
200 * INTEL_GUC_ACTION_AUTHENTICATE_HUC interface. This function is invoked by
201 * intel_huc_auth().
202 *
203 * Return: non-zero code on error
204 */
205int intel_guc_auth_huc(struct intel_guc *guc, u32 rsa_offset)
206{
207 u32 action[] = {
208 INTEL_GUC_ACTION_AUTHENTICATE_HUC,
209 rsa_offset
210 };
211
212 return intel_guc_send(guc, action, ARRAY_SIZE(action));
213}
214
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100215int intel_uc_init_hw(struct drm_i915_private *dev_priv)
216{
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000217 struct intel_guc *guc = &dev_priv->guc;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100218 int ret, attempts;
219
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000220 if (!i915_modparams.enable_guc_loading)
Oscar Mateob8991402017-03-28 09:53:47 -0700221 return 0;
222
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000223 guc_disable_communication(guc);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100224 gen9_reset_guc_interrupts(dev_priv);
225
226 /* We need to notify the guc whenever we change the GGTT */
227 i915_ggtt_enable_guc(dev_priv);
228
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000229 if (i915_modparams.enable_guc_submission) {
Oscar Mateo397fce82017-03-22 10:39:52 -0700230 /*
231 * This is stuff we need to have available at fw load time
232 * if we are planning to enable submission later
233 */
234 ret = i915_guc_submission_init(dev_priv);
235 if (ret)
236 goto err_guc;
237 }
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100238
daniele.ceraolospurio@intel.com13f6c712017-04-06 17:18:52 -0700239 /* init WOPCM */
240 I915_WRITE(GUC_WOPCM_SIZE, intel_guc_wopcm_size(dev_priv));
241 I915_WRITE(DMA_GUC_WOPCM_OFFSET,
242 GUC_WOPCM_OFFSET_VALUE | HUC_LOADING_AGENT_GUC);
243
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100244 /* WaEnableuKernelHeaderValidFix:skl */
245 /* WaEnableGuCBootHashCheckNotSet:skl,bxt,kbl */
246 if (IS_GEN9(dev_priv))
247 attempts = 3;
248 else
249 attempts = 1;
250
251 while (attempts--) {
252 /*
253 * Always reset the GuC just before (re)loading, so
254 * that the state and timing are fairly predictable
255 */
256 ret = __intel_uc_reset_hw(dev_priv);
257 if (ret)
258 goto err_submission;
259
260 intel_huc_init_hw(&dev_priv->huc);
261 ret = intel_guc_init_hw(&dev_priv->guc);
262 if (ret == 0 || ret != -EAGAIN)
263 break;
264
265 DRM_DEBUG_DRIVER("GuC fw load failed: %d; will reset and "
266 "retry %d more time(s)\n", ret, attempts);
267 }
268
269 /* Did we succeded or run out of retries? */
270 if (ret)
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700271 goto err_log_capture;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100272
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000273 ret = guc_enable_communication(guc);
274 if (ret)
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700275 goto err_log_capture;
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000276
Sagar Arun Kamble9a2cbf22017-09-26 12:47:16 +0530277 intel_huc_auth(&dev_priv->huc);
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000278 if (i915_modparams.enable_guc_submission) {
279 if (i915_modparams.guc_log_level >= 0)
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100280 gen9_enable_guc_interrupts(dev_priv);
281
282 ret = i915_guc_submission_enable(dev_priv);
283 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700284 goto err_interrupts;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100285 }
286
287 return 0;
288
289 /*
290 * We've failed to load the firmware :(
291 *
292 * Decide whether to disable GuC submission and fall back to
293 * execlist mode, and whether to hide the error by returning
294 * zero or to return -EIO, which the caller will treat as a
295 * nonfatal error (i.e. it doesn't prevent driver load, but
296 * marks the GPU as wedged until reset).
297 */
Oscar Mateo3950bf32017-03-22 10:39:46 -0700298err_interrupts:
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000299 guc_disable_communication(guc);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700300 gen9_disable_guc_interrupts(dev_priv);
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -0700301err_log_capture:
302 guc_capture_load_err_log(guc);
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100303err_submission:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000304 if (i915_modparams.enable_guc_submission)
Oscar Mateo397fce82017-03-22 10:39:52 -0700305 i915_guc_submission_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700306err_guc:
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100307 i915_ggtt_disable_guc(dev_priv);
308
309 DRM_ERROR("GuC init failed\n");
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000310 if (i915_modparams.enable_guc_loading > 1 ||
311 i915_modparams.enable_guc_submission > 1)
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100312 ret = -EIO;
313 else
314 ret = 0;
315
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000316 if (i915_modparams.enable_guc_submission) {
317 i915_modparams.enable_guc_submission = 0;
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100318 DRM_NOTE("Falling back from GuC submission to execlist mode\n");
319 }
320
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000321 i915_modparams.enable_guc_loading = 0;
Michel Thierryc4a89522017-06-05 10:12:51 -0700322 DRM_NOTE("GuC firmware loading disabled\n");
323
Arkadiusz Hiler6cd5a722017-03-14 15:28:11 +0100324 return ret;
325}
326
Oscar Mateo3950bf32017-03-22 10:39:46 -0700327void intel_uc_fini_hw(struct drm_i915_private *dev_priv)
328{
Michel Thierryc4a89522017-06-05 10:12:51 -0700329 guc_free_load_err_log(&dev_priv->guc);
330
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000331 if (!i915_modparams.enable_guc_loading)
Oscar Mateob8991402017-03-28 09:53:47 -0700332 return;
333
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000334 if (i915_modparams.enable_guc_submission)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700335 i915_guc_submission_disable(dev_priv);
Michal Wajdeczko2f640852017-05-26 11:13:24 +0000336
337 guc_disable_communication(&dev_priv->guc);
338
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000339 if (i915_modparams.enable_guc_submission) {
Oscar Mateo3950bf32017-03-22 10:39:46 -0700340 gen9_disable_guc_interrupts(dev_priv);
Oscar Mateo397fce82017-03-22 10:39:52 -0700341 i915_guc_submission_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700342 }
Michal Wajdeczko2f640852017-05-26 11:13:24 +0000343
Oscar Mateo3950bf32017-03-22 10:39:46 -0700344 i915_ggtt_disable_guc(dev_priv);
345}
346
Michal Wajdeczko789a6252017-05-02 10:32:42 +0000347int intel_guc_send_nop(struct intel_guc *guc, const u32 *action, u32 len)
348{
349 WARN(1, "Unexpected send: action=%#x\n", *action);
350 return -ENODEV;
351}
352
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100353/*
Oscar Mateo5e7cd372017-03-22 10:39:49 -0700354 * This function implements the MMIO based host to GuC interface.
355 */
356int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len)
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100357{
358 struct drm_i915_private *dev_priv = guc_to_i915(guc);
359 u32 status;
360 int i;
361 int ret;
362
Michal Wajdeczkoa0c1fe22017-05-10 12:59:27 +0000363 GEM_BUG_ON(!len);
364 GEM_BUG_ON(len > guc->send_regs.count);
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100365
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000366 /* If CT is available, we expect to use MMIO only during init/fini */
367 GEM_BUG_ON(HAS_GUC_CT(dev_priv) &&
368 *action != INTEL_GUC_ACTION_REGISTER_COMMAND_TRANSPORT_BUFFER &&
369 *action != INTEL_GUC_ACTION_DEREGISTER_COMMAND_TRANSPORT_BUFFER);
370
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100371 mutex_lock(&guc->send_mutex);
Michal Wajdeczkoa0c1fe22017-05-10 12:59:27 +0000372 intel_uncore_forcewake_get(dev_priv, guc->send_regs.fw_domains);
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100373
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100374 for (i = 0; i < len; i++)
Michal Wajdeczkoa0c1fe22017-05-10 12:59:27 +0000375 I915_WRITE(guc_send_reg(guc, i), action[i]);
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100376
Michal Wajdeczkoa0c1fe22017-05-10 12:59:27 +0000377 POSTING_READ(guc_send_reg(guc, i - 1));
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100378
Michal Wajdeczkoa03aac42017-05-10 12:59:26 +0000379 intel_guc_notify(guc);
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100380
381 /*
Michal Wajdeczkobea4e4a2017-04-07 16:01:45 +0000382 * No GuC command should ever take longer than 10ms.
383 * Fast commands should still complete in 10us.
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100384 */
Michal Wajdeczkobea4e4a2017-04-07 16:01:45 +0000385 ret = __intel_wait_for_register_fw(dev_priv,
Michal Wajdeczkoa0c1fe22017-05-10 12:59:27 +0000386 guc_send_reg(guc, 0),
Michal Wajdeczkobea4e4a2017-04-07 16:01:45 +0000387 INTEL_GUC_RECV_MASK,
388 INTEL_GUC_RECV_MASK,
389 10, 10, &status);
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100390 if (status != INTEL_GUC_STATUS_SUCCESS) {
391 /*
392 * Either the GuC explicitly returned an error (which
393 * we convert to -EIO here) or no response at all was
394 * received within the timeout limit (-ETIMEDOUT)
395 */
396 if (ret != -ETIMEDOUT)
397 ret = -EIO;
398
399 DRM_WARN("INTEL_GUC_SEND: Action 0x%X failed;"
400 " ret=%d status=0x%08X response=0x%08X\n",
401 action[0], ret, status, I915_READ(SOFT_SCRATCH(15)));
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100402 }
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100403
Michal Wajdeczkoa0c1fe22017-05-10 12:59:27 +0000404 intel_uncore_forcewake_put(dev_priv, guc->send_regs.fw_domains);
Arkadiusz Hiler2d803c22016-11-25 18:59:35 +0100405 mutex_unlock(&guc->send_mutex);
406
407 return ret;
408}
409
410int intel_guc_sample_forcewake(struct intel_guc *guc)
411{
412 struct drm_i915_private *dev_priv = guc_to_i915(guc);
413 u32 action[2];
414
415 action[0] = INTEL_GUC_ACTION_SAMPLE_FORCEWAKE;
416 /* WaRsDisableCoarsePowerGating:skl,bxt */
417 if (!intel_enable_rc6() || NEEDS_WaRsDisableCoarsePowerGating(dev_priv))
418 action[1] = 0;
419 else
420 /* bit 0 and 1 are for Render and Media domain separately */
421 action[1] = GUC_FORCEWAKE_RENDER | GUC_FORCEWAKE_MEDIA;
422
423 return intel_guc_send(guc, action, ARRAY_SIZE(action));
424}