Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2016 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | */ |
| 24 | |
| 25 | #include "i915_drv.h" |
| 26 | #include "intel_uc.h" |
Arkadiusz Hiler | 4c0fed7 | 2017-03-14 15:28:08 +0100 | [diff] [blame] | 27 | #include <linux/firmware.h> |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 28 | |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 29 | /* Reset GuC providing us with fresh state for both GuC and HuC. |
| 30 | */ |
| 31 | static int __intel_uc_reset_hw(struct drm_i915_private *dev_priv) |
| 32 | { |
| 33 | int ret; |
| 34 | u32 guc_status; |
| 35 | |
| 36 | ret = intel_guc_reset(dev_priv); |
| 37 | if (ret) { |
| 38 | DRM_ERROR("GuC reset failed, ret = %d\n", ret); |
| 39 | return ret; |
| 40 | } |
| 41 | |
| 42 | guc_status = I915_READ(GUC_STATUS); |
| 43 | WARN(!(guc_status & GS_MIA_IN_RESET), |
| 44 | "GuC status: 0x%x, MIA core expected to be in reset\n", |
| 45 | guc_status); |
| 46 | |
| 47 | return ret; |
| 48 | } |
| 49 | |
Arkadiusz Hiler | d2be9f2 | 2017-03-14 15:28:10 +0100 | [diff] [blame] | 50 | void intel_uc_sanitize_options(struct drm_i915_private *dev_priv) |
| 51 | { |
| 52 | if (!HAS_GUC(dev_priv)) { |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 53 | if (i915_modparams.enable_guc_loading > 0 || |
| 54 | i915_modparams.enable_guc_submission > 0) |
Michal Wajdeczko | d4a70a1 | 2017-03-15 13:37:41 +0000 | [diff] [blame] | 55 | DRM_INFO("Ignoring GuC options, no hardware\n"); |
Arkadiusz Hiler | d2be9f2 | 2017-03-14 15:28:10 +0100 | [diff] [blame] | 56 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 57 | i915_modparams.enable_guc_loading = 0; |
| 58 | i915_modparams.enable_guc_submission = 0; |
Michal Wajdeczko | d4a70a1 | 2017-03-15 13:37:41 +0000 | [diff] [blame] | 59 | return; |
Arkadiusz Hiler | d2be9f2 | 2017-03-14 15:28:10 +0100 | [diff] [blame] | 60 | } |
Arkadiusz Hiler | b551f61 | 2017-03-14 15:28:13 +0100 | [diff] [blame] | 61 | |
Michal Wajdeczko | d4a70a1 | 2017-03-15 13:37:41 +0000 | [diff] [blame] | 62 | /* A negative value means "use platform default" */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 63 | if (i915_modparams.enable_guc_loading < 0) |
| 64 | i915_modparams.enable_guc_loading = HAS_GUC_UCODE(dev_priv); |
Michal Wajdeczko | d4a70a1 | 2017-03-15 13:37:41 +0000 | [diff] [blame] | 65 | |
| 66 | /* Verify firmware version */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 67 | if (i915_modparams.enable_guc_loading) { |
Arkadiusz Hiler | b551f61 | 2017-03-14 15:28:13 +0100 | [diff] [blame] | 68 | if (HAS_HUC_UCODE(dev_priv)) |
| 69 | intel_huc_select_fw(&dev_priv->huc); |
| 70 | |
| 71 | if (intel_guc_select_fw(&dev_priv->guc)) |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 72 | i915_modparams.enable_guc_loading = 0; |
Arkadiusz Hiler | b551f61 | 2017-03-14 15:28:13 +0100 | [diff] [blame] | 73 | } |
Michal Wajdeczko | d4a70a1 | 2017-03-15 13:37:41 +0000 | [diff] [blame] | 74 | |
| 75 | /* Can't enable guc submission without guc loaded */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 76 | if (!i915_modparams.enable_guc_loading) |
| 77 | i915_modparams.enable_guc_submission = 0; |
Michal Wajdeczko | d4a70a1 | 2017-03-15 13:37:41 +0000 | [diff] [blame] | 78 | |
| 79 | /* A negative value means "use platform default" */ |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 80 | if (i915_modparams.enable_guc_submission < 0) |
| 81 | i915_modparams.enable_guc_submission = HAS_GUC_SCHED(dev_priv); |
Arkadiusz Hiler | d2be9f2 | 2017-03-14 15:28:10 +0100 | [diff] [blame] | 82 | } |
| 83 | |
Michal Wajdeczko | ccba591 | 2017-08-09 21:26:03 +0000 | [diff] [blame] | 84 | static void gen8_guc_raise_irq(struct intel_guc *guc) |
Michal Wajdeczko | a03aac4 | 2017-05-10 12:59:26 +0000 | [diff] [blame] | 85 | { |
| 86 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
| 87 | |
| 88 | I915_WRITE(GUC_SEND_INTERRUPT, GUC_SEND_TRIGGER); |
| 89 | } |
| 90 | |
Michal Wajdeczko | 3af7a9c | 2017-10-04 15:33:27 +0000 | [diff] [blame] | 91 | static void guc_init_early(struct intel_guc *guc) |
Arkadiusz Hiler | 413e8fd | 2016-11-25 18:59:36 +0100 | [diff] [blame] | 92 | { |
Michal Wajdeczko | f8a58d6 | 2017-05-26 11:13:25 +0000 | [diff] [blame] | 93 | intel_guc_ct_init_early(&guc->ct); |
| 94 | |
Oscar Mateo | 5e7cd37 | 2017-03-22 10:39:49 -0700 | [diff] [blame] | 95 | mutex_init(&guc->send_mutex); |
Michal Wajdeczko | 789a625 | 2017-05-02 10:32:42 +0000 | [diff] [blame] | 96 | guc->send = intel_guc_send_nop; |
Michal Wajdeczko | ccba591 | 2017-08-09 21:26:03 +0000 | [diff] [blame] | 97 | guc->notify = gen8_guc_raise_irq; |
Arkadiusz Hiler | 413e8fd | 2016-11-25 18:59:36 +0100 | [diff] [blame] | 98 | } |
| 99 | |
Michal Wajdeczko | 3af7a9c | 2017-10-04 15:33:27 +0000 | [diff] [blame] | 100 | void intel_uc_init_early(struct drm_i915_private *dev_priv) |
| 101 | { |
| 102 | guc_init_early(&dev_priv->guc); |
| 103 | } |
| 104 | |
Arkadiusz Hiler | 29ad6a3 | 2017-03-14 15:28:09 +0100 | [diff] [blame] | 105 | void intel_uc_init_fw(struct drm_i915_private *dev_priv) |
| 106 | { |
Michal Wajdeczko | a16b431 | 2017-10-04 15:33:25 +0000 | [diff] [blame] | 107 | intel_uc_fw_fetch(dev_priv, &dev_priv->huc.fw); |
| 108 | intel_uc_fw_fetch(dev_priv, &dev_priv->guc.fw); |
Arkadiusz Hiler | 29ad6a3 | 2017-03-14 15:28:09 +0100 | [diff] [blame] | 109 | } |
| 110 | |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 111 | void intel_uc_fini_fw(struct drm_i915_private *dev_priv) |
| 112 | { |
Michal Wajdeczko | a16b431 | 2017-10-04 15:33:25 +0000 | [diff] [blame] | 113 | intel_uc_fw_fini(&dev_priv->guc.fw); |
| 114 | intel_uc_fw_fini(&dev_priv->huc.fw); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 115 | } |
| 116 | |
Michal Wajdeczko | a0c1fe2 | 2017-05-10 12:59:27 +0000 | [diff] [blame] | 117 | static inline i915_reg_t guc_send_reg(struct intel_guc *guc, u32 i) |
| 118 | { |
| 119 | GEM_BUG_ON(!guc->send_regs.base); |
| 120 | GEM_BUG_ON(!guc->send_regs.count); |
| 121 | GEM_BUG_ON(i >= guc->send_regs.count); |
| 122 | |
| 123 | return _MMIO(guc->send_regs.base + 4 * i); |
| 124 | } |
| 125 | |
| 126 | static void guc_init_send_regs(struct intel_guc *guc) |
| 127 | { |
| 128 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
| 129 | enum forcewake_domains fw_domains = 0; |
| 130 | unsigned int i; |
| 131 | |
| 132 | guc->send_regs.base = i915_mmio_reg_offset(SOFT_SCRATCH(0)); |
| 133 | guc->send_regs.count = SOFT_SCRATCH_COUNT - 1; |
| 134 | |
| 135 | for (i = 0; i < guc->send_regs.count; i++) { |
| 136 | fw_domains |= intel_uncore_forcewake_for_reg(dev_priv, |
| 137 | guc_send_reg(guc, i), |
| 138 | FW_REG_READ | FW_REG_WRITE); |
| 139 | } |
| 140 | guc->send_regs.fw_domains = fw_domains; |
| 141 | } |
| 142 | |
Sagar Arun Kamble | 1fc556f | 2017-10-04 15:33:24 +0000 | [diff] [blame] | 143 | /** |
| 144 | * intel_uc_init_mmio - setup uC MMIO access |
| 145 | * |
| 146 | * @dev_priv: device private |
| 147 | * |
| 148 | * Setup minimal state necessary for MMIO accesses later in the |
| 149 | * initialization sequence. |
| 150 | */ |
| 151 | void intel_uc_init_mmio(struct drm_i915_private *dev_priv) |
| 152 | { |
| 153 | guc_init_send_regs(&dev_priv->guc); |
| 154 | } |
| 155 | |
Daniele Ceraolo Spurio | ac58d2a | 2017-05-22 10:50:28 -0700 | [diff] [blame] | 156 | static void guc_capture_load_err_log(struct intel_guc *guc) |
| 157 | { |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 158 | if (!guc->log.vma || i915_modparams.guc_log_level < 0) |
Daniele Ceraolo Spurio | ac58d2a | 2017-05-22 10:50:28 -0700 | [diff] [blame] | 159 | return; |
| 160 | |
| 161 | if (!guc->load_err_log) |
| 162 | guc->load_err_log = i915_gem_object_get(guc->log.vma->obj); |
| 163 | |
| 164 | return; |
| 165 | } |
| 166 | |
| 167 | static void guc_free_load_err_log(struct intel_guc *guc) |
| 168 | { |
| 169 | if (guc->load_err_log) |
| 170 | i915_gem_object_put(guc->load_err_log); |
| 171 | } |
| 172 | |
Michal Wajdeczko | 789a625 | 2017-05-02 10:32:42 +0000 | [diff] [blame] | 173 | static int guc_enable_communication(struct intel_guc *guc) |
| 174 | { |
Michal Wajdeczko | f8a58d6 | 2017-05-26 11:13:25 +0000 | [diff] [blame] | 175 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
| 176 | |
Michal Wajdeczko | f8a58d6 | 2017-05-26 11:13:25 +0000 | [diff] [blame] | 177 | if (HAS_GUC_CT(dev_priv)) |
| 178 | return intel_guc_enable_ct(guc); |
| 179 | |
Michal Wajdeczko | 789a625 | 2017-05-02 10:32:42 +0000 | [diff] [blame] | 180 | guc->send = intel_guc_send_mmio; |
| 181 | return 0; |
| 182 | } |
| 183 | |
| 184 | static void guc_disable_communication(struct intel_guc *guc) |
| 185 | { |
Michal Wajdeczko | f8a58d6 | 2017-05-26 11:13:25 +0000 | [diff] [blame] | 186 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
| 187 | |
| 188 | if (HAS_GUC_CT(dev_priv)) |
| 189 | intel_guc_disable_ct(guc); |
| 190 | |
Michal Wajdeczko | 789a625 | 2017-05-02 10:32:42 +0000 | [diff] [blame] | 191 | guc->send = intel_guc_send_nop; |
| 192 | } |
| 193 | |
Sagar Arun Kamble | 9a2cbf2 | 2017-09-26 12:47:16 +0530 | [diff] [blame] | 194 | /** |
| 195 | * intel_guc_auth_huc() - Send action to GuC to authenticate HuC ucode |
| 196 | * @guc: intel_guc structure |
| 197 | * @rsa_offset: rsa offset w.r.t ggtt base of huc vma |
| 198 | * |
| 199 | * Triggers a HuC firmware authentication request to the GuC via intel_guc_send |
| 200 | * INTEL_GUC_ACTION_AUTHENTICATE_HUC interface. This function is invoked by |
| 201 | * intel_huc_auth(). |
| 202 | * |
| 203 | * Return: non-zero code on error |
| 204 | */ |
| 205 | int intel_guc_auth_huc(struct intel_guc *guc, u32 rsa_offset) |
| 206 | { |
| 207 | u32 action[] = { |
| 208 | INTEL_GUC_ACTION_AUTHENTICATE_HUC, |
| 209 | rsa_offset |
| 210 | }; |
| 211 | |
| 212 | return intel_guc_send(guc, action, ARRAY_SIZE(action)); |
| 213 | } |
| 214 | |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 215 | int intel_uc_init_hw(struct drm_i915_private *dev_priv) |
| 216 | { |
Michal Wajdeczko | 789a625 | 2017-05-02 10:32:42 +0000 | [diff] [blame] | 217 | struct intel_guc *guc = &dev_priv->guc; |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 218 | int ret, attempts; |
| 219 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 220 | if (!i915_modparams.enable_guc_loading) |
Oscar Mateo | b899140 | 2017-03-28 09:53:47 -0700 | [diff] [blame] | 221 | return 0; |
| 222 | |
Michal Wajdeczko | 789a625 | 2017-05-02 10:32:42 +0000 | [diff] [blame] | 223 | guc_disable_communication(guc); |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 224 | gen9_reset_guc_interrupts(dev_priv); |
| 225 | |
| 226 | /* We need to notify the guc whenever we change the GGTT */ |
| 227 | i915_ggtt_enable_guc(dev_priv); |
| 228 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 229 | if (i915_modparams.enable_guc_submission) { |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 230 | /* |
| 231 | * This is stuff we need to have available at fw load time |
| 232 | * if we are planning to enable submission later |
| 233 | */ |
| 234 | ret = i915_guc_submission_init(dev_priv); |
| 235 | if (ret) |
| 236 | goto err_guc; |
| 237 | } |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 238 | |
daniele.ceraolospurio@intel.com | 13f6c71 | 2017-04-06 17:18:52 -0700 | [diff] [blame] | 239 | /* init WOPCM */ |
| 240 | I915_WRITE(GUC_WOPCM_SIZE, intel_guc_wopcm_size(dev_priv)); |
| 241 | I915_WRITE(DMA_GUC_WOPCM_OFFSET, |
| 242 | GUC_WOPCM_OFFSET_VALUE | HUC_LOADING_AGENT_GUC); |
| 243 | |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 244 | /* WaEnableuKernelHeaderValidFix:skl */ |
| 245 | /* WaEnableGuCBootHashCheckNotSet:skl,bxt,kbl */ |
| 246 | if (IS_GEN9(dev_priv)) |
| 247 | attempts = 3; |
| 248 | else |
| 249 | attempts = 1; |
| 250 | |
| 251 | while (attempts--) { |
| 252 | /* |
| 253 | * Always reset the GuC just before (re)loading, so |
| 254 | * that the state and timing are fairly predictable |
| 255 | */ |
| 256 | ret = __intel_uc_reset_hw(dev_priv); |
| 257 | if (ret) |
| 258 | goto err_submission; |
| 259 | |
| 260 | intel_huc_init_hw(&dev_priv->huc); |
| 261 | ret = intel_guc_init_hw(&dev_priv->guc); |
| 262 | if (ret == 0 || ret != -EAGAIN) |
| 263 | break; |
| 264 | |
| 265 | DRM_DEBUG_DRIVER("GuC fw load failed: %d; will reset and " |
| 266 | "retry %d more time(s)\n", ret, attempts); |
| 267 | } |
| 268 | |
| 269 | /* Did we succeded or run out of retries? */ |
| 270 | if (ret) |
Daniele Ceraolo Spurio | ac58d2a | 2017-05-22 10:50:28 -0700 | [diff] [blame] | 271 | goto err_log_capture; |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 272 | |
Michal Wajdeczko | 789a625 | 2017-05-02 10:32:42 +0000 | [diff] [blame] | 273 | ret = guc_enable_communication(guc); |
| 274 | if (ret) |
Daniele Ceraolo Spurio | ac58d2a | 2017-05-22 10:50:28 -0700 | [diff] [blame] | 275 | goto err_log_capture; |
Michal Wajdeczko | 789a625 | 2017-05-02 10:32:42 +0000 | [diff] [blame] | 276 | |
Sagar Arun Kamble | 9a2cbf2 | 2017-09-26 12:47:16 +0530 | [diff] [blame] | 277 | intel_huc_auth(&dev_priv->huc); |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 278 | if (i915_modparams.enable_guc_submission) { |
| 279 | if (i915_modparams.guc_log_level >= 0) |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 280 | gen9_enable_guc_interrupts(dev_priv); |
| 281 | |
| 282 | ret = i915_guc_submission_enable(dev_priv); |
| 283 | if (ret) |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 284 | goto err_interrupts; |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 285 | } |
| 286 | |
| 287 | return 0; |
| 288 | |
| 289 | /* |
| 290 | * We've failed to load the firmware :( |
| 291 | * |
| 292 | * Decide whether to disable GuC submission and fall back to |
| 293 | * execlist mode, and whether to hide the error by returning |
| 294 | * zero or to return -EIO, which the caller will treat as a |
| 295 | * nonfatal error (i.e. it doesn't prevent driver load, but |
| 296 | * marks the GPU as wedged until reset). |
| 297 | */ |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 298 | err_interrupts: |
Michal Wajdeczko | 789a625 | 2017-05-02 10:32:42 +0000 | [diff] [blame] | 299 | guc_disable_communication(guc); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 300 | gen9_disable_guc_interrupts(dev_priv); |
Daniele Ceraolo Spurio | ac58d2a | 2017-05-22 10:50:28 -0700 | [diff] [blame] | 301 | err_log_capture: |
| 302 | guc_capture_load_err_log(guc); |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 303 | err_submission: |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 304 | if (i915_modparams.enable_guc_submission) |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 305 | i915_guc_submission_fini(dev_priv); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 306 | err_guc: |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 307 | i915_ggtt_disable_guc(dev_priv); |
| 308 | |
| 309 | DRM_ERROR("GuC init failed\n"); |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 310 | if (i915_modparams.enable_guc_loading > 1 || |
| 311 | i915_modparams.enable_guc_submission > 1) |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 312 | ret = -EIO; |
| 313 | else |
| 314 | ret = 0; |
| 315 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 316 | if (i915_modparams.enable_guc_submission) { |
| 317 | i915_modparams.enable_guc_submission = 0; |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 318 | DRM_NOTE("Falling back from GuC submission to execlist mode\n"); |
| 319 | } |
| 320 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 321 | i915_modparams.enable_guc_loading = 0; |
Michel Thierry | c4a8952 | 2017-06-05 10:12:51 -0700 | [diff] [blame] | 322 | DRM_NOTE("GuC firmware loading disabled\n"); |
| 323 | |
Arkadiusz Hiler | 6cd5a72 | 2017-03-14 15:28:11 +0100 | [diff] [blame] | 324 | return ret; |
| 325 | } |
| 326 | |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 327 | void intel_uc_fini_hw(struct drm_i915_private *dev_priv) |
| 328 | { |
Michel Thierry | c4a8952 | 2017-06-05 10:12:51 -0700 | [diff] [blame] | 329 | guc_free_load_err_log(&dev_priv->guc); |
| 330 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 331 | if (!i915_modparams.enable_guc_loading) |
Oscar Mateo | b899140 | 2017-03-28 09:53:47 -0700 | [diff] [blame] | 332 | return; |
| 333 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 334 | if (i915_modparams.enable_guc_submission) |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 335 | i915_guc_submission_disable(dev_priv); |
Michal Wajdeczko | 2f64085 | 2017-05-26 11:13:24 +0000 | [diff] [blame] | 336 | |
| 337 | guc_disable_communication(&dev_priv->guc); |
| 338 | |
Michal Wajdeczko | 4f044a8 | 2017-09-19 19:38:44 +0000 | [diff] [blame] | 339 | if (i915_modparams.enable_guc_submission) { |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 340 | gen9_disable_guc_interrupts(dev_priv); |
Oscar Mateo | 397fce8 | 2017-03-22 10:39:52 -0700 | [diff] [blame] | 341 | i915_guc_submission_fini(dev_priv); |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 342 | } |
Michal Wajdeczko | 2f64085 | 2017-05-26 11:13:24 +0000 | [diff] [blame] | 343 | |
Oscar Mateo | 3950bf3 | 2017-03-22 10:39:46 -0700 | [diff] [blame] | 344 | i915_ggtt_disable_guc(dev_priv); |
| 345 | } |
| 346 | |
Michal Wajdeczko | 789a625 | 2017-05-02 10:32:42 +0000 | [diff] [blame] | 347 | int intel_guc_send_nop(struct intel_guc *guc, const u32 *action, u32 len) |
| 348 | { |
| 349 | WARN(1, "Unexpected send: action=%#x\n", *action); |
| 350 | return -ENODEV; |
| 351 | } |
| 352 | |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 353 | /* |
Oscar Mateo | 5e7cd37 | 2017-03-22 10:39:49 -0700 | [diff] [blame] | 354 | * This function implements the MMIO based host to GuC interface. |
| 355 | */ |
| 356 | int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len) |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 357 | { |
| 358 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
| 359 | u32 status; |
| 360 | int i; |
| 361 | int ret; |
| 362 | |
Michal Wajdeczko | a0c1fe2 | 2017-05-10 12:59:27 +0000 | [diff] [blame] | 363 | GEM_BUG_ON(!len); |
| 364 | GEM_BUG_ON(len > guc->send_regs.count); |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 365 | |
Michal Wajdeczko | f8a58d6 | 2017-05-26 11:13:25 +0000 | [diff] [blame] | 366 | /* If CT is available, we expect to use MMIO only during init/fini */ |
| 367 | GEM_BUG_ON(HAS_GUC_CT(dev_priv) && |
| 368 | *action != INTEL_GUC_ACTION_REGISTER_COMMAND_TRANSPORT_BUFFER && |
| 369 | *action != INTEL_GUC_ACTION_DEREGISTER_COMMAND_TRANSPORT_BUFFER); |
| 370 | |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 371 | mutex_lock(&guc->send_mutex); |
Michal Wajdeczko | a0c1fe2 | 2017-05-10 12:59:27 +0000 | [diff] [blame] | 372 | intel_uncore_forcewake_get(dev_priv, guc->send_regs.fw_domains); |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 373 | |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 374 | for (i = 0; i < len; i++) |
Michal Wajdeczko | a0c1fe2 | 2017-05-10 12:59:27 +0000 | [diff] [blame] | 375 | I915_WRITE(guc_send_reg(guc, i), action[i]); |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 376 | |
Michal Wajdeczko | a0c1fe2 | 2017-05-10 12:59:27 +0000 | [diff] [blame] | 377 | POSTING_READ(guc_send_reg(guc, i - 1)); |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 378 | |
Michal Wajdeczko | a03aac4 | 2017-05-10 12:59:26 +0000 | [diff] [blame] | 379 | intel_guc_notify(guc); |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 380 | |
| 381 | /* |
Michal Wajdeczko | bea4e4a | 2017-04-07 16:01:45 +0000 | [diff] [blame] | 382 | * No GuC command should ever take longer than 10ms. |
| 383 | * Fast commands should still complete in 10us. |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 384 | */ |
Michal Wajdeczko | bea4e4a | 2017-04-07 16:01:45 +0000 | [diff] [blame] | 385 | ret = __intel_wait_for_register_fw(dev_priv, |
Michal Wajdeczko | a0c1fe2 | 2017-05-10 12:59:27 +0000 | [diff] [blame] | 386 | guc_send_reg(guc, 0), |
Michal Wajdeczko | bea4e4a | 2017-04-07 16:01:45 +0000 | [diff] [blame] | 387 | INTEL_GUC_RECV_MASK, |
| 388 | INTEL_GUC_RECV_MASK, |
| 389 | 10, 10, &status); |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 390 | if (status != INTEL_GUC_STATUS_SUCCESS) { |
| 391 | /* |
| 392 | * Either the GuC explicitly returned an error (which |
| 393 | * we convert to -EIO here) or no response at all was |
| 394 | * received within the timeout limit (-ETIMEDOUT) |
| 395 | */ |
| 396 | if (ret != -ETIMEDOUT) |
| 397 | ret = -EIO; |
| 398 | |
| 399 | DRM_WARN("INTEL_GUC_SEND: Action 0x%X failed;" |
| 400 | " ret=%d status=0x%08X response=0x%08X\n", |
| 401 | action[0], ret, status, I915_READ(SOFT_SCRATCH(15))); |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 402 | } |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 403 | |
Michal Wajdeczko | a0c1fe2 | 2017-05-10 12:59:27 +0000 | [diff] [blame] | 404 | intel_uncore_forcewake_put(dev_priv, guc->send_regs.fw_domains); |
Arkadiusz Hiler | 2d803c2 | 2016-11-25 18:59:35 +0100 | [diff] [blame] | 405 | mutex_unlock(&guc->send_mutex); |
| 406 | |
| 407 | return ret; |
| 408 | } |
| 409 | |
| 410 | int intel_guc_sample_forcewake(struct intel_guc *guc) |
| 411 | { |
| 412 | struct drm_i915_private *dev_priv = guc_to_i915(guc); |
| 413 | u32 action[2]; |
| 414 | |
| 415 | action[0] = INTEL_GUC_ACTION_SAMPLE_FORCEWAKE; |
| 416 | /* WaRsDisableCoarsePowerGating:skl,bxt */ |
| 417 | if (!intel_enable_rc6() || NEEDS_WaRsDisableCoarsePowerGating(dev_priv)) |
| 418 | action[1] = 0; |
| 419 | else |
| 420 | /* bit 0 and 1 are for Render and Media domain separately */ |
| 421 | action[1] = GUC_FORCEWAKE_RENDER | GUC_FORCEWAKE_MEDIA; |
| 422 | |
| 423 | return intel_guc_send(guc, action, ARRAY_SIZE(action)); |
| 424 | } |