blob: d3d49a09c919a3d372599127a9b8774a0b7767a5 [file] [log] [blame]
Jani Nikula59de0812013-05-22 15:36:16 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
25#include "i915_drv.h"
26#include "intel_drv.h"
27
Jesse Barnesd8228d02013-10-11 12:09:30 -070028/*
29 * IOSF sideband, see VLV2_SidebandMsg_HAS.docx and
30 * VLV_VLV2_PUNIT_HAS_0.8.docx
31 */
Imre Deakcf63e4a2014-05-19 11:41:17 +030032
33/* Standard MMIO read, non-posted */
34#define SB_MRD_NP 0x00
35/* Standard MMIO write, non-posted */
36#define SB_MWR_NP 0x01
37/* Private register read, double-word addressing, non-posted */
38#define SB_CRRDDA_NP 0x06
39/* Private register write, double-word addressing, non-posted */
40#define SB_CRWRDA_NP 0x07
41
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030042static int vlv_sideband_rw(struct drm_i915_private *dev_priv, u32 devfn,
43 u32 port, u32 opcode, u32 addr, u32 *val)
Jani Nikula59de0812013-05-22 15:36:16 +030044{
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030045 u32 cmd, be = 0xf, bar = 0;
Imre Deakcf63e4a2014-05-19 11:41:17 +030046 bool is_read = (opcode == SB_MRD_NP || opcode == SB_CRRDDA_NP);
Jani Nikula59de0812013-05-22 15:36:16 +030047
48 cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) |
49 (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) |
50 (bar << IOSF_BAR_SHIFT);
51
Ville Syrjäläa5805162015-05-26 20:42:30 +030052 WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
Jani Nikula59de0812013-05-22 15:36:16 +030053
Chris Wilson4ce533b2016-06-30 15:33:37 +010054 if (intel_wait_for_register(dev_priv,
55 VLV_IOSF_DOORBELL_REQ, IOSF_SB_BUSY, 0,
56 5)) {
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030057 DRM_DEBUG_DRIVER("IOSF sideband idle wait (%s) timed out\n",
58 is_read ? "read" : "write");
Jani Nikula59de0812013-05-22 15:36:16 +030059 return -EAGAIN;
60 }
61
62 I915_WRITE(VLV_IOSF_ADDR, addr);
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030063 if (!is_read)
Jani Nikula59de0812013-05-22 15:36:16 +030064 I915_WRITE(VLV_IOSF_DATA, *val);
65 I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd);
66
Chris Wilsondfaa2002016-06-30 15:33:38 +010067 if (intel_wait_for_register(dev_priv,
68 VLV_IOSF_DOORBELL_REQ, IOSF_SB_BUSY, 0,
69 5)) {
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030070 DRM_DEBUG_DRIVER("IOSF sideband finish wait (%s) timed out\n",
71 is_read ? "read" : "write");
Jani Nikula59de0812013-05-22 15:36:16 +030072 return -ETIMEDOUT;
73 }
74
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030075 if (is_read)
Jani Nikula59de0812013-05-22 15:36:16 +030076 *val = I915_READ(VLV_IOSF_DATA);
77 I915_WRITE(VLV_IOSF_DATA, 0);
78
79 return 0;
80}
81
Deepak S707b6e32015-01-16 20:42:17 +053082u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr)
Jani Nikula59de0812013-05-22 15:36:16 +030083{
Jani Nikula64936252013-05-22 15:36:20 +030084 u32 val = 0;
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030085
86 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
87
Ville Syrjäläa5805162015-05-26 20:42:30 +030088 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumard180d2b2015-02-05 17:10:56 +053089 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT,
Imre Deakcf63e4a2014-05-19 11:41:17 +030090 SB_CRRDDA_NP, addr, &val);
Ville Syrjäläa5805162015-05-26 20:42:30 +030091 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula5a09ae9f2013-05-22 15:36:17 +030092
Jani Nikula64936252013-05-22 15:36:20 +030093 return val;
Jani Nikula59de0812013-05-22 15:36:16 +030094}
95
Chris Wilson9fcee2f2017-01-26 10:19:19 +000096int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val)
Jani Nikula59de0812013-05-22 15:36:16 +030097{
Chris Wilson9fcee2f2017-01-26 10:19:19 +000098 int err;
99
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300100 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
101
Ville Syrjäläa5805162015-05-26 20:42:30 +0300102 mutex_lock(&dev_priv->sb_lock);
Chris Wilson9fcee2f2017-01-26 10:19:19 +0000103 err = vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT,
104 SB_CRWRDA_NP, addr, &val);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300105 mutex_unlock(&dev_priv->sb_lock);
Chris Wilson9fcee2f2017-01-26 10:19:19 +0000106
107 return err;
Jani Nikula59de0812013-05-22 15:36:16 +0300108}
109
Jesse Barnesf3419152013-11-04 11:52:44 -0800110u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg)
111{
112 u32 val = 0;
113
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530114 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300115 SB_CRRDDA_NP, reg, &val);
Jesse Barnesf3419152013-11-04 11:52:44 -0800116
117 return val;
118}
119
120void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
121{
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530122 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300123 SB_CRWRDA_NP, reg, &val);
Jesse Barnesf3419152013-11-04 11:52:44 -0800124}
125
Jani Nikula64936252013-05-22 15:36:20 +0300126u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr)
Jani Nikula59de0812013-05-22 15:36:16 +0300127{
Jani Nikula64936252013-05-22 15:36:20 +0300128 u32 val = 0;
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300129
130 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
131
Ville Syrjäläa5805162015-05-26 20:42:30 +0300132 mutex_lock(&dev_priv->sb_lock);
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530133 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_NC,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300134 SB_CRRDDA_NP, addr, &val);
Ville Syrjäläa5805162015-05-26 20:42:30 +0300135 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300136
Jani Nikula64936252013-05-22 15:36:20 +0300137 return val;
Jani Nikula59de0812013-05-22 15:36:16 +0300138}
139
Deepak Mdfb19ed2016-02-04 18:55:15 +0200140u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg)
Jani Nikulae9f882a2013-08-27 15:12:14 +0300141{
142 u32 val = 0;
Deepak Mdfb19ed2016-02-04 18:55:15 +0200143 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), port,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300144 SB_CRRDDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300145 return val;
146}
147
Deepak Mdfb19ed2016-02-04 18:55:15 +0200148void vlv_iosf_sb_write(struct drm_i915_private *dev_priv,
149 u8 port, u32 reg, u32 val)
Jani Nikulae9f882a2013-08-27 15:12:14 +0300150{
Deepak Mdfb19ed2016-02-04 18:55:15 +0200151 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), port,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300152 SB_CRWRDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300153}
154
155u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg)
156{
157 u32 val = 0;
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530158 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCK,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300159 SB_CRRDDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300160 return val;
161}
162
163void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
164{
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530165 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCK,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300166 SB_CRWRDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300167}
168
169u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg)
170{
171 u32 val = 0;
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530172 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCU,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300173 SB_CRRDDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300174 return val;
175}
176
177void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
178{
Shobhit Kumard180d2b2015-02-05 17:10:56 +0530179 vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCU,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300180 SB_CRWRDA_NP, reg, &val);
Jani Nikulae9f882a2013-08-27 15:12:14 +0300181}
182
Chon Ming Lee5e69f972013-09-05 20:41:49 +0800183u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg)
Jani Nikula59de0812013-05-22 15:36:16 +0300184{
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300185 u32 val = 0;
Jani Nikula59de0812013-05-22 15:36:16 +0300186
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800187 vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)),
Imre Deakcf63e4a2014-05-19 11:41:17 +0300188 SB_MRD_NP, reg, &val);
Ville Syrjälä0d95e112014-03-31 18:21:27 +0300189
190 /*
191 * FIXME: There might be some registers where all 1's is a valid value,
192 * so ideally we should check the register offset instead...
193 */
194 WARN(val == 0xffffffff, "DPIO read pipe %c reg 0x%x == 0x%x\n",
195 pipe_name(pipe), reg, val);
196
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300197 return val;
Jani Nikula59de0812013-05-22 15:36:16 +0300198}
199
Chon Ming Lee5e69f972013-09-05 20:41:49 +0800200void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val)
Jani Nikula59de0812013-05-22 15:36:16 +0300201{
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800202 vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)),
Imre Deakcf63e4a2014-05-19 11:41:17 +0300203 SB_MWR_NP, reg, &val);
Jani Nikula59de0812013-05-22 15:36:16 +0300204}
205
206/* SBI access */
207u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
208 enum intel_sbi_destination destination)
209{
210 u32 value = 0;
Ville Syrjäläa5805162015-05-26 20:42:30 +0300211 WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
Jani Nikula59de0812013-05-22 15:36:16 +0300212
Chris Wilson564514fd2016-06-30 15:33:39 +0100213 if (intel_wait_for_register(dev_priv,
214 SBI_CTL_STAT, SBI_BUSY, 0,
215 100)) {
Jani Nikula59de0812013-05-22 15:36:16 +0300216 DRM_ERROR("timeout waiting for SBI to become ready\n");
217 return 0;
218 }
219
220 I915_WRITE(SBI_ADDR, (reg << 16));
221
222 if (destination == SBI_ICLK)
223 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
224 else
225 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
226 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
227
Chris Wilson41e8a1e2016-06-30 15:33:40 +0100228 if (intel_wait_for_register(dev_priv,
229 SBI_CTL_STAT,
230 SBI_BUSY | SBI_RESPONSE_FAIL,
231 0,
232 100)) {
Jani Nikula59de0812013-05-22 15:36:16 +0300233 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
234 return 0;
235 }
236
237 return I915_READ(SBI_DATA);
238}
239
240void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
241 enum intel_sbi_destination destination)
242{
243 u32 tmp;
244
Ville Syrjäläa5805162015-05-26 20:42:30 +0300245 WARN_ON(!mutex_is_locked(&dev_priv->sb_lock));
Jani Nikula59de0812013-05-22 15:36:16 +0300246
Chris Wilson84a6e1d2016-06-30 15:33:41 +0100247 if (intel_wait_for_register(dev_priv,
248 SBI_CTL_STAT, SBI_BUSY, 0,
249 100)) {
Jani Nikula59de0812013-05-22 15:36:16 +0300250 DRM_ERROR("timeout waiting for SBI to become ready\n");
251 return;
252 }
253
254 I915_WRITE(SBI_ADDR, (reg << 16));
255 I915_WRITE(SBI_DATA, value);
256
257 if (destination == SBI_ICLK)
258 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
259 else
260 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
261 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
262
Chris Wilsonaaaffb82016-06-30 15:33:42 +0100263 if (intel_wait_for_register(dev_priv,
264 SBI_CTL_STAT,
265 SBI_BUSY | SBI_RESPONSE_FAIL,
266 0,
267 100)) {
Jani Nikula59de0812013-05-22 15:36:16 +0300268 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
269 return;
270 }
271}
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530272
273u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg)
274{
275 u32 val = 0;
Imre Deak42a88e92014-05-19 11:41:18 +0300276 vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRRDDA_NP,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300277 reg, &val);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530278 return val;
279}
280
281void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val)
282{
Imre Deak42a88e92014-05-19 11:41:18 +0300283 vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRWRDA_NP,
Imre Deakcf63e4a2014-05-19 11:41:17 +0300284 reg, &val);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530285}