blob: 0a0281ae35f1afd9c72afc7aad67ca9bece5e6dd [file] [log] [blame]
Mike Marciniszyn77241052015-07-30 15:17:43 -04001/*
Jubin John05d6ac12016-02-14 20:22:17 -08002 * Copyright(c) 2015, 2016 Intel Corporation.
Mike Marciniszyn77241052015-07-30 15:17:43 -04003 *
4 * This file is provided under a dual BSD/GPLv2 license. When using or
5 * redistributing this file, you may do so under either license.
6 *
7 * GPL LICENSE SUMMARY
8 *
Mike Marciniszyn77241052015-07-30 15:17:43 -04009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * BSD LICENSE
19 *
Mike Marciniszyn77241052015-07-30 15:17:43 -040020 * Redistribution and use in source and binary forms, with or without
21 * modification, are permitted provided that the following conditions
22 * are met:
23 *
24 * - Redistributions of source code must retain the above copyright
25 * notice, this list of conditions and the following disclaimer.
26 * - Redistributions in binary form must reproduce the above copyright
27 * notice, this list of conditions and the following disclaimer in
28 * the documentation and/or other materials provided with the
29 * distribution.
30 * - Neither the name of Intel Corporation nor the names of its
31 * contributors may be used to endorse or promote products derived
32 * from this software without specific prior written permission.
33 *
34 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
35 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
36 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
37 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
38 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
39 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
40 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
41 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
42 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
43 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
44 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
45 *
46 */
47#include <linux/mm.h>
48#include <linux/types.h>
49#include <linux/device.h>
50#include <linux/dmapool.h>
51#include <linux/slab.h>
52#include <linux/list.h>
53#include <linux/highmem.h>
54#include <linux/io.h>
55#include <linux/uio.h>
56#include <linux/rbtree.h>
57#include <linux/spinlock.h>
58#include <linux/delay.h>
59#include <linux/kthread.h>
60#include <linux/mmu_context.h>
61#include <linux/module.h>
62#include <linux/vmalloc.h>
63
64#include "hfi.h"
65#include "sdma.h"
66#include "user_sdma.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040067#include "verbs.h" /* for the headers */
68#include "common.h" /* for struct hfi1_tid_info */
69#include "trace.h"
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -080070#include "mmu_rb.h"
Mike Marciniszyn77241052015-07-30 15:17:43 -040071
72static uint hfi1_sdma_comp_ring_size = 128;
73module_param_named(sdma_comp_size, hfi1_sdma_comp_ring_size, uint, S_IRUGO);
74MODULE_PARM_DESC(sdma_comp_size, "Size of User SDMA completion ring. Default: 128");
75
76/* The maximum number of Data io vectors per message/request */
77#define MAX_VECTORS_PER_REQ 8
78/*
79 * Maximum number of packet to send from each message/request
80 * before moving to the next one.
81 */
82#define MAX_PKTS_PER_QUEUE 16
83
84#define num_pages(x) (1 + ((((x) - 1) & PAGE_MASK) >> PAGE_SHIFT))
85
86#define req_opcode(x) \
87 (((x) >> HFI1_SDMA_REQ_OPCODE_SHIFT) & HFI1_SDMA_REQ_OPCODE_MASK)
88#define req_version(x) \
89 (((x) >> HFI1_SDMA_REQ_VERSION_SHIFT) & HFI1_SDMA_REQ_OPCODE_MASK)
90#define req_iovcnt(x) \
91 (((x) >> HFI1_SDMA_REQ_IOVCNT_SHIFT) & HFI1_SDMA_REQ_IOVCNT_MASK)
92
93/* Number of BTH.PSN bits used for sequence number in expected rcvs */
94#define BTH_SEQ_MASK 0x7ffull
95
96/*
97 * Define fields in the KDETH header so we can update the header
98 * template.
99 */
100#define KDETH_OFFSET_SHIFT 0
101#define KDETH_OFFSET_MASK 0x7fff
102#define KDETH_OM_SHIFT 15
103#define KDETH_OM_MASK 0x1
104#define KDETH_TID_SHIFT 16
105#define KDETH_TID_MASK 0x3ff
106#define KDETH_TIDCTRL_SHIFT 26
107#define KDETH_TIDCTRL_MASK 0x3
108#define KDETH_INTR_SHIFT 28
109#define KDETH_INTR_MASK 0x1
110#define KDETH_SH_SHIFT 29
111#define KDETH_SH_MASK 0x1
112#define KDETH_HCRC_UPPER_SHIFT 16
113#define KDETH_HCRC_UPPER_MASK 0xff
114#define KDETH_HCRC_LOWER_SHIFT 24
115#define KDETH_HCRC_LOWER_MASK 0xff
116
117#define PBC2LRH(x) ((((x) & 0xfff) << 2) - 4)
118#define LRH2PBC(x) ((((x) >> 2) + 1) & 0xfff)
119
120#define KDETH_GET(val, field) \
121 (((le32_to_cpu((val))) >> KDETH_##field##_SHIFT) & KDETH_##field##_MASK)
122#define KDETH_SET(dw, field, val) do { \
123 u32 dwval = le32_to_cpu(dw); \
124 dwval &= ~(KDETH_##field##_MASK << KDETH_##field##_SHIFT); \
125 dwval |= (((val) & KDETH_##field##_MASK) << \
126 KDETH_##field##_SHIFT); \
127 dw = cpu_to_le32(dwval); \
128 } while (0)
129
130#define AHG_HEADER_SET(arr, idx, dw, bit, width, value) \
131 do { \
132 if ((idx) < ARRAY_SIZE((arr))) \
133 (arr)[(idx++)] = sdma_build_ahg_descriptor( \
134 (__force u16)(value), (dw), (bit), \
135 (width)); \
136 else \
137 return -ERANGE; \
138 } while (0)
139
140/* KDETH OM multipliers and switch over point */
141#define KDETH_OM_SMALL 4
142#define KDETH_OM_LARGE 64
143#define KDETH_OM_MAX_SIZE (1 << ((KDETH_OM_LARGE / KDETH_OM_SMALL) + 1))
144
145/* Last packet in the request */
Sunny Kumarcb326492015-11-06 10:06:43 +0530146#define TXREQ_FLAGS_REQ_LAST_PKT BIT(0)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400147
148#define SDMA_REQ_IN_USE 0
149#define SDMA_REQ_FOR_THREAD 1
150#define SDMA_REQ_SEND_DONE 2
151#define SDMA_REQ_HAVE_AHG 3
152#define SDMA_REQ_HAS_ERROR 4
153#define SDMA_REQ_DONE_ERROR 5
154
Sunny Kumarcb326492015-11-06 10:06:43 +0530155#define SDMA_PKT_Q_INACTIVE BIT(0)
156#define SDMA_PKT_Q_ACTIVE BIT(1)
157#define SDMA_PKT_Q_DEFERRED BIT(2)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400158
159/*
160 * Maximum retry attempts to submit a TX request
161 * before putting the process to sleep.
162 */
163#define MAX_DEFER_RETRY_COUNT 1
164
165static unsigned initial_pkt_count = 8;
166
167#define SDMA_IOWAIT_TIMEOUT 1000 /* in milliseconds */
168
Mitko Haralanov9565c6a2016-05-19 05:21:18 -0700169struct sdma_mmu_node;
170
Mike Marciniszyn77241052015-07-30 15:17:43 -0400171struct user_sdma_iovec {
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800172 struct list_head list;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400173 struct iovec iov;
174 /* number of pages in this vector */
175 unsigned npages;
176 /* array of pinned pages for this vector */
177 struct page **pages;
Jubin John4d114fd2016-02-14 20:21:43 -0800178 /*
179 * offset into the virtual address space of the vector at
180 * which we last left off.
181 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400182 u64 offset;
Mitko Haralanov9565c6a2016-05-19 05:21:18 -0700183 struct sdma_mmu_node *node;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400184};
185
Bart Van Assched55215c2016-06-03 12:10:37 -0700186#define SDMA_CACHE_NODE_EVICT 0
Mitko Haralanove88c9272016-04-12 10:46:53 -0700187
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -0800188struct sdma_mmu_node {
189 struct mmu_rb_node rb;
Mitko Haralanov5511d782016-03-08 11:15:44 -0800190 struct list_head list;
191 struct hfi1_user_sdma_pkt_q *pq;
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -0800192 atomic_t refcount;
193 struct page **pages;
194 unsigned npages;
Mitko Haralanove88c9272016-04-12 10:46:53 -0700195 unsigned long flags;
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -0800196};
197
Mike Marciniszyn77241052015-07-30 15:17:43 -0400198struct user_sdma_request {
199 struct sdma_req_info info;
200 struct hfi1_user_sdma_pkt_q *pq;
201 struct hfi1_user_sdma_comp_q *cq;
202 /* This is the original header from user space */
203 struct hfi1_pkt_header hdr;
204 /*
205 * Pointer to the SDMA engine for this request.
206 * Since different request could be on different VLs,
207 * each request will need it's own engine pointer.
208 */
209 struct sdma_engine *sde;
210 u8 ahg_idx;
211 u32 ahg[9];
212 /*
213 * KDETH.Offset (Eager) field
214 * We need to remember the initial value so the headers
215 * can be updated properly.
216 */
217 u32 koffset;
218 /*
219 * KDETH.OFFSET (TID) field
220 * The offset can cover multiple packets, depending on the
221 * size of the TID entry.
222 */
223 u32 tidoffset;
224 /*
225 * KDETH.OM
226 * Remember this because the header template always sets it
227 * to 0.
228 */
229 u8 omfactor;
230 /*
Mike Marciniszyn77241052015-07-30 15:17:43 -0400231 * We copy the iovs for this request (based on
232 * info.iovcnt). These are only the data vectors
233 */
234 unsigned data_iovs;
235 /* total length of the data in the request */
236 u32 data_len;
237 /* progress index moving along the iovs array */
238 unsigned iov_idx;
239 struct user_sdma_iovec iovs[MAX_VECTORS_PER_REQ];
240 /* number of elements copied to the tids array */
241 u16 n_tids;
242 /* TID array values copied from the tid_iov vector */
243 u32 *tids;
244 u16 tididx;
245 u32 sent;
246 u64 seqnum;
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800247 u64 seqcomp;
Mitko Haralanovc7cbf2f2016-02-03 14:35:23 -0800248 u64 seqsubmitted;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400249 struct list_head txps;
250 unsigned long flags;
Mitko Haralanova0d40692015-12-08 17:10:13 -0500251 /* status of the last txreq completed */
252 int status;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400253};
254
Mitko Haralanovb9fb63182015-10-26 10:28:37 -0400255/*
256 * A single txreq could span up to 3 physical pages when the MTU
257 * is sufficiently large (> 4K). Each of the IOV pointers also
258 * needs it's own set of flags so the vector has been handled
259 * independently of each other.
260 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400261struct user_sdma_txreq {
262 /* Packet header for the txreq */
263 struct hfi1_pkt_header hdr;
264 struct sdma_txreq txreq;
Mitko Haralanova0d40692015-12-08 17:10:13 -0500265 struct list_head list;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400266 struct user_sdma_request *req;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400267 u16 flags;
268 unsigned busycount;
269 u64 seqnum;
270};
271
272#define SDMA_DBG(req, fmt, ...) \
273 hfi1_cdbg(SDMA, "[%u:%u:%u:%u] " fmt, (req)->pq->dd->unit, \
274 (req)->pq->ctxt, (req)->pq->subctxt, (req)->info.comp_idx, \
275 ##__VA_ARGS__)
276#define SDMA_Q_DBG(pq, fmt, ...) \
277 hfi1_cdbg(SDMA, "[%u:%u:%u] " fmt, (pq)->dd->unit, (pq)->ctxt, \
278 (pq)->subctxt, ##__VA_ARGS__)
279
280static int user_sdma_send_pkts(struct user_sdma_request *, unsigned);
281static int num_user_pages(const struct iovec *);
Mike Marciniszyna545f532016-02-14 12:45:53 -0800282static void user_sdma_txreq_cb(struct sdma_txreq *, int);
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800283static inline void pq_update(struct hfi1_user_sdma_pkt_q *);
284static void user_sdma_free_request(struct user_sdma_request *, bool);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400285static int pin_vector_pages(struct user_sdma_request *,
286 struct user_sdma_iovec *);
Mitko Haralanov849e3e92016-04-12 10:46:16 -0700287static void unpin_vector_pages(struct mm_struct *, struct page **, unsigned,
288 unsigned);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400289static int check_header_template(struct user_sdma_request *,
290 struct hfi1_pkt_header *, u32, u32);
291static int set_txreq_header(struct user_sdma_request *,
292 struct user_sdma_txreq *, u32);
293static int set_txreq_header_ahg(struct user_sdma_request *,
294 struct user_sdma_txreq *, u32);
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800295static inline void set_comp_state(struct hfi1_user_sdma_pkt_q *,
296 struct hfi1_user_sdma_comp_q *,
297 u16, enum hfi1_sdma_comp_state, int);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400298static inline u32 set_pkt_bth_psn(__be32, u8, u32);
299static inline u32 get_lrh_len(struct hfi1_pkt_header, u32 len);
300
301static int defer_packet_queue(
302 struct sdma_engine *,
303 struct iowait *,
304 struct sdma_txreq *,
305 unsigned seq);
306static void activate_packet_queue(struct iowait *, int);
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -0800307static bool sdma_rb_filter(struct mmu_rb_node *, unsigned long, unsigned long);
308static int sdma_rb_insert(struct rb_root *, struct mmu_rb_node *);
Mitko Haralanovf19bd642016-04-12 10:45:57 -0700309static void sdma_rb_remove(struct rb_root *, struct mmu_rb_node *,
310 struct mm_struct *);
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -0800311static int sdma_rb_invalidate(struct rb_root *, struct mmu_rb_node *);
312
313static struct mmu_rb_ops sdma_rb_ops = {
314 .filter = sdma_rb_filter,
315 .insert = sdma_rb_insert,
316 .remove = sdma_rb_remove,
317 .invalidate = sdma_rb_invalidate
318};
Mike Marciniszyn77241052015-07-30 15:17:43 -0400319
Mike Marciniszyn77241052015-07-30 15:17:43 -0400320static int defer_packet_queue(
321 struct sdma_engine *sde,
322 struct iowait *wait,
323 struct sdma_txreq *txreq,
324 unsigned seq)
325{
326 struct hfi1_user_sdma_pkt_q *pq =
327 container_of(wait, struct hfi1_user_sdma_pkt_q, busy);
328 struct hfi1_ibdev *dev = &pq->dd->verbs_dev;
329 struct user_sdma_txreq *tx =
330 container_of(txreq, struct user_sdma_txreq, txreq);
331
332 if (sdma_progress(sde, seq, txreq)) {
333 if (tx->busycount++ < MAX_DEFER_RETRY_COUNT)
334 goto eagain;
335 }
336 /*
337 * We are assuming that if the list is enqueued somewhere, it
338 * is to the dmawait list since that is the only place where
339 * it is supposed to be enqueued.
340 */
341 xchg(&pq->state, SDMA_PKT_Q_DEFERRED);
342 write_seqlock(&dev->iowait_lock);
343 if (list_empty(&pq->busy.list))
344 list_add_tail(&pq->busy.list, &sde->dmawait);
345 write_sequnlock(&dev->iowait_lock);
346 return -EBUSY;
347eagain:
348 return -EAGAIN;
349}
350
351static void activate_packet_queue(struct iowait *wait, int reason)
352{
353 struct hfi1_user_sdma_pkt_q *pq =
354 container_of(wait, struct hfi1_user_sdma_pkt_q, busy);
355 xchg(&pq->state, SDMA_PKT_Q_ACTIVE);
356 wake_up(&wait->wait_dma);
357};
358
359static void sdma_kmem_cache_ctor(void *obj)
360{
Janani Ravichandran16ccad02016-02-25 15:08:17 -0500361 struct user_sdma_txreq *tx = obj;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400362
363 memset(tx, 0, sizeof(*tx));
364}
365
366int hfi1_user_sdma_alloc_queues(struct hfi1_ctxtdata *uctxt, struct file *fp)
367{
Ira Weiny9e10af42015-10-30 18:58:40 -0400368 struct hfi1_filedata *fd;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400369 int ret = 0;
370 unsigned memsize;
371 char buf[64];
372 struct hfi1_devdata *dd;
373 struct hfi1_user_sdma_comp_q *cq;
374 struct hfi1_user_sdma_pkt_q *pq;
375 unsigned long flags;
376
377 if (!uctxt || !fp) {
378 ret = -EBADF;
379 goto done;
380 }
381
Ira Weiny9e10af42015-10-30 18:58:40 -0400382 fd = fp->private_data;
383
Mike Marciniszyn77241052015-07-30 15:17:43 -0400384 if (!hfi1_sdma_comp_ring_size) {
385 ret = -EINVAL;
386 goto done;
387 }
388
389 dd = uctxt->dd;
390
391 pq = kzalloc(sizeof(*pq), GFP_KERNEL);
Alison Schofield806e6e12015-10-12 14:28:36 -0700392 if (!pq)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400393 goto pq_nomem;
Alison Schofield806e6e12015-10-12 14:28:36 -0700394
Mike Marciniszyn77241052015-07-30 15:17:43 -0400395 memsize = sizeof(*pq->reqs) * hfi1_sdma_comp_ring_size;
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800396 pq->reqs = kzalloc(memsize, GFP_KERNEL);
Alison Schofield806e6e12015-10-12 14:28:36 -0700397 if (!pq->reqs)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400398 goto pq_reqs_nomem;
Alison Schofield806e6e12015-10-12 14:28:36 -0700399
Mike Marciniszyn77241052015-07-30 15:17:43 -0400400 INIT_LIST_HEAD(&pq->list);
401 pq->dd = dd;
402 pq->ctxt = uctxt->ctxt;
Ira Weiny9e10af42015-10-30 18:58:40 -0400403 pq->subctxt = fd->subctxt;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400404 pq->n_max_reqs = hfi1_sdma_comp_ring_size;
405 pq->state = SDMA_PKT_Q_INACTIVE;
406 atomic_set(&pq->n_reqs, 0);
Mitko Haralanova0d40692015-12-08 17:10:13 -0500407 init_waitqueue_head(&pq->wait);
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -0800408 pq->sdma_rb_root = RB_ROOT;
Mitko Haralanov5511d782016-03-08 11:15:44 -0800409 INIT_LIST_HEAD(&pq->evict);
410 spin_lock_init(&pq->evict_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400411
412 iowait_init(&pq->busy, 0, NULL, defer_packet_queue,
Mike Marciniszyna545f532016-02-14 12:45:53 -0800413 activate_packet_queue, NULL);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400414 pq->reqidx = 0;
415 snprintf(buf, 64, "txreq-kmem-cache-%u-%u-%u", dd->unit, uctxt->ctxt,
Ira Weiny9e10af42015-10-30 18:58:40 -0400416 fd->subctxt);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400417 pq->txreq_cache = kmem_cache_create(buf,
418 sizeof(struct user_sdma_txreq),
419 L1_CACHE_BYTES,
420 SLAB_HWCACHE_ALIGN,
421 sdma_kmem_cache_ctor);
422 if (!pq->txreq_cache) {
423 dd_dev_err(dd, "[%u] Failed to allocate TxReq cache\n",
424 uctxt->ctxt);
425 goto pq_txreq_nomem;
426 }
Ira Weiny9e10af42015-10-30 18:58:40 -0400427 fd->pq = pq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400428 cq = kzalloc(sizeof(*cq), GFP_KERNEL);
Alison Schofield806e6e12015-10-12 14:28:36 -0700429 if (!cq)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400430 goto cq_nomem;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400431
Amitoj Kaur Chawla84449912016-03-04 22:30:43 +0530432 memsize = PAGE_ALIGN(sizeof(*cq->comps) * hfi1_sdma_comp_ring_size);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400433 cq->comps = vmalloc_user(memsize);
Alison Schofield806e6e12015-10-12 14:28:36 -0700434 if (!cq->comps)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400435 goto cq_comps_nomem;
Alison Schofield806e6e12015-10-12 14:28:36 -0700436
Mike Marciniszyn77241052015-07-30 15:17:43 -0400437 cq->nentries = hfi1_sdma_comp_ring_size;
Ira Weiny9e10af42015-10-30 18:58:40 -0400438 fd->cq = cq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400439
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -0800440 ret = hfi1_mmu_rb_register(&pq->sdma_rb_root, &sdma_rb_ops);
441 if (ret) {
442 dd_dev_err(dd, "Failed to register with MMU %d", ret);
443 goto done;
444 }
445
Mike Marciniszyn77241052015-07-30 15:17:43 -0400446 spin_lock_irqsave(&uctxt->sdma_qlock, flags);
447 list_add(&pq->list, &uctxt->sdma_queues);
448 spin_unlock_irqrestore(&uctxt->sdma_qlock, flags);
449 goto done;
450
451cq_comps_nomem:
452 kfree(cq);
453cq_nomem:
454 kmem_cache_destroy(pq->txreq_cache);
455pq_txreq_nomem:
456 kfree(pq->reqs);
457pq_reqs_nomem:
458 kfree(pq);
Ira Weiny9e10af42015-10-30 18:58:40 -0400459 fd->pq = NULL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400460pq_nomem:
461 ret = -ENOMEM;
462done:
463 return ret;
464}
465
466int hfi1_user_sdma_free_queues(struct hfi1_filedata *fd)
467{
468 struct hfi1_ctxtdata *uctxt = fd->uctxt;
469 struct hfi1_user_sdma_pkt_q *pq;
470 unsigned long flags;
471
472 hfi1_cdbg(SDMA, "[%u:%u:%u] Freeing user SDMA queues", uctxt->dd->unit,
473 uctxt->ctxt, fd->subctxt);
474 pq = fd->pq;
475 if (pq) {
Ira Weiny53445bb2016-07-28 15:21:12 -0400476 hfi1_mmu_rb_unregister(&pq->sdma_rb_root);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400477 spin_lock_irqsave(&uctxt->sdma_qlock, flags);
478 if (!list_empty(&pq->list))
479 list_del_init(&pq->list);
480 spin_unlock_irqrestore(&uctxt->sdma_qlock, flags);
481 iowait_sdma_drain(&pq->busy);
Mitko Haralanova0d40692015-12-08 17:10:13 -0500482 /* Wait until all requests have been freed. */
483 wait_event_interruptible(
484 pq->wait,
485 (ACCESS_ONCE(pq->state) == SDMA_PKT_Q_INACTIVE));
486 kfree(pq->reqs);
Julia Lawalladad44d2015-09-13 14:15:04 +0200487 kmem_cache_destroy(pq->txreq_cache);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400488 kfree(pq);
489 fd->pq = NULL;
490 }
491 if (fd->cq) {
Bhumika Goyala4d7d052016-02-14 20:34:28 +0530492 vfree(fd->cq->comps);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400493 kfree(fd->cq);
494 fd->cq = NULL;
495 }
496 return 0;
497}
498
Jianxin Xiong14833b82016-07-01 16:01:56 -0700499static u8 dlid_to_selector(u16 dlid)
500{
501 static u8 mapping[256];
502 static int initialized;
503 static u8 next;
504 int hash;
505
506 if (!initialized) {
507 memset(mapping, 0xFF, 256);
508 initialized = 1;
509 }
510
511 hash = ((dlid >> 8) ^ dlid) & 0xFF;
512 if (mapping[hash] == 0xFF) {
513 mapping[hash] = next;
514 next = (next + 1) & 0x7F;
515 }
516
517 return mapping[hash];
518}
519
Mike Marciniszyn77241052015-07-30 15:17:43 -0400520int hfi1_user_sdma_process_request(struct file *fp, struct iovec *iovec,
521 unsigned long dim, unsigned long *count)
522{
Dean Luickff4ce9b2016-07-28 12:27:34 -0400523 int ret = 0, i;
Ira Weiny9e10af42015-10-30 18:58:40 -0400524 struct hfi1_filedata *fd = fp->private_data;
525 struct hfi1_ctxtdata *uctxt = fd->uctxt;
526 struct hfi1_user_sdma_pkt_q *pq = fd->pq;
527 struct hfi1_user_sdma_comp_q *cq = fd->cq;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400528 struct hfi1_devdata *dd = pq->dd;
529 unsigned long idx = 0;
530 u8 pcount = initial_pkt_count;
531 struct sdma_req_info info;
532 struct user_sdma_request *req;
533 u8 opcode, sc, vl;
Jianxin Xiongb583faf2016-05-19 05:21:57 -0700534 int req_queued = 0;
Jianxin Xiong14833b82016-07-01 16:01:56 -0700535 u16 dlid;
536 u8 selector;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400537
538 if (iovec[idx].iov_len < sizeof(info) + sizeof(req->hdr)) {
539 hfi1_cdbg(
540 SDMA,
541 "[%u:%u:%u] First vector not big enough for header %lu/%lu",
Ira Weiny9e10af42015-10-30 18:58:40 -0400542 dd->unit, uctxt->ctxt, fd->subctxt,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400543 iovec[idx].iov_len, sizeof(info) + sizeof(req->hdr));
Mitko Haralanovfaa98b82015-12-08 17:10:11 -0500544 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400545 }
546 ret = copy_from_user(&info, iovec[idx].iov_base, sizeof(info));
547 if (ret) {
548 hfi1_cdbg(SDMA, "[%u:%u:%u] Failed to copy info QW (%d)",
Ira Weiny9e10af42015-10-30 18:58:40 -0400549 dd->unit, uctxt->ctxt, fd->subctxt, ret);
Mitko Haralanovfaa98b82015-12-08 17:10:11 -0500550 return -EFAULT;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400551 }
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800552
Ira Weiny9e10af42015-10-30 18:58:40 -0400553 trace_hfi1_sdma_user_reqinfo(dd, uctxt->ctxt, fd->subctxt,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400554 (u16 *)&info);
Dean Luick4fa0d222016-07-28 15:21:14 -0400555
556 if (info.comp_idx >= hfi1_sdma_comp_ring_size) {
557 hfi1_cdbg(SDMA,
558 "[%u:%u:%u:%u] Invalid comp index",
559 dd->unit, uctxt->ctxt, fd->subctxt, info.comp_idx);
560 return -EINVAL;
561 }
562
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800563 if (cq->comps[info.comp_idx].status == QUEUED ||
564 test_bit(SDMA_REQ_IN_USE, &pq->reqs[info.comp_idx].flags)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400565 hfi1_cdbg(SDMA, "[%u:%u:%u] Entry %u is in QUEUED state",
Ira Weiny9e10af42015-10-30 18:58:40 -0400566 dd->unit, uctxt->ctxt, fd->subctxt,
Mike Marciniszyn77241052015-07-30 15:17:43 -0400567 info.comp_idx);
Mitko Haralanovfaa98b82015-12-08 17:10:11 -0500568 return -EBADSLT;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400569 }
570 if (!info.fragsize) {
571 hfi1_cdbg(SDMA,
572 "[%u:%u:%u:%u] Request does not specify fragsize",
Ira Weiny9e10af42015-10-30 18:58:40 -0400573 dd->unit, uctxt->ctxt, fd->subctxt, info.comp_idx);
Mitko Haralanovfaa98b82015-12-08 17:10:11 -0500574 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400575 }
576 /*
577 * We've done all the safety checks that we can up to this point,
578 * "allocate" the request entry.
579 */
580 hfi1_cdbg(SDMA, "[%u:%u:%u] Using req/comp entry %u\n", dd->unit,
Ira Weiny9e10af42015-10-30 18:58:40 -0400581 uctxt->ctxt, fd->subctxt, info.comp_idx);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400582 req = pq->reqs + info.comp_idx;
583 memset(req, 0, sizeof(*req));
584 /* Mark the request as IN_USE before we start filling it in. */
585 set_bit(SDMA_REQ_IN_USE, &req->flags);
586 req->data_iovs = req_iovcnt(info.ctrl) - 1;
587 req->pq = pq;
588 req->cq = cq;
Mitko Haralanova0d40692015-12-08 17:10:13 -0500589 req->status = -1;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400590 INIT_LIST_HEAD(&req->txps);
Mitko Haralanova0d40692015-12-08 17:10:13 -0500591
Mike Marciniszyn77241052015-07-30 15:17:43 -0400592 memcpy(&req->info, &info, sizeof(info));
593
594 if (req_opcode(info.ctrl) == EXPECTED)
595 req->data_iovs--;
596
597 if (!info.npkts || req->data_iovs > MAX_VECTORS_PER_REQ) {
598 SDMA_DBG(req, "Too many vectors (%u/%u)", req->data_iovs,
599 MAX_VECTORS_PER_REQ);
Mitko Haralanovfaa98b82015-12-08 17:10:11 -0500600 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400601 }
602 /* Copy the header from the user buffer */
603 ret = copy_from_user(&req->hdr, iovec[idx].iov_base + sizeof(info),
604 sizeof(req->hdr));
605 if (ret) {
606 SDMA_DBG(req, "Failed to copy header template (%d)", ret);
607 ret = -EFAULT;
608 goto free_req;
609 }
610
611 /* If Static rate control is not enabled, sanitize the header. */
612 if (!HFI1_CAP_IS_USET(STATIC_RATE_CTRL))
613 req->hdr.pbc[2] = 0;
614
615 /* Validate the opcode. Do not trust packets from user space blindly. */
616 opcode = (be32_to_cpu(req->hdr.bth[0]) >> 24) & 0xff;
617 if ((opcode & USER_OPCODE_CHECK_MASK) !=
618 USER_OPCODE_CHECK_VAL) {
619 SDMA_DBG(req, "Invalid opcode (%d)", opcode);
620 ret = -EINVAL;
621 goto free_req;
622 }
623 /*
624 * Validate the vl. Do not trust packets from user space blindly.
625 * VL comes from PBC, SC comes from LRH, and the VL needs to
626 * match the SC look up.
627 */
628 vl = (le16_to_cpu(req->hdr.pbc[0]) >> 12) & 0xF;
629 sc = (((be16_to_cpu(req->hdr.lrh[0]) >> 12) & 0xF) |
630 (((le16_to_cpu(req->hdr.pbc[1]) >> 14) & 0x1) << 4));
631 if (vl >= dd->pport->vls_operational ||
632 vl != sc_to_vlt(dd, sc)) {
633 SDMA_DBG(req, "Invalid SC(%u)/VL(%u)", sc, vl);
634 ret = -EINVAL;
635 goto free_req;
636 }
637
Sebastian Sancheze38d1e42016-04-12 11:22:21 -0700638 /* Checking P_KEY for requests from user-space */
639 if (egress_pkey_check(dd->pport, req->hdr.lrh, req->hdr.bth, sc,
640 PKEY_CHECK_INVALID)) {
641 ret = -EINVAL;
642 goto free_req;
643 }
644
Mike Marciniszyn77241052015-07-30 15:17:43 -0400645 /*
646 * Also should check the BTH.lnh. If it says the next header is GRH then
647 * the RXE parsing will be off and will land in the middle of the KDETH
648 * or miss it entirely.
649 */
650 if ((be16_to_cpu(req->hdr.lrh[0]) & 0x3) == HFI1_LRH_GRH) {
651 SDMA_DBG(req, "User tried to pass in a GRH");
652 ret = -EINVAL;
653 goto free_req;
654 }
655
656 req->koffset = le32_to_cpu(req->hdr.kdeth.swdata[6]);
Jubin John4d114fd2016-02-14 20:21:43 -0800657 /*
658 * Calculate the initial TID offset based on the values of
659 * KDETH.OFFSET and KDETH.OM that are passed in.
660 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400661 req->tidoffset = KDETH_GET(req->hdr.kdeth.ver_tid_offset, OFFSET) *
662 (KDETH_GET(req->hdr.kdeth.ver_tid_offset, OM) ?
663 KDETH_OM_LARGE : KDETH_OM_SMALL);
664 SDMA_DBG(req, "Initial TID offset %u", req->tidoffset);
665 idx++;
666
667 /* Save all the IO vector structures */
Dean Luickff4ce9b2016-07-28 12:27:34 -0400668 for (i = 0; i < req->data_iovs; i++) {
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800669 INIT_LIST_HEAD(&req->iovs[i].list);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400670 memcpy(&req->iovs[i].iov, iovec + idx++, sizeof(struct iovec));
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -0800671 ret = pin_vector_pages(req, &req->iovs[i]);
672 if (ret) {
673 req->status = ret;
674 goto free_req;
675 }
Dean Luickff4ce9b2016-07-28 12:27:34 -0400676 req->data_len += req->iovs[i].iov.iov_len;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400677 }
678 SDMA_DBG(req, "total data length %u", req->data_len);
679
680 if (pcount > req->info.npkts)
681 pcount = req->info.npkts;
682 /*
683 * Copy any TID info
684 * User space will provide the TID info only when the
685 * request type is EXPECTED. This is true even if there is
686 * only one packet in the request and the header is already
687 * setup. The reason for the singular TID case is that the
688 * driver needs to perform safety checks.
689 */
690 if (req_opcode(req->info.ctrl) == EXPECTED) {
691 u16 ntids = iovec[idx].iov_len / sizeof(*req->tids);
692
693 if (!ntids || ntids > MAX_TID_PAIR_ENTRIES) {
694 ret = -EINVAL;
695 goto free_req;
696 }
697 req->tids = kcalloc(ntids, sizeof(*req->tids), GFP_KERNEL);
698 if (!req->tids) {
699 ret = -ENOMEM;
700 goto free_req;
701 }
702 /*
703 * We have to copy all of the tids because they may vary
704 * in size and, therefore, the TID count might not be
705 * equal to the pkt count. However, there is no way to
706 * tell at this point.
707 */
708 ret = copy_from_user(req->tids, iovec[idx].iov_base,
709 ntids * sizeof(*req->tids));
710 if (ret) {
711 SDMA_DBG(req, "Failed to copy %d TIDs (%d)",
712 ntids, ret);
713 ret = -EFAULT;
714 goto free_req;
715 }
716 req->n_tids = ntids;
717 idx++;
718 }
719
Jianxin Xiong14833b82016-07-01 16:01:56 -0700720 dlid = be16_to_cpu(req->hdr.lrh[1]);
721 selector = dlid_to_selector(dlid);
722
Mike Marciniszyn77241052015-07-30 15:17:43 -0400723 /* Have to select the engine */
724 req->sde = sdma_select_engine_vl(dd,
Jianxin Xiong14833b82016-07-01 16:01:56 -0700725 (u32)(uctxt->ctxt + fd->subctxt +
726 selector),
Mike Marciniszyn77241052015-07-30 15:17:43 -0400727 vl);
728 if (!req->sde || !sdma_running(req->sde)) {
729 ret = -ECOMM;
730 goto free_req;
731 }
732
733 /* We don't need an AHG entry if the request contains only one packet */
734 if (req->info.npkts > 1 && HFI1_CAP_IS_USET(SDMA_AHG)) {
735 int ahg = sdma_ahg_alloc(req->sde);
736
737 if (likely(ahg >= 0)) {
738 req->ahg_idx = (u8)ahg;
739 set_bit(SDMA_REQ_HAVE_AHG, &req->flags);
740 }
741 }
742
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800743 set_comp_state(pq, cq, info.comp_idx, QUEUED, 0);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400744 atomic_inc(&pq->n_reqs);
Jianxin Xiongb583faf2016-05-19 05:21:57 -0700745 req_queued = 1;
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800746 /* Send the first N packets in the request to buy us some time */
747 ret = user_sdma_send_pkts(req, pcount);
748 if (unlikely(ret < 0 && ret != -EBUSY)) {
749 req->status = ret;
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800750 goto free_req;
751 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400752
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800753 /*
754 * It is possible that the SDMA engine would have processed all the
755 * submitted packets by the time we get here. Therefore, only set
756 * packet queue state to ACTIVE if there are still uncompleted
757 * requests.
758 */
759 if (atomic_read(&pq->n_reqs))
760 xchg(&pq->state, SDMA_PKT_Q_ACTIVE);
761
762 /*
763 * This is a somewhat blocking send implementation.
764 * The driver will block the caller until all packets of the
765 * request have been submitted to the SDMA engine. However, it
766 * will not wait for send completions.
767 */
768 while (!test_bit(SDMA_REQ_SEND_DONE, &req->flags)) {
769 ret = user_sdma_send_pkts(req, pcount);
770 if (ret < 0) {
771 if (ret != -EBUSY) {
772 req->status = ret;
773 set_bit(SDMA_REQ_DONE_ERROR, &req->flags);
Mitko Haralanova402d6a2016-02-03 14:37:41 -0800774 if (ACCESS_ONCE(req->seqcomp) ==
775 req->seqsubmitted - 1)
776 goto free_req;
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800777 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400778 }
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800779 wait_event_interruptible_timeout(
780 pq->busy.wait_dma,
781 (pq->state == SDMA_PKT_Q_ACTIVE),
782 msecs_to_jiffies(
783 SDMA_IOWAIT_TIMEOUT));
Mike Marciniszyn77241052015-07-30 15:17:43 -0400784 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400785 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400786 *count += idx;
Mitko Haralanova0d40692015-12-08 17:10:13 -0500787 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400788free_req:
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800789 user_sdma_free_request(req, true);
Jianxin Xiongb583faf2016-05-19 05:21:57 -0700790 if (req_queued)
791 pq_update(pq);
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -0800792 set_comp_state(pq, cq, info.comp_idx, ERROR, req->status);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400793 return ret;
794}
795
796static inline u32 compute_data_length(struct user_sdma_request *req,
Jubin John17fb4f22016-02-14 20:21:52 -0800797 struct user_sdma_txreq *tx)
Mike Marciniszyn77241052015-07-30 15:17:43 -0400798{
799 /*
800 * Determine the proper size of the packet data.
801 * The size of the data of the first packet is in the header
802 * template. However, it includes the header and ICRC, which need
803 * to be subtracted.
Ira Weinyc4929802016-07-27 21:08:42 -0400804 * The minimum representable packet data length in a header is 4 bytes,
805 * therefore, when the data length request is less than 4 bytes, there's
806 * only one packet, and the packet data length is equal to that of the
807 * request data length.
Mike Marciniszyn77241052015-07-30 15:17:43 -0400808 * The size of the remaining packets is the minimum of the frag
809 * size (MTU) or remaining data in the request.
810 */
811 u32 len;
812
813 if (!req->seqnum) {
Ira Weinyc4929802016-07-27 21:08:42 -0400814 if (req->data_len < sizeof(u32))
815 len = req->data_len;
816 else
817 len = ((be16_to_cpu(req->hdr.lrh[2]) << 2) -
818 (sizeof(tx->hdr) - 4));
Mike Marciniszyn77241052015-07-30 15:17:43 -0400819 } else if (req_opcode(req->info.ctrl) == EXPECTED) {
820 u32 tidlen = EXP_TID_GET(req->tids[req->tididx], LEN) *
821 PAGE_SIZE;
Jubin John4d114fd2016-02-14 20:21:43 -0800822 /*
823 * Get the data length based on the remaining space in the
824 * TID pair.
825 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400826 len = min(tidlen - req->tidoffset, (u32)req->info.fragsize);
827 /* If we've filled up the TID pair, move to the next one. */
828 if (unlikely(!len) && ++req->tididx < req->n_tids &&
829 req->tids[req->tididx]) {
830 tidlen = EXP_TID_GET(req->tids[req->tididx],
831 LEN) * PAGE_SIZE;
832 req->tidoffset = 0;
833 len = min_t(u32, tidlen, req->info.fragsize);
834 }
Jubin John4d114fd2016-02-14 20:21:43 -0800835 /*
836 * Since the TID pairs map entire pages, make sure that we
Mike Marciniszyn77241052015-07-30 15:17:43 -0400837 * are not going to try to send more data that we have
Jubin John4d114fd2016-02-14 20:21:43 -0800838 * remaining.
839 */
Mike Marciniszyn77241052015-07-30 15:17:43 -0400840 len = min(len, req->data_len - req->sent);
Jubin Johne4909742016-02-14 20:22:00 -0800841 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -0400842 len = min(req->data_len - req->sent, (u32)req->info.fragsize);
Jubin Johne4909742016-02-14 20:22:00 -0800843 }
Mike Marciniszyn77241052015-07-30 15:17:43 -0400844 SDMA_DBG(req, "Data Length = %u", len);
845 return len;
846}
847
Ira Weinyc4929802016-07-27 21:08:42 -0400848static inline u32 pad_len(u32 len)
849{
850 if (len & (sizeof(u32) - 1))
851 len += sizeof(u32) - (len & (sizeof(u32) - 1));
852 return len;
853}
854
Mike Marciniszyn77241052015-07-30 15:17:43 -0400855static inline u32 get_lrh_len(struct hfi1_pkt_header hdr, u32 len)
856{
857 /* (Size of complete header - size of PBC) + 4B ICRC + data length */
858 return ((sizeof(hdr) - sizeof(hdr.pbc)) + 4 + len);
859}
860
861static int user_sdma_send_pkts(struct user_sdma_request *req, unsigned maxpkts)
862{
863 int ret = 0;
864 unsigned npkts = 0;
865 struct user_sdma_txreq *tx = NULL;
866 struct hfi1_user_sdma_pkt_q *pq = NULL;
867 struct user_sdma_iovec *iovec = NULL;
868
Mitko Haralanovfaa98b82015-12-08 17:10:11 -0500869 if (!req->pq)
870 return -EINVAL;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400871
872 pq = req->pq;
873
Mitko Haralanov6a5464f2015-12-08 17:10:12 -0500874 /* If tx completion has reported an error, we are done. */
875 if (test_bit(SDMA_REQ_HAS_ERROR, &req->flags)) {
876 set_bit(SDMA_REQ_DONE_ERROR, &req->flags);
877 return -EFAULT;
878 }
879
Mike Marciniszyn77241052015-07-30 15:17:43 -0400880 /*
881 * Check if we might have sent the entire request already
882 */
883 if (unlikely(req->seqnum == req->info.npkts)) {
884 if (!list_empty(&req->txps))
885 goto dosend;
Mitko Haralanovfaa98b82015-12-08 17:10:11 -0500886 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400887 }
888
889 if (!maxpkts || maxpkts > req->info.npkts - req->seqnum)
890 maxpkts = req->info.npkts - req->seqnum;
891
892 while (npkts < maxpkts) {
893 u32 datalen = 0, queued = 0, data_sent = 0;
894 u64 iov_offset = 0;
895
896 /*
897 * Check whether any of the completions have come back
898 * with errors. If so, we are not going to process any
899 * more packets from this request.
900 */
901 if (test_bit(SDMA_REQ_HAS_ERROR, &req->flags)) {
902 set_bit(SDMA_REQ_DONE_ERROR, &req->flags);
Mitko Haralanovfaa98b82015-12-08 17:10:11 -0500903 return -EFAULT;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400904 }
905
906 tx = kmem_cache_alloc(pq->txreq_cache, GFP_KERNEL);
Mitko Haralanovfaa98b82015-12-08 17:10:11 -0500907 if (!tx)
908 return -ENOMEM;
909
Mike Marciniszyn77241052015-07-30 15:17:43 -0400910 tx->flags = 0;
911 tx->req = req;
912 tx->busycount = 0;
Mitko Haralanova0d40692015-12-08 17:10:13 -0500913 INIT_LIST_HEAD(&tx->list);
Mike Marciniszyn77241052015-07-30 15:17:43 -0400914
915 if (req->seqnum == req->info.npkts - 1)
Mitko Haralanovb9fb63182015-10-26 10:28:37 -0400916 tx->flags |= TXREQ_FLAGS_REQ_LAST_PKT;
Mike Marciniszyn77241052015-07-30 15:17:43 -0400917
918 /*
919 * Calculate the payload size - this is min of the fragment
920 * (MTU) size or the remaining bytes in the request but only
921 * if we have payload data.
922 */
923 if (req->data_len) {
924 iovec = &req->iovs[req->iov_idx];
925 if (ACCESS_ONCE(iovec->offset) == iovec->iov.iov_len) {
926 if (++req->iov_idx == req->data_iovs) {
927 ret = -EFAULT;
928 goto free_txreq;
929 }
930 iovec = &req->iovs[req->iov_idx];
931 WARN_ON(iovec->offset);
932 }
933
Mike Marciniszyn77241052015-07-30 15:17:43 -0400934 datalen = compute_data_length(req, tx);
935 if (!datalen) {
936 SDMA_DBG(req,
937 "Request has data but pkt len is 0");
938 ret = -EFAULT;
939 goto free_tx;
940 }
941 }
942
943 if (test_bit(SDMA_REQ_HAVE_AHG, &req->flags)) {
944 if (!req->seqnum) {
945 u16 pbclen = le16_to_cpu(req->hdr.pbc[0]);
Ira Weinyc4929802016-07-27 21:08:42 -0400946 u32 lrhlen = get_lrh_len(req->hdr,
947 pad_len(datalen));
Mike Marciniszyn77241052015-07-30 15:17:43 -0400948 /*
949 * Copy the request header into the tx header
950 * because the HW needs a cacheline-aligned
951 * address.
952 * This copy can be optimized out if the hdr
953 * member of user_sdma_request were also
954 * cacheline aligned.
955 */
956 memcpy(&tx->hdr, &req->hdr, sizeof(tx->hdr));
957 if (PBC2LRH(pbclen) != lrhlen) {
958 pbclen = (pbclen & 0xf000) |
959 LRH2PBC(lrhlen);
960 tx->hdr.pbc[0] = cpu_to_le16(pbclen);
961 }
962 ret = sdma_txinit_ahg(&tx->txreq,
963 SDMA_TXREQ_F_AHG_COPY,
964 sizeof(tx->hdr) + datalen,
965 req->ahg_idx, 0, NULL, 0,
966 user_sdma_txreq_cb);
967 if (ret)
968 goto free_tx;
969 ret = sdma_txadd_kvaddr(pq->dd, &tx->txreq,
970 &tx->hdr,
971 sizeof(tx->hdr));
972 if (ret)
973 goto free_txreq;
974 } else {
975 int changes;
976
977 changes = set_txreq_header_ahg(req, tx,
978 datalen);
979 if (changes < 0)
980 goto free_tx;
981 sdma_txinit_ahg(&tx->txreq,
982 SDMA_TXREQ_F_USE_AHG,
983 datalen, req->ahg_idx, changes,
984 req->ahg, sizeof(req->hdr),
985 user_sdma_txreq_cb);
986 }
987 } else {
988 ret = sdma_txinit(&tx->txreq, 0, sizeof(req->hdr) +
989 datalen, user_sdma_txreq_cb);
990 if (ret)
991 goto free_tx;
992 /*
993 * Modify the header for this packet. This only needs
994 * to be done if we are not going to use AHG. Otherwise,
995 * the HW will do it based on the changes we gave it
996 * during sdma_txinit_ahg().
997 */
998 ret = set_txreq_header(req, tx, datalen);
999 if (ret)
1000 goto free_txreq;
1001 }
1002
1003 /*
1004 * If the request contains any data vectors, add up to
1005 * fragsize bytes to the descriptor.
1006 */
1007 while (queued < datalen &&
1008 (req->sent + data_sent) < req->data_len) {
1009 unsigned long base, offset;
1010 unsigned pageidx, len;
1011
1012 base = (unsigned long)iovec->iov.iov_base;
Amitoj Kaur Chawla72a5f6a2016-02-20 19:08:02 +05301013 offset = offset_in_page(base + iovec->offset +
1014 iov_offset);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001015 pageidx = (((iovec->offset + iov_offset +
1016 base) - (base & PAGE_MASK)) >> PAGE_SHIFT);
1017 len = offset + req->info.fragsize > PAGE_SIZE ?
1018 PAGE_SIZE - offset : req->info.fragsize;
1019 len = min((datalen - queued), len);
1020 ret = sdma_txadd_page(pq->dd, &tx->txreq,
1021 iovec->pages[pageidx],
1022 offset, len);
1023 if (ret) {
Mitko Haralanova0d40692015-12-08 17:10:13 -05001024 SDMA_DBG(req, "SDMA txreq add page failed %d\n",
1025 ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001026 goto free_txreq;
1027 }
1028 iov_offset += len;
1029 queued += len;
1030 data_sent += len;
1031 if (unlikely(queued < datalen &&
1032 pageidx == iovec->npages &&
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001033 req->iov_idx < req->data_iovs - 1)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001034 iovec->offset += iov_offset;
1035 iovec = &req->iovs[++req->iov_idx];
Mike Marciniszyn77241052015-07-30 15:17:43 -04001036 iov_offset = 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001037 }
1038 }
1039 /*
1040 * The txreq was submitted successfully so we can update
1041 * the counters.
1042 */
1043 req->koffset += datalen;
1044 if (req_opcode(req->info.ctrl) == EXPECTED)
1045 req->tidoffset += datalen;
1046 req->sent += data_sent;
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001047 if (req->data_len)
1048 iovec->offset += iov_offset;
Mitko Haralanovc7cbf2f2016-02-03 14:35:23 -08001049 list_add_tail(&tx->txreq.list, &req->txps);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001050 /*
1051 * It is important to increment this here as it is used to
1052 * generate the BTH.PSN and, therefore, can't be bulk-updated
1053 * outside of the loop.
1054 */
1055 tx->seqnum = req->seqnum++;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001056 npkts++;
1057 }
1058dosend:
1059 ret = sdma_send_txlist(req->sde, &pq->busy, &req->txps);
Mitko Haralanovc7cbf2f2016-02-03 14:35:23 -08001060 if (list_empty(&req->txps)) {
1061 req->seqsubmitted = req->seqnum;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001062 if (req->seqnum == req->info.npkts) {
1063 set_bit(SDMA_REQ_SEND_DONE, &req->flags);
1064 /*
1065 * The txreq has already been submitted to the HW queue
1066 * so we can free the AHG entry now. Corruption will not
1067 * happen due to the sequential manner in which
1068 * descriptors are processed.
1069 */
1070 if (test_bit(SDMA_REQ_HAVE_AHG, &req->flags))
1071 sdma_ahg_free(req->sde, req->ahg_idx);
1072 }
Mitko Haralanovc7cbf2f2016-02-03 14:35:23 -08001073 } else if (ret > 0) {
1074 req->seqsubmitted += ret;
1075 ret = 0;
1076 }
Mitko Haralanovfaa98b82015-12-08 17:10:11 -05001077 return ret;
1078
Mike Marciniszyn77241052015-07-30 15:17:43 -04001079free_txreq:
1080 sdma_txclean(pq->dd, &tx->txreq);
1081free_tx:
1082 kmem_cache_free(pq->txreq_cache, tx);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001083 return ret;
1084}
1085
1086/*
1087 * How many pages in this iovec element?
1088 */
1089static inline int num_user_pages(const struct iovec *iov)
1090{
Jubin John50e5dcb2016-02-14 20:19:41 -08001091 const unsigned long addr = (unsigned long)iov->iov_base;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001092 const unsigned long len = iov->iov_len;
1093 const unsigned long spage = addr & PAGE_MASK;
1094 const unsigned long epage = (addr + len - 1) & PAGE_MASK;
1095
1096 return 1 + ((epage - spage) >> PAGE_SHIFT);
1097}
1098
Mitko Haralanov5511d782016-03-08 11:15:44 -08001099static u32 sdma_cache_evict(struct hfi1_user_sdma_pkt_q *pq, u32 npages)
1100{
1101 u32 cleared = 0;
1102 struct sdma_mmu_node *node, *ptr;
Mitko Haralanove88c9272016-04-12 10:46:53 -07001103 struct list_head to_evict = LIST_HEAD_INIT(to_evict);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001104
Mitko Haralanove88c9272016-04-12 10:46:53 -07001105 spin_lock(&pq->evict_lock);
Mitko Haralanov5511d782016-03-08 11:15:44 -08001106 list_for_each_entry_safe_reverse(node, ptr, &pq->evict, list) {
1107 /* Make sure that no one is still using the node. */
1108 if (!atomic_read(&node->refcount)) {
Mitko Haralanove88c9272016-04-12 10:46:53 -07001109 set_bit(SDMA_CACHE_NODE_EVICT, &node->flags);
1110 list_del_init(&node->list);
1111 list_add(&node->list, &to_evict);
Mitko Haralanov5511d782016-03-08 11:15:44 -08001112 cleared += node->npages;
Mitko Haralanov5511d782016-03-08 11:15:44 -08001113 if (cleared >= npages)
1114 break;
1115 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001116 }
Mitko Haralanove88c9272016-04-12 10:46:53 -07001117 spin_unlock(&pq->evict_lock);
1118
1119 list_for_each_entry_safe(node, ptr, &to_evict, list)
1120 hfi1_mmu_rb_remove(&pq->sdma_rb_root, &node->rb);
1121
Mitko Haralanov5511d782016-03-08 11:15:44 -08001122 return cleared;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001123}
1124
Mike Marciniszyn77241052015-07-30 15:17:43 -04001125static int pin_vector_pages(struct user_sdma_request *req,
Ira Weiny72720dd2016-07-28 12:27:25 -04001126 struct user_sdma_iovec *iovec)
1127{
Mitko Haralanov5511d782016-03-08 11:15:44 -08001128 int ret = 0, pinned, npages, cleared;
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001129 struct page **pages;
1130 struct hfi1_user_sdma_pkt_q *pq = req->pq;
1131 struct sdma_mmu_node *node = NULL;
1132 struct mmu_rb_node *rb_node;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001133
Mitko Haralanovf53af852016-04-12 10:46:47 -07001134 rb_node = hfi1_mmu_rb_extract(&pq->sdma_rb_root,
1135 (unsigned long)iovec->iov.iov_base,
1136 iovec->iov.iov_len);
Mitko Haralanovf19bd642016-04-12 10:45:57 -07001137 if (rb_node && !IS_ERR(rb_node))
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001138 node = container_of(rb_node, struct sdma_mmu_node, rb);
Mitko Haralanovf19bd642016-04-12 10:45:57 -07001139 else
1140 rb_node = NULL;
Mitko Haralanova0d40692015-12-08 17:10:13 -05001141
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001142 if (!node) {
1143 node = kzalloc(sizeof(*node), GFP_KERNEL);
1144 if (!node)
1145 return -ENOMEM;
1146
1147 node->rb.addr = (unsigned long)iovec->iov.iov_base;
Mitko Haralanov5511d782016-03-08 11:15:44 -08001148 node->pq = pq;
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001149 atomic_set(&node->refcount, 0);
Mitko Haralanov5511d782016-03-08 11:15:44 -08001150 INIT_LIST_HEAD(&node->list);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001151 }
Mitko Haralanova0d40692015-12-08 17:10:13 -05001152
Mike Marciniszyn77241052015-07-30 15:17:43 -04001153 npages = num_user_pages(&iovec->iov);
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001154 if (node->npages < npages) {
1155 pages = kcalloc(npages, sizeof(*pages), GFP_KERNEL);
1156 if (!pages) {
1157 SDMA_DBG(req, "Failed page array alloc");
1158 ret = -ENOMEM;
1159 goto bail;
1160 }
1161 memcpy(pages, node->pages, node->npages * sizeof(*pages));
1162
1163 npages -= node->npages;
Mitko Haralanove88c9272016-04-12 10:46:53 -07001164
1165 /*
1166 * If rb_node is NULL, it means that this is brand new node
1167 * and, therefore not on the eviction list.
1168 * If, however, the rb_node is non-NULL, it means that the
1169 * node is already in RB tree and, therefore on the eviction
1170 * list (nodes are unconditionally inserted in the eviction
1171 * list). In that case, we have to remove the node prior to
1172 * calling the eviction function in order to prevent it from
1173 * freeing this node.
1174 */
1175 if (rb_node) {
1176 spin_lock(&pq->evict_lock);
1177 list_del_init(&node->list);
1178 spin_unlock(&pq->evict_lock);
1179 }
Mitko Haralanov5511d782016-03-08 11:15:44 -08001180retry:
1181 if (!hfi1_can_pin_pages(pq->dd, pq->n_locked, npages)) {
Mitko Haralanov5511d782016-03-08 11:15:44 -08001182 cleared = sdma_cache_evict(pq, npages);
Mitko Haralanov5511d782016-03-08 11:15:44 -08001183 if (cleared >= npages)
1184 goto retry;
1185 }
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001186 pinned = hfi1_acquire_user_pages(
1187 ((unsigned long)iovec->iov.iov_base +
1188 (node->npages * PAGE_SIZE)), npages, 0,
1189 pages + node->npages);
1190 if (pinned < 0) {
1191 kfree(pages);
1192 ret = pinned;
1193 goto bail;
1194 }
1195 if (pinned != npages) {
Mitko Haralanov849e3e92016-04-12 10:46:16 -07001196 unpin_vector_pages(current->mm, pages, node->npages,
1197 pinned);
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001198 ret = -EFAULT;
1199 goto bail;
1200 }
1201 kfree(node->pages);
Mitko Haralanovde790932016-04-12 10:46:41 -07001202 node->rb.len = iovec->iov.iov_len;
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001203 node->pages = pages;
1204 node->npages += pinned;
1205 npages = node->npages;
Mitko Haralanov5511d782016-03-08 11:15:44 -08001206 spin_lock(&pq->evict_lock);
Mitko Haralanove88c9272016-04-12 10:46:53 -07001207 list_add(&node->list, &pq->evict);
Mitko Haralanov5511d782016-03-08 11:15:44 -08001208 pq->n_locked += pinned;
1209 spin_unlock(&pq->evict_lock);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001210 }
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001211 iovec->pages = node->pages;
1212 iovec->npages = npages;
Mitko Haralanov9565c6a2016-05-19 05:21:18 -07001213 iovec->node = node;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001214
Mitko Haralanovf53af852016-04-12 10:46:47 -07001215 ret = hfi1_mmu_rb_insert(&req->pq->sdma_rb_root, &node->rb);
1216 if (ret) {
1217 spin_lock(&pq->evict_lock);
1218 if (!list_empty(&node->list))
1219 list_del(&node->list);
1220 pq->n_locked -= node->npages;
1221 spin_unlock(&pq->evict_lock);
1222 goto bail;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001223 }
1224 return 0;
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001225bail:
Mitko Haralanovf53af852016-04-12 10:46:47 -07001226 if (rb_node)
1227 unpin_vector_pages(current->mm, node->pages, 0, node->npages);
1228 kfree(node);
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001229 return ret;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001230}
1231
Mitko Haralanovbd3a8942016-03-08 11:15:33 -08001232static void unpin_vector_pages(struct mm_struct *mm, struct page **pages,
Mitko Haralanov849e3e92016-04-12 10:46:16 -07001233 unsigned start, unsigned npages)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001234{
Ira Weiny639297b2016-07-28 12:27:33 -04001235 hfi1_release_user_pages(mm, pages + start, npages, false);
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001236 kfree(pages);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001237}
1238
1239static int check_header_template(struct user_sdma_request *req,
1240 struct hfi1_pkt_header *hdr, u32 lrhlen,
1241 u32 datalen)
1242{
1243 /*
1244 * Perform safety checks for any type of packet:
1245 * - transfer size is multiple of 64bytes
Ira Weinyc4929802016-07-27 21:08:42 -04001246 * - packet length is multiple of 4 bytes
Mike Marciniszyn77241052015-07-30 15:17:43 -04001247 * - packet length is not larger than MTU size
1248 *
1249 * These checks are only done for the first packet of the
1250 * transfer since the header is "given" to us by user space.
1251 * For the remainder of the packets we compute the values.
1252 */
Ira Weinyc4929802016-07-27 21:08:42 -04001253 if (req->info.fragsize % PIO_BLOCK_SIZE || lrhlen & 0x3 ||
Mike Marciniszyn77241052015-07-30 15:17:43 -04001254 lrhlen > get_lrh_len(*hdr, req->info.fragsize))
1255 return -EINVAL;
1256
1257 if (req_opcode(req->info.ctrl) == EXPECTED) {
1258 /*
1259 * The header is checked only on the first packet. Furthermore,
1260 * we ensure that at least one TID entry is copied when the
1261 * request is submitted. Therefore, we don't have to verify that
1262 * tididx points to something sane.
1263 */
1264 u32 tidval = req->tids[req->tididx],
1265 tidlen = EXP_TID_GET(tidval, LEN) * PAGE_SIZE,
1266 tididx = EXP_TID_GET(tidval, IDX),
1267 tidctrl = EXP_TID_GET(tidval, CTRL),
1268 tidoff;
1269 __le32 kval = hdr->kdeth.ver_tid_offset;
1270
1271 tidoff = KDETH_GET(kval, OFFSET) *
1272 (KDETH_GET(req->hdr.kdeth.ver_tid_offset, OM) ?
1273 KDETH_OM_LARGE : KDETH_OM_SMALL);
1274 /*
1275 * Expected receive packets have the following
1276 * additional checks:
1277 * - offset is not larger than the TID size
1278 * - TIDCtrl values match between header and TID array
1279 * - TID indexes match between header and TID array
1280 */
1281 if ((tidoff + datalen > tidlen) ||
1282 KDETH_GET(kval, TIDCTRL) != tidctrl ||
1283 KDETH_GET(kval, TID) != tididx)
1284 return -EINVAL;
1285 }
1286 return 0;
1287}
1288
1289/*
1290 * Correctly set the BTH.PSN field based on type of
1291 * transfer - eager packets can just increment the PSN but
1292 * expected packets encode generation and sequence in the
1293 * BTH.PSN field so just incrementing will result in errors.
1294 */
1295static inline u32 set_pkt_bth_psn(__be32 bthpsn, u8 expct, u32 frags)
1296{
1297 u32 val = be32_to_cpu(bthpsn),
1298 mask = (HFI1_CAP_IS_KSET(EXTENDED_PSN) ? 0x7fffffffull :
1299 0xffffffull),
1300 psn = val & mask;
1301 if (expct)
1302 psn = (psn & ~BTH_SEQ_MASK) | ((psn + frags) & BTH_SEQ_MASK);
1303 else
1304 psn = psn + frags;
1305 return psn & mask;
1306}
1307
1308static int set_txreq_header(struct user_sdma_request *req,
1309 struct user_sdma_txreq *tx, u32 datalen)
1310{
1311 struct hfi1_user_sdma_pkt_q *pq = req->pq;
1312 struct hfi1_pkt_header *hdr = &tx->hdr;
1313 u16 pbclen;
1314 int ret;
Ira Weinyc4929802016-07-27 21:08:42 -04001315 u32 tidval = 0, lrhlen = get_lrh_len(*hdr, pad_len(datalen));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001316
1317 /* Copy the header template to the request before modification */
1318 memcpy(hdr, &req->hdr, sizeof(*hdr));
1319
1320 /*
1321 * Check if the PBC and LRH length are mismatched. If so
1322 * adjust both in the header.
1323 */
1324 pbclen = le16_to_cpu(hdr->pbc[0]);
1325 if (PBC2LRH(pbclen) != lrhlen) {
1326 pbclen = (pbclen & 0xf000) | LRH2PBC(lrhlen);
1327 hdr->pbc[0] = cpu_to_le16(pbclen);
1328 hdr->lrh[2] = cpu_to_be16(lrhlen >> 2);
1329 /*
1330 * Third packet
1331 * This is the first packet in the sequence that has
1332 * a "static" size that can be used for the rest of
1333 * the packets (besides the last one).
1334 */
1335 if (unlikely(req->seqnum == 2)) {
1336 /*
1337 * From this point on the lengths in both the
1338 * PBC and LRH are the same until the last
1339 * packet.
1340 * Adjust the template so we don't have to update
1341 * every packet
1342 */
1343 req->hdr.pbc[0] = hdr->pbc[0];
1344 req->hdr.lrh[2] = hdr->lrh[2];
1345 }
1346 }
1347 /*
1348 * We only have to modify the header if this is not the
1349 * first packet in the request. Otherwise, we use the
1350 * header given to us.
1351 */
1352 if (unlikely(!req->seqnum)) {
1353 ret = check_header_template(req, hdr, lrhlen, datalen);
1354 if (ret)
1355 return ret;
1356 goto done;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001357 }
1358
1359 hdr->bth[2] = cpu_to_be32(
1360 set_pkt_bth_psn(hdr->bth[2],
1361 (req_opcode(req->info.ctrl) == EXPECTED),
1362 req->seqnum));
1363
1364 /* Set ACK request on last packet */
Mitko Haralanovb9fb63182015-10-26 10:28:37 -04001365 if (unlikely(tx->flags & TXREQ_FLAGS_REQ_LAST_PKT))
Jubin John8638b772016-02-14 20:19:24 -08001366 hdr->bth[2] |= cpu_to_be32(1UL << 31);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001367
1368 /* Set the new offset */
1369 hdr->kdeth.swdata[6] = cpu_to_le32(req->koffset);
1370 /* Expected packets have to fill in the new TID information */
1371 if (req_opcode(req->info.ctrl) == EXPECTED) {
1372 tidval = req->tids[req->tididx];
1373 /*
1374 * If the offset puts us at the end of the current TID,
1375 * advance everything.
1376 */
1377 if ((req->tidoffset) == (EXP_TID_GET(tidval, LEN) *
1378 PAGE_SIZE)) {
1379 req->tidoffset = 0;
Jubin John4d114fd2016-02-14 20:21:43 -08001380 /*
1381 * Since we don't copy all the TIDs, all at once,
1382 * we have to check again.
1383 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001384 if (++req->tididx > req->n_tids - 1 ||
1385 !req->tids[req->tididx]) {
1386 return -EINVAL;
1387 }
1388 tidval = req->tids[req->tididx];
1389 }
1390 req->omfactor = EXP_TID_GET(tidval, LEN) * PAGE_SIZE >=
1391 KDETH_OM_MAX_SIZE ? KDETH_OM_LARGE : KDETH_OM_SMALL;
1392 /* Set KDETH.TIDCtrl based on value for this TID. */
1393 KDETH_SET(hdr->kdeth.ver_tid_offset, TIDCTRL,
1394 EXP_TID_GET(tidval, CTRL));
1395 /* Set KDETH.TID based on value for this TID */
1396 KDETH_SET(hdr->kdeth.ver_tid_offset, TID,
1397 EXP_TID_GET(tidval, IDX));
1398 /* Clear KDETH.SH only on the last packet */
Mitko Haralanovb9fb63182015-10-26 10:28:37 -04001399 if (unlikely(tx->flags & TXREQ_FLAGS_REQ_LAST_PKT))
Mike Marciniszyn77241052015-07-30 15:17:43 -04001400 KDETH_SET(hdr->kdeth.ver_tid_offset, SH, 0);
1401 /*
1402 * Set the KDETH.OFFSET and KDETH.OM based on size of
1403 * transfer.
1404 */
1405 SDMA_DBG(req, "TID offset %ubytes %uunits om%u",
1406 req->tidoffset, req->tidoffset / req->omfactor,
Bart Van Assche55c406482016-06-03 12:11:16 -07001407 req->omfactor != KDETH_OM_SMALL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001408 KDETH_SET(hdr->kdeth.ver_tid_offset, OFFSET,
1409 req->tidoffset / req->omfactor);
1410 KDETH_SET(hdr->kdeth.ver_tid_offset, OM,
Bart Van Assche55c406482016-06-03 12:11:16 -07001411 req->omfactor != KDETH_OM_SMALL);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001412 }
1413done:
1414 trace_hfi1_sdma_user_header(pq->dd, pq->ctxt, pq->subctxt,
1415 req->info.comp_idx, hdr, tidval);
1416 return sdma_txadd_kvaddr(pq->dd, &tx->txreq, hdr, sizeof(*hdr));
1417}
1418
1419static int set_txreq_header_ahg(struct user_sdma_request *req,
1420 struct user_sdma_txreq *tx, u32 len)
1421{
1422 int diff = 0;
1423 struct hfi1_user_sdma_pkt_q *pq = req->pq;
1424 struct hfi1_pkt_header *hdr = &req->hdr;
1425 u16 pbclen = le16_to_cpu(hdr->pbc[0]);
Ira Weinyc4929802016-07-27 21:08:42 -04001426 u32 val32, tidval = 0, lrhlen = get_lrh_len(*hdr, pad_len(len));
Mike Marciniszyn77241052015-07-30 15:17:43 -04001427
1428 if (PBC2LRH(pbclen) != lrhlen) {
1429 /* PBC.PbcLengthDWs */
1430 AHG_HEADER_SET(req->ahg, diff, 0, 0, 12,
1431 cpu_to_le16(LRH2PBC(lrhlen)));
1432 /* LRH.PktLen (we need the full 16 bits due to byte swap) */
1433 AHG_HEADER_SET(req->ahg, diff, 3, 0, 16,
1434 cpu_to_be16(lrhlen >> 2));
1435 }
1436
1437 /*
1438 * Do the common updates
1439 */
1440 /* BTH.PSN and BTH.A */
1441 val32 = (be32_to_cpu(hdr->bth[2]) + req->seqnum) &
1442 (HFI1_CAP_IS_KSET(EXTENDED_PSN) ? 0x7fffffff : 0xffffff);
Mitko Haralanovb9fb63182015-10-26 10:28:37 -04001443 if (unlikely(tx->flags & TXREQ_FLAGS_REQ_LAST_PKT))
Mike Marciniszyn77241052015-07-30 15:17:43 -04001444 val32 |= 1UL << 31;
1445 AHG_HEADER_SET(req->ahg, diff, 6, 0, 16, cpu_to_be16(val32 >> 16));
1446 AHG_HEADER_SET(req->ahg, diff, 6, 16, 16, cpu_to_be16(val32 & 0xffff));
1447 /* KDETH.Offset */
1448 AHG_HEADER_SET(req->ahg, diff, 15, 0, 16,
1449 cpu_to_le16(req->koffset & 0xffff));
1450 AHG_HEADER_SET(req->ahg, diff, 15, 16, 16,
1451 cpu_to_le16(req->koffset >> 16));
1452 if (req_opcode(req->info.ctrl) == EXPECTED) {
1453 __le16 val;
1454
1455 tidval = req->tids[req->tididx];
1456
1457 /*
1458 * If the offset puts us at the end of the current TID,
1459 * advance everything.
1460 */
1461 if ((req->tidoffset) == (EXP_TID_GET(tidval, LEN) *
1462 PAGE_SIZE)) {
1463 req->tidoffset = 0;
Jubin John4d114fd2016-02-14 20:21:43 -08001464 /*
1465 * Since we don't copy all the TIDs, all at once,
1466 * we have to check again.
1467 */
Mike Marciniszyn77241052015-07-30 15:17:43 -04001468 if (++req->tididx > req->n_tids - 1 ||
1469 !req->tids[req->tididx]) {
1470 return -EINVAL;
1471 }
1472 tidval = req->tids[req->tididx];
1473 }
1474 req->omfactor = ((EXP_TID_GET(tidval, LEN) *
1475 PAGE_SIZE) >=
1476 KDETH_OM_MAX_SIZE) ? KDETH_OM_LARGE :
1477 KDETH_OM_SMALL;
1478 /* KDETH.OM and KDETH.OFFSET (TID) */
1479 AHG_HEADER_SET(req->ahg, diff, 7, 0, 16,
1480 ((!!(req->omfactor - KDETH_OM_SMALL)) << 15 |
1481 ((req->tidoffset / req->omfactor) & 0x7fff)));
1482 /* KDETH.TIDCtrl, KDETH.TID */
1483 val = cpu_to_le16(((EXP_TID_GET(tidval, CTRL) & 0x3) << 10) |
1484 (EXP_TID_GET(tidval, IDX) & 0x3ff));
1485 /* Clear KDETH.SH on last packet */
Mitko Haralanovb9fb63182015-10-26 10:28:37 -04001486 if (unlikely(tx->flags & TXREQ_FLAGS_REQ_LAST_PKT)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001487 val |= cpu_to_le16(KDETH_GET(hdr->kdeth.ver_tid_offset,
1488 INTR) >> 16);
1489 val &= cpu_to_le16(~(1U << 13));
1490 AHG_HEADER_SET(req->ahg, diff, 7, 16, 14, val);
Jubin Johne4909742016-02-14 20:22:00 -08001491 } else {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001492 AHG_HEADER_SET(req->ahg, diff, 7, 16, 12, val);
Jubin Johne4909742016-02-14 20:22:00 -08001493 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001494 }
1495
1496 trace_hfi1_sdma_user_header_ahg(pq->dd, pq->ctxt, pq->subctxt,
1497 req->info.comp_idx, req->sde->this_idx,
1498 req->ahg_idx, req->ahg, diff, tidval);
1499 return diff;
1500}
1501
Mitko Haralanova0d40692015-12-08 17:10:13 -05001502/*
1503 * SDMA tx request completion callback. Called when the SDMA progress
1504 * state machine gets notification that the SDMA descriptors for this
1505 * tx request have been processed by the DMA engine. Called in
1506 * interrupt context.
1507 */
Mike Marciniszyna545f532016-02-14 12:45:53 -08001508static void user_sdma_txreq_cb(struct sdma_txreq *txreq, int status)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001509{
1510 struct user_sdma_txreq *tx =
1511 container_of(txreq, struct user_sdma_txreq, txreq);
Mitko Haralanova0d40692015-12-08 17:10:13 -05001512 struct user_sdma_request *req;
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -08001513 struct hfi1_user_sdma_pkt_q *pq;
1514 struct hfi1_user_sdma_comp_q *cq;
1515 u16 idx;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001516
Mitko Haralanova0d40692015-12-08 17:10:13 -05001517 if (!tx->req)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001518 return;
1519
Mitko Haralanova0d40692015-12-08 17:10:13 -05001520 req = tx->req;
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -08001521 pq = req->pq;
1522 cq = req->cq;
Mitko Haralanovb9fb63182015-10-26 10:28:37 -04001523
Mike Marciniszyn77241052015-07-30 15:17:43 -04001524 if (status != SDMA_TXREQ_S_OK) {
Mitko Haralanova0d40692015-12-08 17:10:13 -05001525 SDMA_DBG(req, "SDMA completion with error %d",
1526 status);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001527 set_bit(SDMA_REQ_HAS_ERROR, &req->flags);
Mitko Haralanova0d40692015-12-08 17:10:13 -05001528 }
1529
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -08001530 req->seqcomp = tx->seqnum;
1531 kmem_cache_free(pq->txreq_cache, tx);
1532 tx = NULL;
1533
1534 idx = req->info.comp_idx;
1535 if (req->status == -1 && status == SDMA_TXREQ_S_OK) {
1536 if (req->seqcomp == req->info.npkts - 1) {
1537 req->status = 0;
1538 user_sdma_free_request(req, false);
1539 pq_update(pq);
1540 set_comp_state(pq, cq, idx, COMPLETE, 0);
1541 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001542 } else {
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -08001543 if (status != SDMA_TXREQ_S_OK)
1544 req->status = status;
Mitko Haralanovc7cbf2f2016-02-03 14:35:23 -08001545 if (req->seqcomp == (ACCESS_ONCE(req->seqsubmitted) - 1) &&
1546 (test_bit(SDMA_REQ_SEND_DONE, &req->flags) ||
1547 test_bit(SDMA_REQ_DONE_ERROR, &req->flags))) {
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -08001548 user_sdma_free_request(req, false);
1549 pq_update(pq);
1550 set_comp_state(pq, cq, idx, ERROR, req->status);
1551 }
Mitko Haralanova0d40692015-12-08 17:10:13 -05001552 }
1553}
1554
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -08001555static inline void pq_update(struct hfi1_user_sdma_pkt_q *pq)
Mitko Haralanova0d40692015-12-08 17:10:13 -05001556{
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -08001557 if (atomic_dec_and_test(&pq->n_reqs)) {
Mike Marciniszyn77241052015-07-30 15:17:43 -04001558 xchg(&pq->state, SDMA_PKT_Q_INACTIVE);
Mitko Haralanova0d40692015-12-08 17:10:13 -05001559 wake_up(&pq->wait);
1560 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001561}
1562
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -08001563static void user_sdma_free_request(struct user_sdma_request *req, bool unpin)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001564{
1565 if (!list_empty(&req->txps)) {
1566 struct sdma_txreq *t, *p;
1567
1568 list_for_each_entry_safe(t, p, &req->txps, list) {
1569 struct user_sdma_txreq *tx =
1570 container_of(t, struct user_sdma_txreq, txreq);
1571 list_del_init(&t->list);
1572 sdma_txclean(req->pq->dd, t);
1573 kmem_cache_free(req->pq->txreq_cache, tx);
1574 }
1575 }
1576 if (req->data_iovs) {
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001577 struct sdma_mmu_node *node;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001578 int i;
1579
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001580 for (i = 0; i < req->data_iovs; i++) {
Mitko Haralanov9565c6a2016-05-19 05:21:18 -07001581 node = req->iovs[i].node;
1582 if (!node)
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001583 continue;
1584
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001585 if (unpin)
1586 hfi1_mmu_rb_remove(&req->pq->sdma_rb_root,
1587 &node->rb);
1588 else
1589 atomic_dec(&node->refcount);
1590 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001591 }
Mike Marciniszyn77241052015-07-30 15:17:43 -04001592 kfree(req->tids);
1593 clear_bit(SDMA_REQ_IN_USE, &req->flags);
1594}
1595
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -08001596static inline void set_comp_state(struct hfi1_user_sdma_pkt_q *pq,
1597 struct hfi1_user_sdma_comp_q *cq,
1598 u16 idx, enum hfi1_sdma_comp_state state,
1599 int ret)
Mike Marciniszyn77241052015-07-30 15:17:43 -04001600{
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -08001601 hfi1_cdbg(SDMA, "[%u:%u:%u:%u] Setting completion status %u %d",
1602 pq->dd->unit, pq->ctxt, pq->subctxt, idx, state, ret);
1603 cq->comps[idx].status = state;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001604 if (state == ERROR)
Mitko Haralanov0f2d87d2016-02-03 14:35:06 -08001605 cq->comps[idx].errcode = -ret;
1606 trace_hfi1_sdma_user_completion(pq->dd, pq->ctxt, pq->subctxt,
1607 idx, state, ret);
Mike Marciniszyn77241052015-07-30 15:17:43 -04001608}
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001609
1610static bool sdma_rb_filter(struct mmu_rb_node *node, unsigned long addr,
1611 unsigned long len)
1612{
1613 return (bool)(node->addr == addr);
1614}
1615
1616static int sdma_rb_insert(struct rb_root *root, struct mmu_rb_node *mnode)
1617{
1618 struct sdma_mmu_node *node =
1619 container_of(mnode, struct sdma_mmu_node, rb);
1620
1621 atomic_inc(&node->refcount);
1622 return 0;
1623}
1624
1625static void sdma_rb_remove(struct rb_root *root, struct mmu_rb_node *mnode,
Mitko Haralanovf19bd642016-04-12 10:45:57 -07001626 struct mm_struct *mm)
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001627{
1628 struct sdma_mmu_node *node =
1629 container_of(mnode, struct sdma_mmu_node, rb);
1630
Mitko Haralanov5511d782016-03-08 11:15:44 -08001631 spin_lock(&node->pq->evict_lock);
Mitko Haralanove88c9272016-04-12 10:46:53 -07001632 /*
1633 * We've been called by the MMU notifier but this node has been
1634 * scheduled for eviction. The eviction function will take care
1635 * of freeing this node.
1636 * We have to take the above lock first because we are racing
1637 * against the setting of the bit in the eviction function.
1638 */
1639 if (mm && test_bit(SDMA_CACHE_NODE_EVICT, &node->flags)) {
1640 spin_unlock(&node->pq->evict_lock);
1641 return;
1642 }
1643
Mitko Haralanov4787bc52016-04-12 10:46:23 -07001644 if (!list_empty(&node->list))
1645 list_del(&node->list);
Mitko Haralanov5511d782016-03-08 11:15:44 -08001646 node->pq->n_locked -= node->npages;
1647 spin_unlock(&node->pq->evict_lock);
1648
Mitko Haralanovf19bd642016-04-12 10:45:57 -07001649 /*
1650 * If mm is set, we are being called by the MMU notifier and we
1651 * should not pass a mm_struct to unpin_vector_page(). This is to
1652 * prevent a deadlock when hfi1_release_user_pages() attempts to
1653 * take the mmap_sem, which the MMU notifier has already taken.
1654 */
Mitko Haralanov849e3e92016-04-12 10:46:16 -07001655 unpin_vector_pages(mm ? NULL : current->mm, node->pages, 0,
1656 node->npages);
Mitko Haralanovbd3a8942016-03-08 11:15:33 -08001657 /*
1658 * If called by the MMU notifier, we have to adjust the pinned
1659 * page count ourselves.
1660 */
Mitko Haralanovf19bd642016-04-12 10:45:57 -07001661 if (mm)
1662 mm->pinned_vm -= node->npages;
Mitko Haralanov5cd3a88d2016-03-08 11:15:22 -08001663 kfree(node);
1664}
1665
1666static int sdma_rb_invalidate(struct rb_root *root, struct mmu_rb_node *mnode)
1667{
1668 struct sdma_mmu_node *node =
1669 container_of(mnode, struct sdma_mmu_node, rb);
1670
1671 if (!atomic_read(&node->refcount))
1672 return 1;
1673 return 0;
Mike Marciniszyn77241052015-07-30 15:17:43 -04001674}