blob: 51ac8d1898c18911e03fd492a53a65c82d9599f3 [file] [log] [blame]
Eric Miao14c6b5e2009-03-20 12:50:22 +08001/*
2 * linux/arch/arm/mach-mmp/pxa910.c
3 *
4 * Code specific to PXA910
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Eric Miao14c6b5e2009-03-20 12:50:22 +080010#include <linux/module.h>
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/list.h>
14#include <linux/io.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080015#include <linux/platform_device.h>
Eric Miao14c6b5e2009-03-20 12:50:22 +080016
Haojian Zhuanga03d8b12012-08-04 23:57:38 +080017#include <asm/hardware/cache-tauros2.h>
Eric Miao14c6b5e2009-03-20 12:50:22 +080018#include <asm/mach/time.h>
19#include <mach/addr-map.h>
20#include <mach/regs-apbc.h>
21#include <mach/regs-apmu.h>
22#include <mach/cputype.h>
23#include <mach/irqs.h>
Eric Miao14c6b5e2009-03-20 12:50:22 +080024#include <mach/dma.h>
25#include <mach/mfp.h>
26#include <mach/devices.h>
27
28#include "common.h"
29#include "clock.h"
30
31#define MFPR_VIRT_BASE (APB_VIRT_BASE + 0x1e000)
32
33static struct mfp_addr_map pxa910_mfp_addr_map[] __initdata =
34{
35 MFP_ADDR_X(GPIO0, GPIO54, 0xdc),
36 MFP_ADDR_X(GPIO67, GPIO98, 0x1b8),
37 MFP_ADDR_X(GPIO100, GPIO109, 0x238),
38
39 MFP_ADDR(GPIO123, 0xcc),
40 MFP_ADDR(GPIO124, 0xd0),
41
42 MFP_ADDR(DF_IO0, 0x40),
43 MFP_ADDR(DF_IO1, 0x3c),
44 MFP_ADDR(DF_IO2, 0x38),
45 MFP_ADDR(DF_IO3, 0x34),
46 MFP_ADDR(DF_IO4, 0x30),
47 MFP_ADDR(DF_IO5, 0x2c),
48 MFP_ADDR(DF_IO6, 0x28),
49 MFP_ADDR(DF_IO7, 0x24),
50 MFP_ADDR(DF_IO8, 0x20),
51 MFP_ADDR(DF_IO9, 0x1c),
52 MFP_ADDR(DF_IO10, 0x18),
53 MFP_ADDR(DF_IO11, 0x14),
54 MFP_ADDR(DF_IO12, 0x10),
55 MFP_ADDR(DF_IO13, 0xc),
56 MFP_ADDR(DF_IO14, 0x8),
57 MFP_ADDR(DF_IO15, 0x4),
58
59 MFP_ADDR(DF_nCS0_SM_nCS2, 0x44),
60 MFP_ADDR(DF_nCS1_SM_nCS3, 0x48),
61 MFP_ADDR(SM_nCS0, 0x4c),
62 MFP_ADDR(SM_nCS1, 0x50),
63 MFP_ADDR(DF_WEn, 0x54),
64 MFP_ADDR(DF_REn, 0x58),
65 MFP_ADDR(DF_CLE_SM_OEn, 0x5c),
66 MFP_ADDR(DF_ALE_SM_WEn, 0x60),
67 MFP_ADDR(SM_SCLK, 0x64),
68 MFP_ADDR(DF_RDY0, 0x68),
69 MFP_ADDR(SM_BE0, 0x6c),
70 MFP_ADDR(SM_BE1, 0x70),
71 MFP_ADDR(SM_ADV, 0x74),
72 MFP_ADDR(DF_RDY1, 0x78),
73 MFP_ADDR(SM_ADVMUX, 0x7c),
74 MFP_ADDR(SM_RDY, 0x80),
75
76 MFP_ADDR_X(MMC1_DAT7, MMC1_WP, 0x84),
77
78 MFP_ADDR_END,
79};
80
Eric Miao14c6b5e2009-03-20 12:50:22 +080081void __init pxa910_init_irq(void)
82{
83 icu_init_irq();
Eric Miao14c6b5e2009-03-20 12:50:22 +080084}
85
86/* APB peripheral clocks */
87static APBC_CLK(uart1, PXA910_UART0, 1, 14745600);
88static APBC_CLK(uart2, PXA910_UART1, 1, 14745600);
Eric Miao1a779202009-04-13 15:34:54 +080089static APBC_CLK(twsi0, PXA168_TWSI0, 1, 33000000);
90static APBC_CLK(twsi1, PXA168_TWSI1, 1, 33000000);
Eric Miaoa27ba762009-04-13 18:29:52 +080091static APBC_CLK(pwm1, PXA910_PWM1, 1, 13000000);
92static APBC_CLK(pwm2, PXA910_PWM2, 1, 13000000);
93static APBC_CLK(pwm3, PXA910_PWM3, 1, 13000000);
94static APBC_CLK(pwm4, PXA910_PWM4, 1, 13000000);
Haojian Zhuang389eda12011-10-17 21:26:55 +080095static APBC_CLK(gpio, PXA910_GPIO, 0, 13000000);
Haojian Zhuang4128e272012-02-23 23:37:33 +080096static APBC_CLK(rtc, PXA910_RTC, 8, 32768);
Eric Miao14c6b5e2009-03-20 12:50:22 +080097
Lei Wend204b2c2011-06-21 02:54:18 -070098static APMU_CLK(nand, NAND, 0x19b, 156000000);
cxie47bdba922010-11-23 10:43:22 +080099static APMU_CLK(u2o, USB, 0x1b, 480000000);
Haojian Zhuanga0f266c2009-10-13 15:24:55 +0800100
Eric Miao14c6b5e2009-03-20 12:50:22 +0800101/* device and clock bindings */
102static struct clk_lookup pxa910_clkregs[] = {
103 INIT_CLKREG(&clk_uart1, "pxa2xx-uart.0", NULL),
104 INIT_CLKREG(&clk_uart2, "pxa2xx-uart.1", NULL),
Eric Miao1a779202009-04-13 15:34:54 +0800105 INIT_CLKREG(&clk_twsi0, "pxa2xx-i2c.0", NULL),
106 INIT_CLKREG(&clk_twsi1, "pxa2xx-i2c.1", NULL),
Eric Miaoa27ba762009-04-13 18:29:52 +0800107 INIT_CLKREG(&clk_pwm1, "pxa910-pwm.0", NULL),
108 INIT_CLKREG(&clk_pwm2, "pxa910-pwm.1", NULL),
109 INIT_CLKREG(&clk_pwm3, "pxa910-pwm.2", NULL),
110 INIT_CLKREG(&clk_pwm4, "pxa910-pwm.3", NULL),
Haojian Zhuanga0f266c2009-10-13 15:24:55 +0800111 INIT_CLKREG(&clk_nand, "pxa3xx-nand", NULL),
Haojian Zhuang389eda12011-10-17 21:26:55 +0800112 INIT_CLKREG(&clk_gpio, "pxa-gpio", NULL),
Neil Zhang75b1bdf2012-05-03 14:19:13 +0800113 INIT_CLKREG(&clk_u2o, NULL, "U2OCLK"),
Haojian Zhuang4128e272012-02-23 23:37:33 +0800114 INIT_CLKREG(&clk_rtc, "sa1100-rtc", NULL),
Eric Miao14c6b5e2009-03-20 12:50:22 +0800115};
116
117static int __init pxa910_init(void)
118{
119 if (cpu_is_pxa910()) {
Haojian Zhuanga03d8b12012-08-04 23:57:38 +0800120#ifdef CONFIG_CACHE_TAUROS2
121 tauros2_init(0);
122#endif
Eric Miao14c6b5e2009-03-20 12:50:22 +0800123 mfp_init_base(MFPR_VIRT_BASE);
124 mfp_init_addr(pxa910_mfp_addr_map);
125 pxa_init_dma(IRQ_PXA910_DMA_INT0, 32);
Russell King0a0300d2010-01-12 12:28:00 +0000126 clkdev_add_table(ARRAY_AND_SIZE(pxa910_clkregs));
Eric Miao14c6b5e2009-03-20 12:50:22 +0800127 }
128
129 return 0;
130}
131postcore_initcall(pxa910_init);
132
133/* system timer - clock enabled, 3.25MHz */
134#define TIMER_CLK_RST (APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(3))
135
136static void __init pxa910_timer_init(void)
137{
138 /* reset and configure */
139 __raw_writel(APBC_APBCLK | APBC_RST, APBC_PXA910_TIMERS);
140 __raw_writel(TIMER_CLK_RST, APBC_PXA910_TIMERS);
141
142 timer_init(IRQ_PXA910_AP1_TIMER1);
143}
144
145struct sys_timer pxa910_timer = {
146 .init = pxa910_timer_init,
147};
148
149/* on-chip devices */
150
151/* NOTE: there are totally 3 UARTs on PXA910:
152 *
153 * UART1 - Slow UART (can be used both by AP and CP)
154 * UART2/3 - Fast UART
155 *
156 * To be backward compatible with the legacy FFUART/BTUART/STUART sequence,
157 * they are re-ordered as:
158 *
159 * pxa910_device_uart1 - UART2 as FFUART
160 * pxa910_device_uart2 - UART3 as BTUART
161 *
162 * UART1 is not used by AP for the moment.
163 */
164PXA910_DEVICE(uart1, "pxa2xx-uart", 0, UART2, 0xd4017000, 0x30, 21, 22);
165PXA910_DEVICE(uart2, "pxa2xx-uart", 1, UART3, 0xd4018000, 0x30, 23, 24);
Eric Miao1a779202009-04-13 15:34:54 +0800166PXA910_DEVICE(twsi0, "pxa2xx-i2c", 0, TWSI0, 0xd4011000, 0x28);
167PXA910_DEVICE(twsi1, "pxa2xx-i2c", 1, TWSI1, 0xd4025000, 0x28);
Eric Miaoa27ba762009-04-13 18:29:52 +0800168PXA910_DEVICE(pwm1, "pxa910-pwm", 0, NONE, 0xd401a000, 0x10);
169PXA910_DEVICE(pwm2, "pxa910-pwm", 1, NONE, 0xd401a400, 0x10);
170PXA910_DEVICE(pwm3, "pxa910-pwm", 2, NONE, 0xd401a800, 0x10);
171PXA910_DEVICE(pwm4, "pxa910-pwm", 3, NONE, 0xd401ac00, 0x10);
Haojian Zhuanga0f266c2009-10-13 15:24:55 +0800172PXA910_DEVICE(nand, "pxa3xx-nand", -1, NAND, 0xd4283000, 0x80, 97, 99);
Haojian Zhuang157d2642011-10-17 20:37:52 +0800173
174struct resource pxa910_resource_gpio[] = {
175 {
176 .start = 0xd4019000,
177 .end = 0xd4019fff,
178 .flags = IORESOURCE_MEM,
179 }, {
180 .start = IRQ_PXA910_AP_GPIO,
181 .end = IRQ_PXA910_AP_GPIO,
Haojian Zhuang93413c32012-02-27 10:37:02 +0800182 .name = "gpio_mux",
Haojian Zhuang157d2642011-10-17 20:37:52 +0800183 .flags = IORESOURCE_IRQ,
184 },
185};
186
187struct platform_device pxa910_device_gpio = {
188 .name = "pxa-gpio",
189 .id = -1,
190 .num_resources = ARRAY_SIZE(pxa910_resource_gpio),
191 .resource = pxa910_resource_gpio,
192};
Haojian Zhuang4128e272012-02-23 23:37:33 +0800193
194static struct resource pxa910_resource_rtc[] = {
195 {
196 .start = 0xd4010000,
197 .end = 0xd401003f,
198 .flags = IORESOURCE_MEM,
199 }, {
200 .start = IRQ_PXA910_RTC_INT,
201 .end = IRQ_PXA910_RTC_INT,
202 .name = "rtc 1Hz",
203 .flags = IORESOURCE_IRQ,
204 }, {
205 .start = IRQ_PXA910_RTC_ALARM,
206 .end = IRQ_PXA910_RTC_ALARM,
207 .name = "rtc alarm",
208 .flags = IORESOURCE_IRQ,
209 },
210};
211
212struct platform_device pxa910_device_rtc = {
213 .name = "sa1100-rtc",
214 .id = -1,
215 .num_resources = ARRAY_SIZE(pxa910_resource_rtc),
216 .resource = pxa910_resource_rtc,
217};