blob: 8af363a9af6037487c472fde9e1fe8da70e4bf41 [file] [log] [blame]
Sunil Goutham4863dea2015-05-26 19:20:15 -07001/*
2 * Copyright (C) 2015 Cavium, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of version 2 of the GNU General Public License
6 * as published by the Free Software Foundation.
7 */
8
9#ifndef NIC_H
10#define NIC_H
11
12#include <linux/netdevice.h>
13#include <linux/interrupt.h>
Robert Richterd768b672015-06-02 11:00:18 -070014#include <linux/pci.h>
Sunil Goutham4863dea2015-05-26 19:20:15 -070015#include "thunder_bgx.h"
16
17/* PCI device IDs */
18#define PCI_DEVICE_ID_THUNDER_NIC_PF 0xA01E
19#define PCI_DEVICE_ID_THUNDER_PASS1_NIC_VF 0x0011
20#define PCI_DEVICE_ID_THUNDER_NIC_VF 0xA034
21#define PCI_DEVICE_ID_THUNDER_BGX 0xA026
22
23/* PCI BAR nos */
24#define PCI_CFG_REG_BAR_NUM 0
25#define PCI_MSIX_REG_BAR_NUM 4
26
27/* NIC SRIOV VF count */
28#define MAX_NUM_VFS_SUPPORTED 128
29#define DEFAULT_NUM_VF_ENABLED 8
30
31#define NIC_TNS_BYPASS_MODE 0
32#define NIC_TNS_MODE 1
33
34/* NIC priv flags */
35#define NIC_SRIOV_ENABLED BIT(0)
36
37/* Min/Max packet size */
38#define NIC_HW_MIN_FRS 64
39#define NIC_HW_MAX_FRS 9200 /* 9216 max packet including FCS */
40
41/* Max pkinds */
42#define NIC_MAX_PKIND 16
43
44/* Rx Channels */
45/* Receive channel configuration in TNS bypass mode
46 * Below is configuration in TNS bypass mode
47 * BGX0-LMAC0-CHAN0 - VNIC CHAN0
48 * BGX0-LMAC1-CHAN0 - VNIC CHAN16
49 * ...
50 * BGX1-LMAC0-CHAN0 - VNIC CHAN128
51 * ...
52 * BGX1-LMAC3-CHAN0 - VNIC CHAN174
53 */
54#define NIC_INTF_COUNT 2 /* Interfaces btw VNIC and TNS/BGX */
55#define NIC_CHANS_PER_INF 128
56#define NIC_MAX_CHANS (NIC_INTF_COUNT * NIC_CHANS_PER_INF)
57#define NIC_CPI_COUNT 2048 /* No of channel parse indices */
58
59/* TNS bypass mode: 1-1 mapping between VNIC and BGX:LMAC */
60#define NIC_MAX_BGX MAX_BGX_PER_CN88XX
61#define NIC_CPI_PER_BGX (NIC_CPI_COUNT / NIC_MAX_BGX)
62#define NIC_MAX_CPI_PER_LMAC 64 /* Max when CPI_ALG is IP diffserv */
63#define NIC_RSSI_PER_BGX (NIC_RSSI_COUNT / NIC_MAX_BGX)
64
65/* Tx scheduling */
66#define NIC_MAX_TL4 1024
67#define NIC_MAX_TL4_SHAPERS 256 /* 1 shaper for 4 TL4s */
68#define NIC_MAX_TL3 256
69#define NIC_MAX_TL3_SHAPERS 64 /* 1 shaper for 4 TL3s */
70#define NIC_MAX_TL2 64
71#define NIC_MAX_TL2_SHAPERS 2 /* 1 shaper for 32 TL2s */
72#define NIC_MAX_TL1 2
73
74/* TNS bypass mode */
75#define NIC_TL2_PER_BGX 32
76#define NIC_TL4_PER_BGX (NIC_MAX_TL4 / NIC_MAX_BGX)
77#define NIC_TL4_PER_LMAC (NIC_MAX_TL4 / NIC_CHANS_PER_INF)
78
79/* NIC VF Interrupts */
80#define NICVF_INTR_CQ 0
81#define NICVF_INTR_SQ 1
82#define NICVF_INTR_RBDR 2
83#define NICVF_INTR_PKT_DROP 3
84#define NICVF_INTR_TCP_TIMER 4
85#define NICVF_INTR_MBOX 5
86#define NICVF_INTR_QS_ERR 6
87
88#define NICVF_INTR_CQ_SHIFT 0
89#define NICVF_INTR_SQ_SHIFT 8
90#define NICVF_INTR_RBDR_SHIFT 16
91#define NICVF_INTR_PKT_DROP_SHIFT 20
92#define NICVF_INTR_TCP_TIMER_SHIFT 21
93#define NICVF_INTR_MBOX_SHIFT 22
94#define NICVF_INTR_QS_ERR_SHIFT 23
95
96#define NICVF_INTR_CQ_MASK (0xFF << NICVF_INTR_CQ_SHIFT)
97#define NICVF_INTR_SQ_MASK (0xFF << NICVF_INTR_SQ_SHIFT)
98#define NICVF_INTR_RBDR_MASK (0x03 << NICVF_INTR_RBDR_SHIFT)
99#define NICVF_INTR_PKT_DROP_MASK BIT(NICVF_INTR_PKT_DROP_SHIFT)
100#define NICVF_INTR_TCP_TIMER_MASK BIT(NICVF_INTR_TCP_TIMER_SHIFT)
101#define NICVF_INTR_MBOX_MASK BIT(NICVF_INTR_MBOX_SHIFT)
102#define NICVF_INTR_QS_ERR_MASK BIT(NICVF_INTR_QS_ERR_SHIFT)
103
104/* MSI-X interrupts */
105#define NIC_PF_MSIX_VECTORS 10
106#define NIC_VF_MSIX_VECTORS 20
107
108#define NIC_PF_INTR_ID_ECC0_SBE 0
109#define NIC_PF_INTR_ID_ECC0_DBE 1
110#define NIC_PF_INTR_ID_ECC1_SBE 2
111#define NIC_PF_INTR_ID_ECC1_DBE 3
112#define NIC_PF_INTR_ID_ECC2_SBE 4
113#define NIC_PF_INTR_ID_ECC2_DBE 5
114#define NIC_PF_INTR_ID_ECC3_SBE 6
115#define NIC_PF_INTR_ID_ECC3_DBE 7
116#define NIC_PF_INTR_ID_MBOX0 8
117#define NIC_PF_INTR_ID_MBOX1 9
118
119/* Global timer for CQ timer thresh interrupts
120 * Calculated for SCLK of 700Mhz
121 * value written should be a 1/16th of what is expected
122 *
Sunil Goutham006394a2015-12-02 15:36:15 +0530123 * 1 tick per 0.025usec
Sunil Goutham4863dea2015-05-26 19:20:15 -0700124 */
Sunil Goutham006394a2015-12-02 15:36:15 +0530125#define NICPF_CLK_PER_INT_TICK 1
Sunil Goutham4863dea2015-05-26 19:20:15 -0700126
Sunil Goutham3d7a8aa2015-07-29 16:49:43 +0300127/* Time to wait before we decide that a SQ is stuck.
128 *
129 * Since both pkt rx and tx notifications are done with same CQ,
130 * when packets are being received at very high rate (eg: L2 forwarding)
131 * then freeing transmitted skbs will be delayed and watchdog
132 * will kick in, resetting interface. Hence keeping this value high.
133 */
134#define NICVF_TX_TIMEOUT (50 * HZ)
135
Sunil Goutham4863dea2015-05-26 19:20:15 -0700136struct nicvf_cq_poll {
Sunil Goutham39ad6ee2015-08-30 12:29:14 +0300137 struct nicvf *nicvf;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700138 u8 cq_idx; /* Completion queue index */
139 struct napi_struct napi;
140};
141
142#define NIC_RSSI_COUNT 4096 /* Total no of RSS indices */
143#define NIC_MAX_RSS_HASH_BITS 8
144#define NIC_MAX_RSS_IDR_TBL_SIZE (1 << NIC_MAX_RSS_HASH_BITS)
145#define RSS_HASH_KEY_SIZE 5 /* 320 bit key */
146
147struct nicvf_rss_info {
148 bool enable;
149#define RSS_L2_EXTENDED_HASH_ENA BIT(0)
150#define RSS_IP_HASH_ENA BIT(1)
151#define RSS_TCP_HASH_ENA BIT(2)
152#define RSS_TCP_SYN_DIS BIT(3)
153#define RSS_UDP_HASH_ENA BIT(4)
154#define RSS_L4_EXTENDED_HASH_ENA BIT(5)
155#define RSS_ROCE_ENA BIT(6)
156#define RSS_L3_BI_DIRECTION_ENA BIT(7)
157#define RSS_L4_BI_DIRECTION_ENA BIT(8)
158 u64 cfg;
159 u8 hash_bits;
160 u16 rss_size;
161 u8 ind_tbl[NIC_MAX_RSS_IDR_TBL_SIZE];
162 u64 key[RSS_HASH_KEY_SIZE];
163} ____cacheline_aligned_in_smp;
164
165enum rx_stats_reg_offset {
166 RX_OCTS = 0x0,
167 RX_UCAST = 0x1,
168 RX_BCAST = 0x2,
169 RX_MCAST = 0x3,
170 RX_RED = 0x4,
171 RX_RED_OCTS = 0x5,
172 RX_ORUN = 0x6,
173 RX_ORUN_OCTS = 0x7,
174 RX_FCS = 0x8,
175 RX_L2ERR = 0x9,
176 RX_DRP_BCAST = 0xa,
177 RX_DRP_MCAST = 0xb,
178 RX_DRP_L3BCAST = 0xc,
179 RX_DRP_L3MCAST = 0xd,
180 RX_STATS_ENUM_LAST,
181};
182
183enum tx_stats_reg_offset {
184 TX_OCTS = 0x0,
185 TX_UCAST = 0x1,
186 TX_BCAST = 0x2,
187 TX_MCAST = 0x3,
188 TX_DROP = 0x4,
189 TX_STATS_ENUM_LAST,
190};
191
192struct nicvf_hw_stats {
Sunil Gouthama2dc5de2015-08-30 12:29:10 +0300193 u64 rx_bytes;
194 u64 rx_ucast_frames;
195 u64 rx_bcast_frames;
196 u64 rx_mcast_frames;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700197 u64 rx_fcs_errors;
198 u64 rx_l2_errors;
199 u64 rx_drop_red;
200 u64 rx_drop_red_bytes;
201 u64 rx_drop_overrun;
202 u64 rx_drop_overrun_bytes;
203 u64 rx_drop_bcast;
204 u64 rx_drop_mcast;
205 u64 rx_drop_l3_bcast;
206 u64 rx_drop_l3_mcast;
Sunil Gouthama2dc5de2015-08-30 12:29:10 +0300207 u64 rx_bgx_truncated_pkts;
208 u64 rx_jabber_errs;
209 u64 rx_fcs_errs;
210 u64 rx_bgx_errs;
211 u64 rx_prel2_errs;
212 u64 rx_l2_hdr_malformed;
213 u64 rx_oversize;
214 u64 rx_undersize;
215 u64 rx_l2_len_mismatch;
216 u64 rx_l2_pclp;
217 u64 rx_ip_ver_errs;
218 u64 rx_ip_csum_errs;
219 u64 rx_ip_hdr_malformed;
220 u64 rx_ip_payload_malformed;
221 u64 rx_ip_ttl_errs;
222 u64 rx_l3_pclp;
223 u64 rx_l4_malformed;
224 u64 rx_l4_csum_errs;
225 u64 rx_udp_len_errs;
226 u64 rx_l4_port_errs;
227 u64 rx_tcp_flag_errs;
228 u64 rx_tcp_offset_errs;
229 u64 rx_l4_pclp;
230 u64 rx_truncated_pkts;
231
Sunil Goutham4863dea2015-05-26 19:20:15 -0700232 u64 tx_bytes_ok;
233 u64 tx_ucast_frames_ok;
234 u64 tx_bcast_frames_ok;
235 u64 tx_mcast_frames_ok;
236 u64 tx_drops;
237};
238
239struct nicvf_drv_stats {
240 /* Rx */
241 u64 rx_frames_ok;
242 u64 rx_frames_64;
243 u64 rx_frames_127;
244 u64 rx_frames_255;
245 u64 rx_frames_511;
246 u64 rx_frames_1023;
247 u64 rx_frames_1518;
248 u64 rx_frames_jumbo;
249 u64 rx_drops;
Sunil Gouthama2dc5de2015-08-30 12:29:10 +0300250
Thanneeru Srinivasulua05d4842016-02-11 21:50:21 +0530251 u64 rcv_buffer_alloc_failures;
252
Sunil Goutham4863dea2015-05-26 19:20:15 -0700253 /* Tx */
254 u64 tx_frames_ok;
255 u64 tx_drops;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700256 u64 tx_tso;
Thanneeru Srinivasulua05d4842016-02-11 21:50:21 +0530257 u64 tx_timeout;
Sunil Goutham74840b82015-07-29 16:49:42 +0300258 u64 txq_stop;
259 u64 txq_wake;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700260};
261
262struct nicvf {
Sunil Goutham92dc8762015-08-30 12:29:15 +0300263 struct nicvf *pnicvf;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700264 struct net_device *netdev;
265 struct pci_dev *pdev;
266 u8 vf_id;
267 u8 node;
Sunil Goutham92dc8762015-08-30 12:29:15 +0300268 u8 tns_mode:1;
269 u8 sqs_mode:1;
Sunil Gouthamd77a2382015-08-30 12:29:16 +0300270 u8 loopback_supported:1;
Sunil Goutham40fb5f82015-12-10 13:25:19 +0530271 bool hw_tso;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700272 u16 mtu;
273 struct queue_set *qs;
Sunil Goutham92dc8762015-08-30 12:29:15 +0300274#define MAX_SQS_PER_VF_SINGLE_NODE 5
275#define MAX_SQS_PER_VF 11
276 u8 sqs_id;
277 u8 sqs_count; /* Secondary Qset count */
278 struct nicvf *snicvf[MAX_SQS_PER_VF];
279 u8 rx_queues;
280 u8 tx_queues;
281 u8 max_queues;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700282 void __iomem *reg_base;
283 bool link_up;
284 u8 duplex;
285 u32 speed;
286 struct page *rb_page;
287 u32 rb_page_offset;
288 bool rb_alloc_fail;
289 bool rb_work_scheduled;
290 struct delayed_work rbdr_work;
291 struct tasklet_struct rbdr_task;
292 struct tasklet_struct qs_err_task;
293 struct tasklet_struct cq_task;
294 struct nicvf_cq_poll *napi[8];
295 struct nicvf_rss_info rss_info;
296 u8 cpi_alg;
297 /* Interrupt coalescing settings */
298 u32 cq_coalesce_usecs;
299
300 u32 msg_enable;
Sunil Gouthama2dc5de2015-08-30 12:29:10 +0300301 struct nicvf_hw_stats hw_stats;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700302 struct nicvf_drv_stats drv_stats;
303 struct bgx_stats bgx_stats;
304 struct work_struct reset_task;
305
306 /* MSI-X */
307 bool msix_enabled;
308 u8 num_vec;
309 struct msix_entry msix_entries[NIC_VF_MSIX_VECTORS];
310 char irq_name[NIC_VF_MSIX_VECTORS][20];
311 bool irq_allocated[NIC_VF_MSIX_VECTORS];
312
Sunil Goutham6051cba2015-08-30 12:29:11 +0300313 /* VF <-> PF mailbox communication */
Sunil Goutham4863dea2015-05-26 19:20:15 -0700314 bool pf_acked;
315 bool pf_nacked;
Pavel Fedinbd049a92015-06-23 17:51:06 +0300316 bool set_mac_pending;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700317} ____cacheline_aligned_in_smp;
318
319/* PF <--> VF Mailbox communication
320 * Eight 64bit registers are shared between PF and VF.
321 * Separate set for each VF.
322 * Writing '1' into last register mbx7 means end of message.
323 */
324
325/* PF <--> VF mailbox communication */
326#define NIC_PF_VF_MAILBOX_SIZE 2
327#define NIC_MBOX_MSG_TIMEOUT 2000 /* ms */
328
329/* Mailbox message types */
330#define NIC_MBOX_MSG_READY 0x01 /* Is PF ready to rcv msgs */
331#define NIC_MBOX_MSG_ACK 0x02 /* ACK the message received */
332#define NIC_MBOX_MSG_NACK 0x03 /* NACK the message received */
333#define NIC_MBOX_MSG_QS_CFG 0x04 /* Configure Qset */
334#define NIC_MBOX_MSG_RQ_CFG 0x05 /* Configure receive queue */
335#define NIC_MBOX_MSG_SQ_CFG 0x06 /* Configure Send queue */
336#define NIC_MBOX_MSG_RQ_DROP_CFG 0x07 /* Configure receive queue */
337#define NIC_MBOX_MSG_SET_MAC 0x08 /* Add MAC ID to DMAC filter */
338#define NIC_MBOX_MSG_SET_MAX_FRS 0x09 /* Set max frame size */
339#define NIC_MBOX_MSG_CPI_CFG 0x0A /* Config CPI, RSSI */
340#define NIC_MBOX_MSG_RSS_SIZE 0x0B /* Get RSS indir_tbl size */
341#define NIC_MBOX_MSG_RSS_CFG 0x0C /* Config RSS table */
342#define NIC_MBOX_MSG_RSS_CFG_CONT 0x0D /* RSS config continuation */
343#define NIC_MBOX_MSG_RQ_BP_CFG 0x0E /* RQ backpressure config */
344#define NIC_MBOX_MSG_RQ_SW_SYNC 0x0F /* Flush inflight pkts to RQ */
345#define NIC_MBOX_MSG_BGX_STATS 0x10 /* Get stats from BGX */
346#define NIC_MBOX_MSG_BGX_LINK_CHANGE 0x11 /* BGX:LMAC link status */
Sunil Goutham92dc8762015-08-30 12:29:15 +0300347#define NIC_MBOX_MSG_ALLOC_SQS 0x12 /* Allocate secondary Qset */
348#define NIC_MBOX_MSG_NICVF_PTR 0x13 /* Send nicvf ptr to PF */
349#define NIC_MBOX_MSG_PNICVF_PTR 0x14 /* Get primary qset nicvf ptr */
350#define NIC_MBOX_MSG_SNICVF_PTR 0x15 /* Send sqet nicvf ptr to PVF */
Sunil Gouthamd77a2382015-08-30 12:29:16 +0300351#define NIC_MBOX_MSG_LOOPBACK 0x16 /* Set interface in loopback */
Sunil Goutham92dc8762015-08-30 12:29:15 +0300352#define NIC_MBOX_MSG_CFG_DONE 0xF0 /* VF configuration done */
353#define NIC_MBOX_MSG_SHUTDOWN 0xF1 /* VF is being shutdown */
Sunil Goutham4863dea2015-05-26 19:20:15 -0700354
355struct nic_cfg_msg {
356 u8 msg;
357 u8 vf_id;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700358 u8 node_id;
Sunil Goutham92dc8762015-08-30 12:29:15 +0300359 u8 tns_mode:1;
360 u8 sqs_mode:1;
Sunil Gouthamd77a2382015-08-30 12:29:16 +0300361 u8 loopback_supported:1;
Aleksey Makarove610cb32015-06-02 11:00:21 -0700362 u8 mac_addr[ETH_ALEN];
Sunil Goutham4863dea2015-05-26 19:20:15 -0700363};
364
365/* Qset configuration */
366struct qs_cfg_msg {
367 u8 msg;
368 u8 num;
Sunil Goutham92dc8762015-08-30 12:29:15 +0300369 u8 sqs_count;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700370 u64 cfg;
371};
372
373/* Receive queue configuration */
374struct rq_cfg_msg {
375 u8 msg;
376 u8 qs_num;
377 u8 rq_num;
378 u64 cfg;
379};
380
381/* Send queue configuration */
382struct sq_cfg_msg {
383 u8 msg;
384 u8 qs_num;
385 u8 sq_num;
Sunil Goutham92dc8762015-08-30 12:29:15 +0300386 bool sqs_mode;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700387 u64 cfg;
388};
389
390/* Set VF's MAC address */
391struct set_mac_msg {
392 u8 msg;
393 u8 vf_id;
Aleksey Makarove610cb32015-06-02 11:00:21 -0700394 u8 mac_addr[ETH_ALEN];
Sunil Goutham4863dea2015-05-26 19:20:15 -0700395};
396
397/* Set Maximum frame size */
398struct set_frs_msg {
399 u8 msg;
400 u8 vf_id;
401 u16 max_frs;
402};
403
404/* Set CPI algorithm type */
405struct cpi_cfg_msg {
406 u8 msg;
407 u8 vf_id;
408 u8 rq_cnt;
409 u8 cpi_alg;
410};
411
412/* Get RSS table size */
413struct rss_sz_msg {
414 u8 msg;
415 u8 vf_id;
416 u16 ind_tbl_size;
417};
418
419/* Set RSS configuration */
420struct rss_cfg_msg {
421 u8 msg;
422 u8 vf_id;
423 u8 hash_bits;
424 u8 tbl_len;
425 u8 tbl_offset;
426#define RSS_IND_TBL_LEN_PER_MBX_MSG 8
427 u8 ind_tbl[RSS_IND_TBL_LEN_PER_MBX_MSG];
428};
429
430struct bgx_stats_msg {
431 u8 msg;
432 u8 vf_id;
433 u8 rx;
434 u8 idx;
435 u64 stats;
436};
437
438/* Physical interface link status */
439struct bgx_link_status {
440 u8 msg;
441 u8 link_up;
442 u8 duplex;
443 u32 speed;
444};
445
Sunil Goutham92dc8762015-08-30 12:29:15 +0300446/* Get Extra Qset IDs */
447struct sqs_alloc {
448 u8 msg;
449 u8 vf_id;
450 u8 qs_count;
451};
452
453struct nicvf_ptr {
454 u8 msg;
455 u8 vf_id;
456 bool sqs_mode;
457 u8 sqs_id;
458 u64 nicvf;
459};
460
Sunil Gouthamd77a2382015-08-30 12:29:16 +0300461/* Set interface in loopback mode */
462struct set_loopback {
463 u8 msg;
464 u8 vf_id;
465 bool enable;
466};
467
Sunil Goutham4863dea2015-05-26 19:20:15 -0700468/* 128 bit shared memory between PF and each VF */
469union nic_mbx {
470 struct { u8 msg; } msg;
471 struct nic_cfg_msg nic_cfg;
472 struct qs_cfg_msg qs;
473 struct rq_cfg_msg rq;
474 struct sq_cfg_msg sq;
475 struct set_mac_msg mac;
476 struct set_frs_msg frs;
477 struct cpi_cfg_msg cpi_cfg;
478 struct rss_sz_msg rss_size;
479 struct rss_cfg_msg rss_cfg;
480 struct bgx_stats_msg bgx_stats;
481 struct bgx_link_status link_status;
Sunil Goutham92dc8762015-08-30 12:29:15 +0300482 struct sqs_alloc sqs_alloc;
483 struct nicvf_ptr nicvf;
Sunil Gouthamd77a2382015-08-30 12:29:16 +0300484 struct set_loopback lbk;
Sunil Goutham4863dea2015-05-26 19:20:15 -0700485};
486
Robert Richterd768b672015-06-02 11:00:18 -0700487#define NIC_NODE_ID_MASK 0x03
488#define NIC_NODE_ID_SHIFT 44
489
490static inline int nic_get_node_id(struct pci_dev *pdev)
491{
492 u64 addr = pci_resource_start(pdev, PCI_CFG_REG_BAR_NUM);
493 return ((addr >> NIC_NODE_ID_SHIFT) & NIC_NODE_ID_MASK);
494}
495
Sunil Goutham40fb5f82015-12-10 13:25:19 +0530496static inline bool pass1_silicon(struct pci_dev *pdev)
497{
498 return pdev->revision < 8;
499}
500
Sunil Goutham4863dea2015-05-26 19:20:15 -0700501int nicvf_set_real_num_queues(struct net_device *netdev,
502 int tx_queues, int rx_queues);
503int nicvf_open(struct net_device *netdev);
504int nicvf_stop(struct net_device *netdev);
505int nicvf_send_msg_to_pf(struct nicvf *vf, union nic_mbx *mbx);
Sunil Goutham4863dea2015-05-26 19:20:15 -0700506void nicvf_config_rss(struct nicvf *nic);
507void nicvf_set_rss_key(struct nicvf *nic);
Sunil Goutham4863dea2015-05-26 19:20:15 -0700508void nicvf_set_ethtool_ops(struct net_device *netdev);
509void nicvf_update_stats(struct nicvf *nic);
510void nicvf_update_lmac_stats(struct nicvf *nic);
511
512#endif /* NIC_H */