blob: 0f9052bcec4b7572cb8519f7972294fa716ac51a [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/slab.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010010#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010011#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020012#include <linux/seq_file.h>
13#include <linux/debugfs.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010014
Thomas Gleixner950f9d92008-01-30 13:34:06 +010015#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <asm/processor.h>
17#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080018#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080019#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010020#include <asm/uaccess.h>
21#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010022#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070023#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Ingo Molnar9df84992008-02-04 16:48:09 +010025/*
26 * The current flushing context - we pass it instead of 5 arguments:
27 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010028struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080029 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010030 pgprot_t mask_set;
31 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010032 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080033 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010034 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010035 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080036 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070037 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010038};
39
Suresh Siddhaad5ca552008-09-23 14:00:42 -070040/*
41 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
42 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
43 * entries change the page attribute in parallel to some other cpu
44 * splitting a large page entry along with changing the attribute.
45 */
46static DEFINE_SPINLOCK(cpa_lock);
47
Shaohua Lid75586a2008-08-21 10:46:06 +080048#define CPA_FLUSHTLB 1
49#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070050#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080051
Thomas Gleixner65280e62008-05-05 16:35:21 +020052#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020053static unsigned long direct_pages_count[PG_LEVEL_NUM];
54
Thomas Gleixner65280e62008-05-05 16:35:21 +020055void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020056{
Andi Kleence0c0e52008-05-02 11:46:49 +020057 unsigned long flags;
Thomas Gleixner65280e62008-05-05 16:35:21 +020058
Andi Kleence0c0e52008-05-02 11:46:49 +020059 /* Protect against CPA */
60 spin_lock_irqsave(&pgd_lock, flags);
61 direct_pages_count[level] += pages;
62 spin_unlock_irqrestore(&pgd_lock, flags);
Andi Kleence0c0e52008-05-02 11:46:49 +020063}
64
Thomas Gleixner65280e62008-05-05 16:35:21 +020065static void split_page_count(int level)
66{
67 direct_pages_count[level]--;
68 direct_pages_count[level - 1] += PTRS_PER_PTE;
69}
70
Alexey Dobriyane1759c22008-10-15 23:50:22 +040071void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020072{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000073 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010074 direct_pages_count[PG_LEVEL_4K] << 2);
75#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000076 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010077 direct_pages_count[PG_LEVEL_2M] << 11);
78#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000079 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010080 direct_pages_count[PG_LEVEL_2M] << 12);
81#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020082#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010083 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000084 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010085 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020086#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020087}
88#else
89static inline void split_page_count(int level) { }
90#endif
91
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010092#ifdef CONFIG_X86_64
93
94static inline unsigned long highmap_start_pfn(void)
95{
96 return __pa(_text) >> PAGE_SHIFT;
97}
98
99static inline unsigned long highmap_end_pfn(void)
100{
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -0800101 return __pa(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100102}
103
104#endif
105
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100106#ifdef CONFIG_DEBUG_PAGEALLOC
107# define debug_pagealloc 1
108#else
109# define debug_pagealloc 0
110#endif
111
Arjan van de Vened724be2008-01-30 13:34:04 +0100112static inline int
113within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100114{
Arjan van de Vened724be2008-01-30 13:34:04 +0100115 return addr >= start && addr < end;
116}
117
118/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100119 * Flushing functions
120 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100121
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100122/**
123 * clflush_cache_range - flush a cache range with clflush
124 * @addr: virtual start address
125 * @size: number of bytes to flush
126 *
127 * clflush is an unordered instruction which needs fencing with mfence
128 * to avoid ordering issues.
129 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100130void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100131{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100132 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100133
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100134 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100135
136 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
137 clflush(vaddr);
138 /*
139 * Flush any possible final partial cacheline:
140 */
141 clflush(vend);
142
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100143 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100144}
145
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100146static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100147{
Andi Kleen6bb83832008-02-04 16:48:06 +0100148 unsigned long cache = (unsigned long)arg;
149
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100150 /*
151 * Flush all to work around Errata in early athlons regarding
152 * large page flushing.
153 */
154 __flush_tlb_all();
155
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700156 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100157 wbinvd();
158}
159
Andi Kleen6bb83832008-02-04 16:48:06 +0100160static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100161{
162 BUG_ON(irqs_disabled());
163
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200164 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100165}
166
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100167static void __cpa_flush_range(void *arg)
168{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100169 /*
170 * We could optimize that further and do individual per page
171 * tlb invalidates for a low number of pages. Caveat: we must
172 * flush the high aliases on 64bit as well.
173 */
174 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100175}
176
Andi Kleen6bb83832008-02-04 16:48:06 +0100177static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100178{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100179 unsigned int i, level;
180 unsigned long addr;
181
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100182 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100183 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100184
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200185 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100186
Andi Kleen6bb83832008-02-04 16:48:06 +0100187 if (!cache)
188 return;
189
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100190 /*
191 * We only need to flush on one CPU,
192 * clflush is a MESI-coherent instruction that
193 * will cause all other CPUs to flush the same
194 * cachelines:
195 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100196 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
197 pte_t *pte = lookup_address(addr, &level);
198
199 /*
200 * Only flush present addresses:
201 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100202 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100203 clflush_cache_range((void *) addr, PAGE_SIZE);
204 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100205}
206
venkatesh.pallipadi@intel.com0af48f42009-05-22 13:23:38 -0700207static void wbinvd_local(void *unused)
208{
209 wbinvd();
210}
211
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700212static void cpa_flush_array(unsigned long *start, int numpages, int cache,
213 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800214{
215 unsigned int i, level;
Shaohua Lid75586a2008-08-21 10:46:06 +0800216
217 BUG_ON(irqs_disabled());
218
219 on_each_cpu(__cpa_flush_range, NULL, 1);
220
221 if (!cache)
222 return;
223
224 /* 4M threshold */
225 if (numpages >= 1024) {
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700226 if (boot_cpu_data.x86 >= 4)
venkatesh.pallipadi@intel.com0af48f42009-05-22 13:23:38 -0700227 on_each_cpu(wbinvd_local, NULL, 1);
228
Shaohua Lid75586a2008-08-21 10:46:06 +0800229 return;
230 }
231 /*
232 * We only need to flush on one CPU,
233 * clflush is a MESI-coherent instruction that
234 * will cause all other CPUs to flush the same
235 * cachelines:
236 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700237 for (i = 0; i < numpages; i++) {
238 unsigned long addr;
239 pte_t *pte;
240
241 if (in_flags & CPA_PAGES_ARRAY)
242 addr = (unsigned long)page_address(pages[i]);
243 else
244 addr = start[i];
245
246 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800247
248 /*
249 * Only flush present addresses:
250 */
251 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700252 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800253 }
254}
255
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100256/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100257 * Certain areas of memory on x86 require very specific protection flags,
258 * for example the BIOS area or kernel text. Callers don't always get this
259 * right (again, ioremap() on BIOS memory is not uncommon) so this function
260 * checks and fixes these known static required protection bits.
261 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100262static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
263 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100264{
265 pgprot_t forbidden = __pgprot(0);
266
Ingo Molnar687c4822008-01-30 13:34:04 +0100267 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100268 * The BIOS area between 640k and 1Mb needs to be executable for
269 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100270 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100271 if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100272 pgprot_val(forbidden) |= _PAGE_NX;
273
274 /*
275 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100276 * Does not cover __inittext since that is gone later on. On
277 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100278 */
279 if (within(address, (unsigned long)_text, (unsigned long)_etext))
280 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100281
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100282 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100283 * The .rodata section needs to be read-only. Using the pfn
284 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100285 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100286 if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT,
287 __pa((unsigned long)__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100288 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100289
290 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100291
292 return prot;
293}
294
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100295/*
296 * Lookup the page table entry for a virtual address. Return a pointer
297 * to the entry and the level of the mapping.
298 *
299 * Note: We return pud and pmd either when the entry is marked large
300 * or when the present bit is not set. Otherwise we would return a
301 * pointer to a nonexisting mapping.
302 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100303pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100304{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 pgd_t *pgd = pgd_offset_k(address);
306 pud_t *pud;
307 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100308
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100309 *level = PG_LEVEL_NONE;
310
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 if (pgd_none(*pgd))
312 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100313
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 pud = pud_offset(pgd, address);
315 if (pud_none(*pud))
316 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100317
318 *level = PG_LEVEL_1G;
319 if (pud_large(*pud) || !pud_present(*pud))
320 return (pte_t *)pud;
321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 pmd = pmd_offset(pud, address);
323 if (pmd_none(*pmd))
324 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100325
326 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100327 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100330 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100331
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100332 return pte_offset_kernel(pmd, address);
333}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200334EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100335
Ingo Molnar9df84992008-02-04 16:48:09 +0100336/*
337 * Set the new pmd in all the pgds we know about:
338 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100339static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100340{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100341 /* change init_mm */
342 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100343#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100344 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100345 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100347 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100348 pgd_t *pgd;
349 pud_t *pud;
350 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100351
Ingo Molnar44af6c42008-01-30 13:34:03 +0100352 pgd = (pgd_t *)page_address(page) + pgd_index(address);
353 pud = pud_offset(pgd, address);
354 pmd = pmd_offset(pud, address);
355 set_pte_atomic((pte_t *)pmd, pte);
356 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100358#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359}
360
Ingo Molnar9df84992008-02-04 16:48:09 +0100361static int
362try_preserve_large_page(pte_t *kpte, unsigned long address,
363 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100364{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100365 unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100366 pte_t new_pte, old_pte, *tmp;
367 pgprot_t old_prot, new_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100368 int i, do_split = 1;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100369 unsigned int level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100370
Andi Kleenc9caa022008-03-12 03:53:29 +0100371 if (cpa->force_split)
372 return 1;
373
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100374 spin_lock_irqsave(&pgd_lock, flags);
375 /*
376 * Check for races, another CPU might have split this page
377 * up already:
378 */
379 tmp = lookup_address(address, &level);
380 if (tmp != kpte)
381 goto out_unlock;
382
383 switch (level) {
384 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100385 psize = PMD_PAGE_SIZE;
386 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100387 break;
Andi Kleenf07333f2008-02-04 16:48:09 +0100388#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100389 case PG_LEVEL_1G:
Andi Kleen5d3c8b22008-02-13 16:20:35 +0100390 psize = PUD_PAGE_SIZE;
391 pmask = PUD_PAGE_MASK;
Andi Kleenf07333f2008-02-04 16:48:09 +0100392 break;
393#endif
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100394 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100395 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100396 goto out_unlock;
397 }
398
399 /*
400 * Calculate the number of pages, which fit into this large
401 * page starting at address:
402 */
403 nextpage_addr = (address + psize) & pmask;
404 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100405 if (numpages < cpa->numpages)
406 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100407
408 /*
409 * We are safe now. Check whether the new pgprot is the same:
410 */
411 old_pte = *kpte;
412 old_prot = new_prot = pte_pgprot(old_pte);
413
414 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
415 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100416
417 /*
418 * old_pte points to the large page base address. So we need
419 * to add the offset of the virtual address:
420 */
421 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
422 cpa->pfn = pfn;
423
424 new_prot = static_protections(new_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100425
426 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100427 * We need to check the full range, whether
428 * static_protection() requires a different pgprot for one of
429 * the pages in the range we try to preserve:
430 */
431 addr = address + PAGE_SIZE;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100432 pfn++;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100433 for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100434 pgprot_t chk_prot = static_protections(new_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100435
436 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
437 goto out_unlock;
438 }
439
440 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100441 * If there are no changes, return. maxpages has been updated
442 * above:
443 */
444 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100445 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100446 goto out_unlock;
447 }
448
449 /*
450 * We need to change the attributes. Check, whether we can
451 * change the large page in one go. We request a split, when
452 * the address is not aligned and the number of pages is
453 * smaller than the number of pages in the large page. Note
454 * that we limited the number of possible pages already to
455 * the number of pages in the large page.
456 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100457 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100458 /*
459 * The address is aligned and the number of pages
460 * covers the full page.
461 */
462 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
463 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800464 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100465 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100466 }
467
468out_unlock:
469 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnar9df84992008-02-04 16:48:09 +0100470
Ingo Molnarbeaff632008-02-04 16:48:09 +0100471 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100472}
473
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100474static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100475{
Thomas Gleixner7b610ee2008-02-04 16:48:10 +0100476 unsigned long flags, pfn, pfninc = 1;
Ingo Molnar86f03989d2008-01-30 13:34:09 +0100477 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100478 pte_t *pbase, *tmp;
479 pgprot_t ref_prot;
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700480 struct page *base;
481
482 if (!debug_pagealloc)
483 spin_unlock(&cpa_lock);
484 base = alloc_pages(GFP_KERNEL, 0);
485 if (!debug_pagealloc)
486 spin_lock(&cpa_lock);
Suresh Siddha8311eb82008-09-23 14:00:41 -0700487 if (!base)
488 return -ENOMEM;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100489
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100490 spin_lock_irqsave(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100491 /*
492 * Check for races, another CPU might have split this page
493 * up for us already:
494 */
495 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100496 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100497 goto out_unlock;
498
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100499 pbase = (pte_t *)page_address(base);
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700500 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100501 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100502 /*
503 * If we ever want to utilize the PAT bit, we need to
504 * update this function to make sure it's converted from
505 * bit 12 to bit 7 when we cross from the 2MB level to
506 * the 4K level:
507 */
508 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100509
Andi Kleenf07333f2008-02-04 16:48:09 +0100510#ifdef CONFIG_X86_64
511 if (level == PG_LEVEL_1G) {
512 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
513 pgprot_val(ref_prot) |= _PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100514 }
515#endif
516
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100517 /*
518 * Get the target pfn from the original entry:
519 */
520 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100521 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100522 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100523
Andi Kleence0c0e52008-05-02 11:46:49 +0200524 if (address >= (unsigned long)__va(0) &&
Yinghai Luf361a452008-07-10 20:38:26 -0700525 address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT))
526 split_page_count(level);
527
528#ifdef CONFIG_X86_64
529 if (address >= (unsigned long)__va(1UL<<32) &&
Thomas Gleixner65280e62008-05-05 16:35:21 +0200530 address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT))
531 split_page_count(level);
Yinghai Luf361a452008-07-10 20:38:26 -0700532#endif
Andi Kleence0c0e52008-05-02 11:46:49 +0200533
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100534 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100535 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100536 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100537 * We use the standard kernel pagetable protections for the new
538 * pagetable protections, the actual ptes set above control the
539 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100540 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100541 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100542
543 /*
544 * Intel Atom errata AAH41 workaround.
545 *
546 * The real fix should be in hw or in a microcode update, but
547 * we also probabilistically try to reduce the window of having
548 * a large TLB mixed with 4K TLBs while instruction fetches are
549 * going on.
550 */
551 __flush_tlb_all();
552
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100553 base = NULL;
554
555out_unlock:
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100556 /*
557 * If we dropped out via the lookup_address check under
558 * pgd_lock then stick the page back into the pool:
559 */
Suresh Siddha8311eb82008-09-23 14:00:41 -0700560 if (base)
561 __free_page(base);
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100562 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100563
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100564 return 0;
565}
566
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800567static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
568 int primary)
569{
570 /*
571 * Ignore all non primary paths.
572 */
573 if (!primary)
574 return 0;
575
576 /*
577 * Ignore the NULL PTE for kernel identity mapping, as it is expected
578 * to have holes.
579 * Also set numpages to '1' indicating that we processed cpa req for
580 * one virtual address page and its pfn. TBD: numpages can be set based
581 * on the initial value and the level returned by lookup_address().
582 */
583 if (within(vaddr, PAGE_OFFSET,
584 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
585 cpa->numpages = 1;
586 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
587 return 0;
588 } else {
589 WARN(1, KERN_WARNING "CPA: called for zero pte. "
590 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
591 *cpa->vaddr);
592
593 return -EFAULT;
594 }
595}
596
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100597static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100598{
Shaohua Lid75586a2008-08-21 10:46:06 +0800599 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100600 int do_split, err;
601 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100602 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700604 if (cpa->flags & CPA_PAGES_ARRAY)
605 address = (unsigned long)page_address(cpa->pages[cpa->curpage]);
606 else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800607 address = cpa->vaddr[cpa->curpage];
608 else
609 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100610repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100611 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800613 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100614
615 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800616 if (!pte_val(old_pte))
617 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100618
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100619 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100620 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100621 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100622 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100623
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100624 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
625 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03989d2008-01-30 13:34:09 +0100626
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100627 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03989d2008-01-30 13:34:09 +0100628
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100629 /*
630 * We need to keep the pfn from the existing PTE,
631 * after all we're only going to change it's attributes
632 * not the memory it points to
633 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100634 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
635 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100636 /*
637 * Do we really change anything ?
638 */
639 if (pte_val(old_pte) != pte_val(new_pte)) {
640 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800641 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100642 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100643 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100644 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100646
647 /*
648 * Check, whether we can keep the large page intact
649 * and just change the pte:
650 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100651 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100652 /*
653 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100654 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100655 * try_large_page:
656 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100657 if (do_split <= 0)
658 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100659
660 /*
661 * We have to split the large page:
662 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100663 err = split_large_page(kpte, address);
664 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700665 /*
666 * Do a global flush tlb after splitting the large page
667 * and before we do the actual change page attribute in the PTE.
668 *
669 * With out this, we violate the TLB application note, that says
670 * "The TLBs may contain both ordinary and large-page
671 * translations for a 4-KByte range of linear addresses. This
672 * may occur if software modifies the paging structures so that
673 * the page size used for the address range changes. If the two
674 * translations differ with respect to page frame or attributes
675 * (e.g., permissions), processor behavior is undefined and may
676 * be implementation-specific."
677 *
678 * We do this global tlb flush inside the cpa_lock, so that we
679 * don't allow any other cpu, with stale tlb entries change the
680 * page attribute in parallel, that also falls into the
681 * just split large page entry.
682 */
683 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100684 goto repeat;
685 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100686
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100687 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100688}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100690static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
691
692static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100693{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100694 struct cpa_data alias_cpa;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100695 int ret = 0;
Shaohua Lid75586a2008-08-21 10:46:06 +0800696 unsigned long temp_cpa_vaddr, vaddr;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100697
Yinghai Lu965194c2008-07-12 14:31:28 -0700698 if (cpa->pfn >= max_pfn_mapped)
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100699 return 0;
700
Yinghai Luf361a452008-07-10 20:38:26 -0700701#ifdef CONFIG_X86_64
Yinghai Lu965194c2008-07-12 14:31:28 -0700702 if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT)))
Yinghai Luf361a452008-07-10 20:38:26 -0700703 return 0;
704#endif
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100705 /*
706 * No need to redo, when the primary call touched the direct
707 * mapping already:
708 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700709 if (cpa->flags & CPA_PAGES_ARRAY)
710 vaddr = (unsigned long)page_address(cpa->pages[cpa->curpage]);
711 else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800712 vaddr = cpa->vaddr[cpa->curpage];
713 else
714 vaddr = *cpa->vaddr;
715
716 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800717 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100718
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100719 alias_cpa = *cpa;
Shaohua Lid75586a2008-08-21 10:46:06 +0800720 temp_cpa_vaddr = (unsigned long) __va(cpa->pfn << PAGE_SHIFT);
721 alias_cpa.vaddr = &temp_cpa_vaddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700722 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +0800723
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100724
725 ret = __change_page_attr_set_clr(&alias_cpa, 0);
726 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100727
Arjan van de Ven488fd992008-01-30 13:34:07 +0100728#ifdef CONFIG_X86_64
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100729 if (ret)
730 return ret;
Thomas Gleixner08797502008-01-30 13:34:09 +0100731 /*
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100732 * No need to redo, when the primary call touched the high
733 * mapping already:
734 */
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -0800735 if (within(vaddr, (unsigned long) _text, _brk_end))
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100736 return 0;
737
738 /*
Thomas Gleixner08797502008-01-30 13:34:09 +0100739 * If the physical address is inside the kernel map, we need
740 * to touch the high mapped kernel as well:
741 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100742 if (!within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn()))
743 return 0;
Thomas Gleixner08797502008-01-30 13:34:09 +0100744
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100745 alias_cpa = *cpa;
Shaohua Lid75586a2008-08-21 10:46:06 +0800746 temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) + __START_KERNEL_map - phys_base;
747 alias_cpa.vaddr = &temp_cpa_vaddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700748 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100749
750 /*
751 * The high mapping range is imprecise, so ignore the return value.
752 */
753 __change_page_attr_set_clr(&alias_cpa, 0);
Thomas Gleixner08797502008-01-30 13:34:09 +0100754#endif
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100755 return ret;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100756}
757
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100758static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100759{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100760 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100761
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100762 while (numpages) {
763 /*
764 * Store the remaining nr of pages for the large page
765 * preservation check.
766 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100767 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800768 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700769 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800770 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100771
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700772 if (!debug_pagealloc)
773 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100774 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700775 if (!debug_pagealloc)
776 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100777 if (ret)
778 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100779
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100780 if (checkalias) {
781 ret = cpa_process_alias(cpa);
782 if (ret)
783 return ret;
784 }
785
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100786 /*
787 * Adjust the number of pages with the result of the
788 * CPA operation. Either a large page has been
789 * preserved or a single page update happened.
790 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100791 BUG_ON(cpa->numpages > numpages);
792 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700793 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800794 cpa->curpage++;
795 else
796 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
797
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100798 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100799 return 0;
800}
801
Andi Kleen6bb83832008-02-04 16:48:06 +0100802static inline int cache_attr(pgprot_t attr)
803{
804 return pgprot_val(attr) &
805 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
806}
807
Shaohua Lid75586a2008-08-21 10:46:06 +0800808static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100809 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700810 int force_split, int in_flag,
811 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100812{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100813 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200814 int ret, cache, checkalias;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100815
816 /*
817 * Check, if we are requested to change a not supported
818 * feature:
819 */
820 mask_set = canon_pgprot(mask_set);
821 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100822 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100823 return 0;
824
Thomas Gleixner69b14152008-02-13 11:04:50 +0100825 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700826 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +0800827 int i;
828 for (i = 0; i < numpages; i++) {
829 if (addr[i] & ~PAGE_MASK) {
830 addr[i] &= PAGE_MASK;
831 WARN_ON_ONCE(1);
832 }
833 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700834 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
835 /*
836 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
837 * No need to cehck in that case
838 */
839 if (*addr & ~PAGE_MASK) {
840 *addr &= PAGE_MASK;
841 /*
842 * People should not be passing in unaligned addresses:
843 */
844 WARN_ON_ONCE(1);
845 }
Thomas Gleixner69b14152008-02-13 11:04:50 +0100846 }
847
Nick Piggin5843d9a2008-08-01 03:15:21 +0200848 /* Must avoid aliasing mappings in the highmem code */
849 kmap_flush_unused();
850
Nick Piggindb64fe02008-10-18 20:27:03 -0700851 vm_unmap_aliases();
852
Thomas Gleixner7ad9de62009-02-12 21:16:09 +0100853 /*
854 * If we're called with lazy mmu updates enabled, the
855 * in-memory pte state may be stale. Flush pending updates to
856 * bring them up to date.
857 */
858 arch_flush_lazy_mmu_mode();
859
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100860 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700861 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100862 cpa.numpages = numpages;
863 cpa.mask_set = mask_set;
864 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800865 cpa.flags = 0;
866 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100867 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100868
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700869 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
870 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +0800871
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100872 /* No alias checking for _NX bit modifications */
873 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
874
875 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100876
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100877 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100878 * Check whether we really changed something:
879 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800880 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800881 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200882
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100883 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100884 * No need to flush, when we did not set any of the caching
885 * attributes:
886 */
887 cache = cache_attr(mask_set);
888
889 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100890 * On success we use clflush, when the CPU supports it to
891 * avoid the wbindv. If the CPU does not support it and in the
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100892 * error case we fall back to cpa_flush_all (which uses
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100893 * wbindv):
894 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800895 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700896 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
897 cpa_flush_array(addr, numpages, cache,
898 cpa.flags, pages);
899 } else
Shaohua Lid75586a2008-08-21 10:46:06 +0800900 cpa_flush_range(*addr, numpages, cache);
901 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100902 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200903
Jeremy Fitzhardinge4f06b042009-02-11 09:32:19 -0800904 /*
905 * If we've been called with lazy mmu updates enabled, then
906 * make sure that everything gets flushed out before we
907 * return.
908 */
909 arch_flush_lazy_mmu_mode();
910
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100911out:
Thomas Gleixnerff314522008-01-30 13:34:08 +0100912 return ret;
913}
914
Shaohua Lid75586a2008-08-21 10:46:06 +0800915static inline int change_page_attr_set(unsigned long *addr, int numpages,
916 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100917{
Shaohua Lid75586a2008-08-21 10:46:06 +0800918 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700919 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100920}
921
Shaohua Lid75586a2008-08-21 10:46:06 +0800922static inline int change_page_attr_clear(unsigned long *addr, int numpages,
923 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100924{
Shaohua Lid75586a2008-08-21 10:46:06 +0800925 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700926 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100927}
928
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -0700929static inline int cpa_set_pages_array(struct page **pages, int numpages,
930 pgprot_t mask)
931{
932 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
933 CPA_PAGES_ARRAY, pages);
934}
935
936static inline int cpa_clear_pages_array(struct page **pages, int numpages,
937 pgprot_t mask)
938{
939 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
940 CPA_PAGES_ARRAY, pages);
941}
942
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700943int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100944{
Suresh Siddhade33c442008-04-25 17:07:22 -0700945 /*
946 * for now UC MINUS. see comments in ioremap_nocache()
947 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800948 return change_page_attr_set(&addr, numpages,
949 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100950}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700951
952int set_memory_uc(unsigned long addr, int numpages)
953{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700954 int ret;
955
Suresh Siddhade33c442008-04-25 17:07:22 -0700956 /*
957 * for now UC MINUS. see comments in ioremap_nocache()
958 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700959 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
960 _PAGE_CACHE_UC_MINUS, NULL);
961 if (ret)
962 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700963
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700964 ret = _set_memory_uc(addr, numpages);
965 if (ret)
966 goto out_free;
967
968 return 0;
969
970out_free:
971 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
972out_err:
973 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700974}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100975EXPORT_SYMBOL(set_memory_uc);
976
Shaohua Lid75586a2008-08-21 10:46:06 +0800977int set_memory_array_uc(unsigned long *addr, int addrinarray)
978{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700979 int i, j;
980 int ret;
981
Shaohua Lid75586a2008-08-21 10:46:06 +0800982 /*
983 * for now UC MINUS. see comments in ioremap_nocache()
984 */
985 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700986 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
987 _PAGE_CACHE_UC_MINUS, NULL);
988 if (ret)
989 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +0800990 }
991
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700992 ret = change_page_attr_set(addr, addrinarray,
Shaohua Lid75586a2008-08-21 10:46:06 +0800993 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700994 if (ret)
995 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +0200996
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700997 return 0;
998
999out_free:
1000 for (j = 0; j < i; j++)
1001 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1002
1003 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001004}
1005EXPORT_SYMBOL(set_memory_array_uc);
1006
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001007int _set_memory_wc(unsigned long addr, int numpages)
1008{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001009 int ret;
1010 ret = change_page_attr_set(&addr, numpages,
1011 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
1012
1013 if (!ret) {
1014 ret = change_page_attr_set(&addr, numpages,
Shaohua Lid75586a2008-08-21 10:46:06 +08001015 __pgprot(_PAGE_CACHE_WC), 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001016 }
1017 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001018}
1019
1020int set_memory_wc(unsigned long addr, int numpages)
1021{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001022 int ret;
1023
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001024 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001025 return set_memory_uc(addr, numpages);
1026
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001027 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1028 _PAGE_CACHE_WC, NULL);
1029 if (ret)
1030 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001031
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001032 ret = _set_memory_wc(addr, numpages);
1033 if (ret)
1034 goto out_free;
1035
1036 return 0;
1037
1038out_free:
1039 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1040out_err:
1041 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001042}
1043EXPORT_SYMBOL(set_memory_wc);
1044
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001045int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001046{
Shaohua Lid75586a2008-08-21 10:46:06 +08001047 return change_page_attr_clear(&addr, numpages,
1048 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001049}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001050
1051int set_memory_wb(unsigned long addr, int numpages)
1052{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001053 int ret;
1054
1055 ret = _set_memory_wb(addr, numpages);
1056 if (ret)
1057 return ret;
1058
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001059 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001060 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001061}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001062EXPORT_SYMBOL(set_memory_wb);
1063
Shaohua Lid75586a2008-08-21 10:46:06 +08001064int set_memory_array_wb(unsigned long *addr, int addrinarray)
1065{
1066 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001067 int ret;
1068
1069 ret = change_page_attr_clear(addr, addrinarray,
1070 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001071 if (ret)
1072 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001073
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001074 for (i = 0; i < addrinarray; i++)
1075 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001076
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001077 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001078}
1079EXPORT_SYMBOL(set_memory_array_wb);
1080
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001081int set_memory_x(unsigned long addr, int numpages)
1082{
Shaohua Lid75586a2008-08-21 10:46:06 +08001083 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001084}
1085EXPORT_SYMBOL(set_memory_x);
1086
1087int set_memory_nx(unsigned long addr, int numpages)
1088{
Shaohua Lid75586a2008-08-21 10:46:06 +08001089 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001090}
1091EXPORT_SYMBOL(set_memory_nx);
1092
1093int set_memory_ro(unsigned long addr, int numpages)
1094{
Shaohua Lid75586a2008-08-21 10:46:06 +08001095 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001096}
Bruce Allana03352d2008-09-29 20:19:22 -07001097EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001098
1099int set_memory_rw(unsigned long addr, int numpages)
1100{
Shaohua Lid75586a2008-08-21 10:46:06 +08001101 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001102}
Bruce Allana03352d2008-09-29 20:19:22 -07001103EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001104
1105int set_memory_np(unsigned long addr, int numpages)
1106{
Shaohua Lid75586a2008-08-21 10:46:06 +08001107 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001108}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001109
Andi Kleenc9caa022008-03-12 03:53:29 +01001110int set_memory_4k(unsigned long addr, int numpages)
1111{
Shaohua Lid75586a2008-08-21 10:46:06 +08001112 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001113 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001114}
1115
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001116int set_pages_uc(struct page *page, int numpages)
1117{
1118 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001119
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001120 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001121}
1122EXPORT_SYMBOL(set_pages_uc);
1123
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001124int set_pages_array_uc(struct page **pages, int addrinarray)
1125{
1126 unsigned long start;
1127 unsigned long end;
1128 int i;
1129 int free_idx;
1130
1131 for (i = 0; i < addrinarray; i++) {
1132 start = (unsigned long)page_address(pages[i]);
1133 end = start + PAGE_SIZE;
1134 if (reserve_memtype(start, end, _PAGE_CACHE_UC_MINUS, NULL))
1135 goto err_out;
1136 }
1137
1138 if (cpa_set_pages_array(pages, addrinarray,
1139 __pgprot(_PAGE_CACHE_UC_MINUS)) == 0) {
1140 return 0; /* Success */
1141 }
1142err_out:
1143 free_idx = i;
1144 for (i = 0; i < free_idx; i++) {
1145 start = (unsigned long)page_address(pages[i]);
1146 end = start + PAGE_SIZE;
1147 free_memtype(start, end);
1148 }
1149 return -EINVAL;
1150}
1151EXPORT_SYMBOL(set_pages_array_uc);
1152
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001153int set_pages_wb(struct page *page, int numpages)
1154{
1155 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001156
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001157 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001158}
1159EXPORT_SYMBOL(set_pages_wb);
1160
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001161int set_pages_array_wb(struct page **pages, int addrinarray)
1162{
1163 int retval;
1164 unsigned long start;
1165 unsigned long end;
1166 int i;
1167
1168 retval = cpa_clear_pages_array(pages, addrinarray,
1169 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001170 if (retval)
1171 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001172
1173 for (i = 0; i < addrinarray; i++) {
1174 start = (unsigned long)page_address(pages[i]);
1175 end = start + PAGE_SIZE;
1176 free_memtype(start, end);
1177 }
1178
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001179 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001180}
1181EXPORT_SYMBOL(set_pages_array_wb);
1182
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001183int set_pages_x(struct page *page, int numpages)
1184{
1185 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001186
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001187 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001188}
1189EXPORT_SYMBOL(set_pages_x);
1190
1191int set_pages_nx(struct page *page, int numpages)
1192{
1193 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001194
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001195 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001196}
1197EXPORT_SYMBOL(set_pages_nx);
1198
1199int set_pages_ro(struct page *page, int numpages)
1200{
1201 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001202
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001203 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001204}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001205
1206int set_pages_rw(struct page *page, int numpages)
1207{
1208 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001209
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001210 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001211}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001212
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001214
1215static int __set_pages_p(struct page *page, int numpages)
1216{
Shaohua Lid75586a2008-08-21 10:46:06 +08001217 unsigned long tempaddr = (unsigned long) page_address(page);
1218 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001219 .numpages = numpages,
1220 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001221 .mask_clr = __pgprot(0),
1222 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001223
Suresh Siddha55121b42008-09-23 14:00:40 -07001224 /*
1225 * No alias checking needed for setting present flag. otherwise,
1226 * we may need to break large pages for 64-bit kernel text
1227 * mappings (this adds to complexity if we want to do this from
1228 * atomic context especially). Let's keep it simple!
1229 */
1230 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001231}
1232
1233static int __set_pages_np(struct page *page, int numpages)
1234{
Shaohua Lid75586a2008-08-21 10:46:06 +08001235 unsigned long tempaddr = (unsigned long) page_address(page);
1236 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001237 .numpages = numpages,
1238 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001239 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1240 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001241
Suresh Siddha55121b42008-09-23 14:00:40 -07001242 /*
1243 * No alias checking needed for setting not present flag. otherwise,
1244 * we may need to break large pages for 64-bit kernel text
1245 * mappings (this adds to complexity if we want to do this from
1246 * atomic context especially). Let's keep it simple!
1247 */
1248 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001249}
1250
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251void kernel_map_pages(struct page *page, int numpages, int enable)
1252{
1253 if (PageHighMem(page))
1254 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001255 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001256 debug_check_no_locks_freed(page_address(page),
1257 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001258 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001259
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001260 /*
Ingo Molnar12d6f212008-01-30 13:33:58 +01001261 * If page allocator is not up yet then do not call c_p_a():
1262 */
1263 if (!debug_pagealloc_enabled)
1264 return;
1265
1266 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001267 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001268 * Large pages for identity mappings are not used at boot time
1269 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001271 if (enable)
1272 __set_pages_p(page, numpages);
1273 else
1274 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001275
1276 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001277 * We should perform an IPI and flush all tlbs,
1278 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 */
1280 __flush_tlb_all();
1281}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001282
1283#ifdef CONFIG_HIBERNATION
1284
1285bool kernel_page_present(struct page *page)
1286{
1287 unsigned int level;
1288 pte_t *pte;
1289
1290 if (PageHighMem(page))
1291 return false;
1292
1293 pte = lookup_address((unsigned long)page_address(page), &level);
1294 return (pte_val(*pte) & _PAGE_PRESENT);
1295}
1296
1297#endif /* CONFIG_HIBERNATION */
1298
1299#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001300
1301/*
1302 * The testcases use internal knowledge of the implementation that shouldn't
1303 * be exposed to the rest of the kernel. Include these directly here.
1304 */
1305#ifdef CONFIG_CPA_DEBUG
1306#include "pageattr-test.c"
1307#endif