blob: 162daad11ca4413f326b19e3b70795cf5cf7b3ef [file] [log] [blame]
Zhi Wang2707e442016-03-28 23:23:16 +08001/*
2 * GTT virtualization
3 *
4 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
23 * SOFTWARE.
24 *
25 * Authors:
26 * Zhi Wang <zhi.a.wang@intel.com>
27 * Zhenyu Wang <zhenyuw@linux.intel.com>
28 * Xiao Zheng <xiao.zheng@intel.com>
29 *
30 * Contributors:
31 * Min He <min.he@intel.com>
32 * Bing Niu <bing.niu@intel.com>
33 *
34 */
35
36#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080037#include "gvt.h"
38#include "i915_pvinfo.h"
Zhi Wang2707e442016-03-28 23:23:16 +080039#include "trace.h"
40
Changbin Dubc37ab52018-01-30 19:19:44 +080041#if defined(VERBOSE_DEBUG)
42#define gvt_vdbg_mm(fmt, args...) gvt_dbg_mm(fmt, ##args)
43#else
44#define gvt_vdbg_mm(fmt, args...)
45#endif
46
Zhi Wang2707e442016-03-28 23:23:16 +080047static bool enable_out_of_sync = false;
48static int preallocated_oos_pages = 8192;
49
50/*
51 * validate a gm address and related range size,
52 * translate it to host gm address
53 */
54bool intel_gvt_ggtt_validate_range(struct intel_vgpu *vgpu, u64 addr, u32 size)
55{
56 if ((!vgpu_gmadr_is_valid(vgpu, addr)) || (size
57 && !vgpu_gmadr_is_valid(vgpu, addr + size - 1))) {
Tina Zhang695fbc02017-03-10 04:26:53 -050058 gvt_vgpu_err("invalid range gmadr 0x%llx size 0x%x\n",
59 addr, size);
Zhi Wang2707e442016-03-28 23:23:16 +080060 return false;
61 }
62 return true;
63}
64
65/* translate a guest gmadr to host gmadr */
66int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu *vgpu, u64 g_addr, u64 *h_addr)
67{
68 if (WARN(!vgpu_gmadr_is_valid(vgpu, g_addr),
69 "invalid guest gmadr %llx\n", g_addr))
70 return -EACCES;
71
72 if (vgpu_gmadr_is_aperture(vgpu, g_addr))
73 *h_addr = vgpu_aperture_gmadr_base(vgpu)
74 + (g_addr - vgpu_aperture_offset(vgpu));
75 else
76 *h_addr = vgpu_hidden_gmadr_base(vgpu)
77 + (g_addr - vgpu_hidden_offset(vgpu));
78 return 0;
79}
80
81/* translate a host gmadr to guest gmadr */
82int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu *vgpu, u64 h_addr, u64 *g_addr)
83{
84 if (WARN(!gvt_gmadr_is_valid(vgpu->gvt, h_addr),
85 "invalid host gmadr %llx\n", h_addr))
86 return -EACCES;
87
88 if (gvt_gmadr_is_aperture(vgpu->gvt, h_addr))
89 *g_addr = vgpu_aperture_gmadr_base(vgpu)
90 + (h_addr - gvt_aperture_gmadr_base(vgpu->gvt));
91 else
92 *g_addr = vgpu_hidden_gmadr_base(vgpu)
93 + (h_addr - gvt_hidden_gmadr_base(vgpu->gvt));
94 return 0;
95}
96
97int intel_gvt_ggtt_index_g2h(struct intel_vgpu *vgpu, unsigned long g_index,
98 unsigned long *h_index)
99{
100 u64 h_addr;
101 int ret;
102
Zhi Wang9556e112017-10-10 13:51:32 +0800103 ret = intel_gvt_ggtt_gmadr_g2h(vgpu, g_index << I915_GTT_PAGE_SHIFT,
Zhi Wang2707e442016-03-28 23:23:16 +0800104 &h_addr);
105 if (ret)
106 return ret;
107
Zhi Wang9556e112017-10-10 13:51:32 +0800108 *h_index = h_addr >> I915_GTT_PAGE_SHIFT;
Zhi Wang2707e442016-03-28 23:23:16 +0800109 return 0;
110}
111
112int intel_gvt_ggtt_h2g_index(struct intel_vgpu *vgpu, unsigned long h_index,
113 unsigned long *g_index)
114{
115 u64 g_addr;
116 int ret;
117
Zhi Wang9556e112017-10-10 13:51:32 +0800118 ret = intel_gvt_ggtt_gmadr_h2g(vgpu, h_index << I915_GTT_PAGE_SHIFT,
Zhi Wang2707e442016-03-28 23:23:16 +0800119 &g_addr);
120 if (ret)
121 return ret;
122
Zhi Wang9556e112017-10-10 13:51:32 +0800123 *g_index = g_addr >> I915_GTT_PAGE_SHIFT;
Zhi Wang2707e442016-03-28 23:23:16 +0800124 return 0;
125}
126
127#define gtt_type_is_entry(type) \
128 (type > GTT_TYPE_INVALID && type < GTT_TYPE_PPGTT_ENTRY \
129 && type != GTT_TYPE_PPGTT_PTE_ENTRY \
130 && type != GTT_TYPE_PPGTT_ROOT_ENTRY)
131
132#define gtt_type_is_pt(type) \
133 (type >= GTT_TYPE_PPGTT_PTE_PT && type < GTT_TYPE_MAX)
134
135#define gtt_type_is_pte_pt(type) \
136 (type == GTT_TYPE_PPGTT_PTE_PT)
137
138#define gtt_type_is_root_pointer(type) \
139 (gtt_type_is_entry(type) && type > GTT_TYPE_PPGTT_ROOT_ENTRY)
140
141#define gtt_init_entry(e, t, p, v) do { \
142 (e)->type = t; \
143 (e)->pdev = p; \
144 memcpy(&(e)->val64, &v, sizeof(v)); \
145} while (0)
146
Zhi Wang2707e442016-03-28 23:23:16 +0800147/*
148 * Mappings between GTT_TYPE* enumerations.
149 * Following information can be found according to the given type:
150 * - type of next level page table
151 * - type of entry inside this level page table
152 * - type of entry with PSE set
153 *
154 * If the given type doesn't have such a kind of information,
155 * e.g. give a l4 root entry type, then request to get its PSE type,
156 * give a PTE page table type, then request to get its next level page
157 * table type, as we know l4 root entry doesn't have a PSE bit,
158 * and a PTE page table doesn't have a next level page table type,
159 * GTT_TYPE_INVALID will be returned. This is useful when traversing a
160 * page table.
161 */
162
163struct gtt_type_table_entry {
164 int entry_type;
Zhi Wang054f4eb2017-10-10 17:19:30 +0800165 int pt_type;
Zhi Wang2707e442016-03-28 23:23:16 +0800166 int next_pt_type;
167 int pse_entry_type;
168};
169
Zhi Wang054f4eb2017-10-10 17:19:30 +0800170#define GTT_TYPE_TABLE_ENTRY(type, e_type, cpt_type, npt_type, pse_type) \
Zhi Wang2707e442016-03-28 23:23:16 +0800171 [type] = { \
172 .entry_type = e_type, \
Zhi Wang054f4eb2017-10-10 17:19:30 +0800173 .pt_type = cpt_type, \
Zhi Wang2707e442016-03-28 23:23:16 +0800174 .next_pt_type = npt_type, \
175 .pse_entry_type = pse_type, \
176 }
177
178static struct gtt_type_table_entry gtt_type_table[] = {
179 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
180 GTT_TYPE_PPGTT_ROOT_L4_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800181 GTT_TYPE_INVALID,
Zhi Wang2707e442016-03-28 23:23:16 +0800182 GTT_TYPE_PPGTT_PML4_PT,
183 GTT_TYPE_INVALID),
184 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PML4_PT,
185 GTT_TYPE_PPGTT_PML4_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800186 GTT_TYPE_PPGTT_PML4_PT,
Zhi Wang2707e442016-03-28 23:23:16 +0800187 GTT_TYPE_PPGTT_PDP_PT,
188 GTT_TYPE_INVALID),
189 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PML4_ENTRY,
190 GTT_TYPE_PPGTT_PML4_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800191 GTT_TYPE_PPGTT_PML4_PT,
Zhi Wang2707e442016-03-28 23:23:16 +0800192 GTT_TYPE_PPGTT_PDP_PT,
193 GTT_TYPE_INVALID),
194 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDP_PT,
195 GTT_TYPE_PPGTT_PDP_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800196 GTT_TYPE_PPGTT_PDP_PT,
Zhi Wang2707e442016-03-28 23:23:16 +0800197 GTT_TYPE_PPGTT_PDE_PT,
198 GTT_TYPE_PPGTT_PTE_1G_ENTRY),
199 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
200 GTT_TYPE_PPGTT_ROOT_L3_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800201 GTT_TYPE_INVALID,
Zhi Wang2707e442016-03-28 23:23:16 +0800202 GTT_TYPE_PPGTT_PDE_PT,
203 GTT_TYPE_PPGTT_PTE_1G_ENTRY),
204 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDP_ENTRY,
205 GTT_TYPE_PPGTT_PDP_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800206 GTT_TYPE_PPGTT_PDP_PT,
Zhi Wang2707e442016-03-28 23:23:16 +0800207 GTT_TYPE_PPGTT_PDE_PT,
208 GTT_TYPE_PPGTT_PTE_1G_ENTRY),
209 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDE_PT,
210 GTT_TYPE_PPGTT_PDE_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800211 GTT_TYPE_PPGTT_PDE_PT,
Zhi Wang2707e442016-03-28 23:23:16 +0800212 GTT_TYPE_PPGTT_PTE_PT,
213 GTT_TYPE_PPGTT_PTE_2M_ENTRY),
214 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PDE_ENTRY,
215 GTT_TYPE_PPGTT_PDE_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800216 GTT_TYPE_PPGTT_PDE_PT,
Zhi Wang2707e442016-03-28 23:23:16 +0800217 GTT_TYPE_PPGTT_PTE_PT,
218 GTT_TYPE_PPGTT_PTE_2M_ENTRY),
219 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_PT,
220 GTT_TYPE_PPGTT_PTE_4K_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800221 GTT_TYPE_PPGTT_PTE_PT,
Zhi Wang2707e442016-03-28 23:23:16 +0800222 GTT_TYPE_INVALID,
223 GTT_TYPE_INVALID),
224 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_4K_ENTRY,
225 GTT_TYPE_PPGTT_PTE_4K_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800226 GTT_TYPE_PPGTT_PTE_PT,
Zhi Wang2707e442016-03-28 23:23:16 +0800227 GTT_TYPE_INVALID,
228 GTT_TYPE_INVALID),
229 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_2M_ENTRY,
230 GTT_TYPE_PPGTT_PDE_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800231 GTT_TYPE_PPGTT_PDE_PT,
Zhi Wang2707e442016-03-28 23:23:16 +0800232 GTT_TYPE_INVALID,
233 GTT_TYPE_PPGTT_PTE_2M_ENTRY),
234 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_PPGTT_PTE_1G_ENTRY,
235 GTT_TYPE_PPGTT_PDP_ENTRY,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800236 GTT_TYPE_PPGTT_PDP_PT,
Zhi Wang2707e442016-03-28 23:23:16 +0800237 GTT_TYPE_INVALID,
238 GTT_TYPE_PPGTT_PTE_1G_ENTRY),
239 GTT_TYPE_TABLE_ENTRY(GTT_TYPE_GGTT_PTE,
240 GTT_TYPE_GGTT_PTE,
241 GTT_TYPE_INVALID,
Zhi Wang054f4eb2017-10-10 17:19:30 +0800242 GTT_TYPE_INVALID,
Zhi Wang2707e442016-03-28 23:23:16 +0800243 GTT_TYPE_INVALID),
244};
245
246static inline int get_next_pt_type(int type)
247{
248 return gtt_type_table[type].next_pt_type;
249}
250
Zhi Wang054f4eb2017-10-10 17:19:30 +0800251static inline int get_pt_type(int type)
252{
253 return gtt_type_table[type].pt_type;
254}
255
Zhi Wang2707e442016-03-28 23:23:16 +0800256static inline int get_entry_type(int type)
257{
258 return gtt_type_table[type].entry_type;
259}
260
261static inline int get_pse_type(int type)
262{
263 return gtt_type_table[type].pse_entry_type;
264}
265
266static u64 read_pte64(struct drm_i915_private *dev_priv, unsigned long index)
267{
Du, Changbin321927d2016-10-20 14:08:46 +0800268 void __iomem *addr = (gen8_pte_t __iomem *)dev_priv->ggtt.gsm + index;
Zhi Wang2707e442016-03-28 23:23:16 +0800269
Changbin Du905a5032016-12-30 14:10:53 +0800270 return readq(addr);
Zhi Wang2707e442016-03-28 23:23:16 +0800271}
272
Changbin Dua143cef2018-01-30 19:19:45 +0800273static void ggtt_invalidate(struct drm_i915_private *dev_priv)
Chuanxiao Dongaf2c6392017-06-02 15:34:24 +0800274{
275 mmio_hw_access_pre(dev_priv);
276 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
277 mmio_hw_access_post(dev_priv);
278}
279
Zhi Wang2707e442016-03-28 23:23:16 +0800280static void write_pte64(struct drm_i915_private *dev_priv,
281 unsigned long index, u64 pte)
282{
Du, Changbin321927d2016-10-20 14:08:46 +0800283 void __iomem *addr = (gen8_pte_t __iomem *)dev_priv->ggtt.gsm + index;
Zhi Wang2707e442016-03-28 23:23:16 +0800284
Zhi Wang2707e442016-03-28 23:23:16 +0800285 writeq(pte, addr);
Zhi Wang2707e442016-03-28 23:23:16 +0800286}
287
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800288static inline int gtt_get_entry64(void *pt,
Zhi Wang2707e442016-03-28 23:23:16 +0800289 struct intel_gvt_gtt_entry *e,
290 unsigned long index, bool hypervisor_access, unsigned long gpa,
291 struct intel_vgpu *vgpu)
292{
293 const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
294 int ret;
295
296 if (WARN_ON(info->gtt_entry_size != 8))
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800297 return -EINVAL;
Zhi Wang2707e442016-03-28 23:23:16 +0800298
299 if (hypervisor_access) {
300 ret = intel_gvt_hypervisor_read_gpa(vgpu, gpa +
301 (index << info->gtt_entry_size_shift),
302 &e->val64, 8);
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800303 if (WARN_ON(ret))
304 return ret;
Zhi Wang2707e442016-03-28 23:23:16 +0800305 } else if (!pt) {
306 e->val64 = read_pte64(vgpu->gvt->dev_priv, index);
307 } else {
308 e->val64 = *((u64 *)pt + index);
309 }
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800310 return 0;
Zhi Wang2707e442016-03-28 23:23:16 +0800311}
312
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800313static inline int gtt_set_entry64(void *pt,
Zhi Wang2707e442016-03-28 23:23:16 +0800314 struct intel_gvt_gtt_entry *e,
315 unsigned long index, bool hypervisor_access, unsigned long gpa,
316 struct intel_vgpu *vgpu)
317{
318 const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
319 int ret;
320
321 if (WARN_ON(info->gtt_entry_size != 8))
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800322 return -EINVAL;
Zhi Wang2707e442016-03-28 23:23:16 +0800323
324 if (hypervisor_access) {
325 ret = intel_gvt_hypervisor_write_gpa(vgpu, gpa +
326 (index << info->gtt_entry_size_shift),
327 &e->val64, 8);
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800328 if (WARN_ON(ret))
329 return ret;
Zhi Wang2707e442016-03-28 23:23:16 +0800330 } else if (!pt) {
331 write_pte64(vgpu->gvt->dev_priv, index, e->val64);
332 } else {
333 *((u64 *)pt + index) = e->val64;
334 }
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800335 return 0;
Zhi Wang2707e442016-03-28 23:23:16 +0800336}
337
338#define GTT_HAW 46
339
Xiong Zhangb721b652017-11-28 07:29:54 +0800340#define ADDR_1G_MASK (((1UL << (GTT_HAW - 30)) - 1) << 30)
341#define ADDR_2M_MASK (((1UL << (GTT_HAW - 21)) - 1) << 21)
342#define ADDR_4K_MASK (((1UL << (GTT_HAW - 12)) - 1) << 12)
Zhi Wang2707e442016-03-28 23:23:16 +0800343
344static unsigned long gen8_gtt_get_pfn(struct intel_gvt_gtt_entry *e)
345{
346 unsigned long pfn;
347
348 if (e->type == GTT_TYPE_PPGTT_PTE_1G_ENTRY)
349 pfn = (e->val64 & ADDR_1G_MASK) >> 12;
350 else if (e->type == GTT_TYPE_PPGTT_PTE_2M_ENTRY)
351 pfn = (e->val64 & ADDR_2M_MASK) >> 12;
352 else
353 pfn = (e->val64 & ADDR_4K_MASK) >> 12;
354 return pfn;
355}
356
357static void gen8_gtt_set_pfn(struct intel_gvt_gtt_entry *e, unsigned long pfn)
358{
359 if (e->type == GTT_TYPE_PPGTT_PTE_1G_ENTRY) {
360 e->val64 &= ~ADDR_1G_MASK;
361 pfn &= (ADDR_1G_MASK >> 12);
362 } else if (e->type == GTT_TYPE_PPGTT_PTE_2M_ENTRY) {
363 e->val64 &= ~ADDR_2M_MASK;
364 pfn &= (ADDR_2M_MASK >> 12);
365 } else {
366 e->val64 &= ~ADDR_4K_MASK;
367 pfn &= (ADDR_4K_MASK >> 12);
368 }
369
370 e->val64 |= (pfn << 12);
371}
372
373static bool gen8_gtt_test_pse(struct intel_gvt_gtt_entry *e)
374{
375 /* Entry doesn't have PSE bit. */
376 if (get_pse_type(e->type) == GTT_TYPE_INVALID)
377 return false;
378
379 e->type = get_entry_type(e->type);
Zhi Wang5e86cce2017-09-26 15:02:21 +0800380 if (!(e->val64 & BIT(7)))
Zhi Wang2707e442016-03-28 23:23:16 +0800381 return false;
382
383 e->type = get_pse_type(e->type);
384 return true;
385}
386
387static bool gen8_gtt_test_present(struct intel_gvt_gtt_entry *e)
388{
389 /*
390 * i915 writes PDP root pointer registers without present bit,
391 * it also works, so we need to treat root pointer entry
392 * specifically.
393 */
394 if (e->type == GTT_TYPE_PPGTT_ROOT_L3_ENTRY
395 || e->type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY)
396 return (e->val64 != 0);
397 else
Zhi Wang5e86cce2017-09-26 15:02:21 +0800398 return (e->val64 & BIT(0));
Zhi Wang2707e442016-03-28 23:23:16 +0800399}
400
401static void gtt_entry_clear_present(struct intel_gvt_gtt_entry *e)
402{
Zhi Wang5e86cce2017-09-26 15:02:21 +0800403 e->val64 &= ~BIT(0);
Zhi Wang2707e442016-03-28 23:23:16 +0800404}
405
Zhi Wang655c64e2017-10-10 17:24:26 +0800406static void gtt_entry_set_present(struct intel_gvt_gtt_entry *e)
407{
408 e->val64 |= BIT(0);
Zhi Wang2707e442016-03-28 23:23:16 +0800409}
410
411/*
412 * Per-platform GMA routines.
413 */
414static unsigned long gma_to_ggtt_pte_index(unsigned long gma)
415{
Zhi Wang9556e112017-10-10 13:51:32 +0800416 unsigned long x = (gma >> I915_GTT_PAGE_SHIFT);
Zhi Wang2707e442016-03-28 23:23:16 +0800417
418 trace_gma_index(__func__, gma, x);
419 return x;
420}
421
422#define DEFINE_PPGTT_GMA_TO_INDEX(prefix, ename, exp) \
423static unsigned long prefix##_gma_to_##ename##_index(unsigned long gma) \
424{ \
425 unsigned long x = (exp); \
426 trace_gma_index(__func__, gma, x); \
427 return x; \
428}
429
430DEFINE_PPGTT_GMA_TO_INDEX(gen8, pte, (gma >> 12 & 0x1ff));
431DEFINE_PPGTT_GMA_TO_INDEX(gen8, pde, (gma >> 21 & 0x1ff));
432DEFINE_PPGTT_GMA_TO_INDEX(gen8, l3_pdp, (gma >> 30 & 0x3));
433DEFINE_PPGTT_GMA_TO_INDEX(gen8, l4_pdp, (gma >> 30 & 0x1ff));
434DEFINE_PPGTT_GMA_TO_INDEX(gen8, pml4, (gma >> 39 & 0x1ff));
435
436static struct intel_gvt_gtt_pte_ops gen8_gtt_pte_ops = {
437 .get_entry = gtt_get_entry64,
438 .set_entry = gtt_set_entry64,
439 .clear_present = gtt_entry_clear_present,
Zhi Wang655c64e2017-10-10 17:24:26 +0800440 .set_present = gtt_entry_set_present,
Zhi Wang2707e442016-03-28 23:23:16 +0800441 .test_present = gen8_gtt_test_present,
442 .test_pse = gen8_gtt_test_pse,
443 .get_pfn = gen8_gtt_get_pfn,
444 .set_pfn = gen8_gtt_set_pfn,
445};
446
447static struct intel_gvt_gtt_gma_ops gen8_gtt_gma_ops = {
448 .gma_to_ggtt_pte_index = gma_to_ggtt_pte_index,
449 .gma_to_pte_index = gen8_gma_to_pte_index,
450 .gma_to_pde_index = gen8_gma_to_pde_index,
451 .gma_to_l3_pdp_index = gen8_gma_to_l3_pdp_index,
452 .gma_to_l4_pdp_index = gen8_gma_to_l4_pdp_index,
453 .gma_to_pml4_index = gen8_gma_to_pml4_index,
454};
455
456static int gtt_entry_p2m(struct intel_vgpu *vgpu, struct intel_gvt_gtt_entry *p,
457 struct intel_gvt_gtt_entry *m)
458{
459 struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
460 unsigned long gfn, mfn;
461
462 *m = *p;
463
464 if (!ops->test_present(p))
465 return 0;
466
467 gfn = ops->get_pfn(p);
468
469 mfn = intel_gvt_hypervisor_gfn_to_mfn(vgpu, gfn);
470 if (mfn == INTEL_GVT_INVALID_ADDR) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500471 gvt_vgpu_err("fail to translate gfn: 0x%lx\n", gfn);
Zhi Wang2707e442016-03-28 23:23:16 +0800472 return -ENXIO;
473 }
474
475 ops->set_pfn(m, mfn);
476 return 0;
477}
478
479/*
480 * MM helpers.
481 */
Changbin Du3aff3512018-01-30 19:19:42 +0800482static void _ppgtt_get_root_entry(struct intel_vgpu_mm *mm,
483 struct intel_gvt_gtt_entry *entry, unsigned long index,
484 bool guest)
Zhi Wang2707e442016-03-28 23:23:16 +0800485{
Changbin Du3aff3512018-01-30 19:19:42 +0800486 struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
Zhi Wang2707e442016-03-28 23:23:16 +0800487
Changbin Du3aff3512018-01-30 19:19:42 +0800488 GEM_BUG_ON(mm->type != INTEL_GVT_MM_PPGTT);
Zhi Wang2707e442016-03-28 23:23:16 +0800489
Changbin Du3aff3512018-01-30 19:19:42 +0800490 entry->type = mm->ppgtt_mm.root_entry_type;
491 pte_ops->get_entry(guest ? mm->ppgtt_mm.guest_pdps :
492 mm->ppgtt_mm.shadow_pdps,
493 entry, index, false, 0, mm->vgpu);
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800494
Changbin Du3aff3512018-01-30 19:19:42 +0800495 pte_ops->test_pse(entry);
Zhi Wang2707e442016-03-28 23:23:16 +0800496}
497
Changbin Du3aff3512018-01-30 19:19:42 +0800498static inline void ppgtt_get_guest_root_entry(struct intel_vgpu_mm *mm,
499 struct intel_gvt_gtt_entry *entry, unsigned long index)
Zhi Wang2707e442016-03-28 23:23:16 +0800500{
Changbin Du3aff3512018-01-30 19:19:42 +0800501 _ppgtt_get_root_entry(mm, entry, index, true);
502}
Zhi Wang2707e442016-03-28 23:23:16 +0800503
Changbin Du3aff3512018-01-30 19:19:42 +0800504static inline void ppgtt_get_shadow_root_entry(struct intel_vgpu_mm *mm,
505 struct intel_gvt_gtt_entry *entry, unsigned long index)
506{
507 _ppgtt_get_root_entry(mm, entry, index, false);
508}
509
510static void _ppgtt_set_root_entry(struct intel_vgpu_mm *mm,
511 struct intel_gvt_gtt_entry *entry, unsigned long index,
512 bool guest)
513{
514 struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
515
516 pte_ops->set_entry(guest ? mm->ppgtt_mm.guest_pdps :
517 mm->ppgtt_mm.shadow_pdps,
518 entry, index, false, 0, mm->vgpu);
519}
520
521static inline void ppgtt_set_guest_root_entry(struct intel_vgpu_mm *mm,
522 struct intel_gvt_gtt_entry *entry, unsigned long index)
523{
524 _ppgtt_set_root_entry(mm, entry, index, true);
525}
526
527static inline void ppgtt_set_shadow_root_entry(struct intel_vgpu_mm *mm,
528 struct intel_gvt_gtt_entry *entry, unsigned long index)
529{
530 _ppgtt_set_root_entry(mm, entry, index, false);
531}
532
533static void ggtt_get_guest_entry(struct intel_vgpu_mm *mm,
534 struct intel_gvt_gtt_entry *entry, unsigned long index)
535{
536 struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
537
538 GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);
539
540 entry->type = GTT_TYPE_GGTT_PTE;
541 pte_ops->get_entry(mm->ggtt_mm.virtual_ggtt, entry, index,
542 false, 0, mm->vgpu);
543}
544
545static void ggtt_set_guest_entry(struct intel_vgpu_mm *mm,
546 struct intel_gvt_gtt_entry *entry, unsigned long index)
547{
548 struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
549
550 GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);
551
552 pte_ops->set_entry(mm->ggtt_mm.virtual_ggtt, entry, index,
553 false, 0, mm->vgpu);
554}
555
556static void ggtt_set_host_entry(struct intel_vgpu_mm *mm,
557 struct intel_gvt_gtt_entry *entry, unsigned long index)
558{
559 struct intel_gvt_gtt_pte_ops *pte_ops = mm->vgpu->gvt->gtt.pte_ops;
560
561 GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT);
562
563 pte_ops->set_entry(NULL, entry, index, false, 0, mm->vgpu);
Zhi Wang2707e442016-03-28 23:23:16 +0800564}
565
566/*
567 * PPGTT shadow page table helpers.
568 */
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800569static inline int ppgtt_spt_get_entry(
Zhi Wang2707e442016-03-28 23:23:16 +0800570 struct intel_vgpu_ppgtt_spt *spt,
571 void *page_table, int type,
572 struct intel_gvt_gtt_entry *e, unsigned long index,
573 bool guest)
574{
575 struct intel_gvt *gvt = spt->vgpu->gvt;
576 struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800577 int ret;
Zhi Wang2707e442016-03-28 23:23:16 +0800578
579 e->type = get_entry_type(type);
580
581 if (WARN(!gtt_type_is_entry(e->type), "invalid entry type\n"))
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800582 return -EINVAL;
Zhi Wang2707e442016-03-28 23:23:16 +0800583
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800584 ret = ops->get_entry(page_table, e, index, guest,
Zhi Wang9556e112017-10-10 13:51:32 +0800585 spt->guest_page.track.gfn << I915_GTT_PAGE_SHIFT,
Zhi Wang2707e442016-03-28 23:23:16 +0800586 spt->vgpu);
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800587 if (ret)
588 return ret;
589
Zhi Wang2707e442016-03-28 23:23:16 +0800590 ops->test_pse(e);
Changbin Dubc37ab52018-01-30 19:19:44 +0800591
592 gvt_vdbg_mm("read ppgtt entry, spt type %d, entry type %d, index %lu, value %llx\n",
593 type, e->type, index, e->val64);
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800594 return 0;
Zhi Wang2707e442016-03-28 23:23:16 +0800595}
596
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800597static inline int ppgtt_spt_set_entry(
Zhi Wang2707e442016-03-28 23:23:16 +0800598 struct intel_vgpu_ppgtt_spt *spt,
599 void *page_table, int type,
600 struct intel_gvt_gtt_entry *e, unsigned long index,
601 bool guest)
602{
603 struct intel_gvt *gvt = spt->vgpu->gvt;
604 struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
605
606 if (WARN(!gtt_type_is_entry(e->type), "invalid entry type\n"))
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800607 return -EINVAL;
Zhi Wang2707e442016-03-28 23:23:16 +0800608
Changbin Dubc37ab52018-01-30 19:19:44 +0800609 gvt_vdbg_mm("set ppgtt entry, spt type %d, entry type %d, index %lu, value %llx\n",
610 type, e->type, index, e->val64);
611
Zhi Wang2707e442016-03-28 23:23:16 +0800612 return ops->set_entry(page_table, e, index, guest,
Zhi Wang9556e112017-10-10 13:51:32 +0800613 spt->guest_page.track.gfn << I915_GTT_PAGE_SHIFT,
Zhi Wang2707e442016-03-28 23:23:16 +0800614 spt->vgpu);
615}
616
617#define ppgtt_get_guest_entry(spt, e, index) \
618 ppgtt_spt_get_entry(spt, NULL, \
619 spt->guest_page_type, e, index, true)
620
621#define ppgtt_set_guest_entry(spt, e, index) \
622 ppgtt_spt_set_entry(spt, NULL, \
623 spt->guest_page_type, e, index, true)
624
625#define ppgtt_get_shadow_entry(spt, e, index) \
626 ppgtt_spt_get_entry(spt, spt->shadow_page.vaddr, \
627 spt->shadow_page.type, e, index, false)
628
629#define ppgtt_set_shadow_entry(spt, e, index) \
630 ppgtt_spt_set_entry(spt, spt->shadow_page.vaddr, \
631 spt->shadow_page.type, e, index, false)
632
633/**
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800634 * intel_vgpu_init_page_track - init a page track data structure
Zhi Wang2707e442016-03-28 23:23:16 +0800635 * @vgpu: a vGPU
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800636 * @t: a page track data structure
Zhi Wang2707e442016-03-28 23:23:16 +0800637 * @gfn: guest memory page frame number
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800638 * @handler: the function will be called when target guest memory page has
Zhi Wang2707e442016-03-28 23:23:16 +0800639 * been modified.
640 *
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800641 * This function is called when a user wants to prepare a page track data
642 * structure to track a guest memory page.
Zhi Wang2707e442016-03-28 23:23:16 +0800643 *
644 * Returns:
645 * Zero on success, negative error code if failed.
646 */
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800647int intel_vgpu_init_page_track(struct intel_vgpu *vgpu,
648 struct intel_vgpu_page_track *t,
649 unsigned long gfn,
650 int (*handler)(void *, u64, void *, int),
651 void *data)
652{
653 INIT_HLIST_NODE(&t->node);
654
655 t->tracked = false;
656 t->gfn = gfn;
657 t->handler = handler;
658 t->data = data;
659
660 hash_add(vgpu->gtt.tracked_guest_page_hash_table, &t->node, t->gfn);
661 return 0;
662}
663
664/**
665 * intel_vgpu_clean_page_track - release a page track data structure
666 * @vgpu: a vGPU
667 * @t: a page track data structure
668 *
669 * This function is called before a user frees a page track data structure.
670 */
671void intel_vgpu_clean_page_track(struct intel_vgpu *vgpu,
672 struct intel_vgpu_page_track *t)
673{
674 if (!hlist_unhashed(&t->node))
675 hash_del(&t->node);
676
677 if (t->tracked)
678 intel_gvt_hypervisor_disable_page_track(vgpu, t);
679}
680
681/**
682 * intel_vgpu_find_tracked_page - find a tracked guest page
683 * @vgpu: a vGPU
684 * @gfn: guest memory page frame number
685 *
686 * This function is called when the emulation layer wants to figure out if a
687 * trapped GFN is a tracked guest page.
688 *
689 * Returns:
690 * Pointer to page track data structure, NULL if not found.
691 */
692struct intel_vgpu_page_track *intel_vgpu_find_tracked_page(
693 struct intel_vgpu *vgpu, unsigned long gfn)
694{
695 struct intel_vgpu_page_track *t;
696
697 hash_for_each_possible(vgpu->gtt.tracked_guest_page_hash_table,
698 t, node, gfn) {
699 if (t->gfn == gfn)
700 return t;
701 }
702 return NULL;
703}
704
705static int init_guest_page(struct intel_vgpu *vgpu,
Zhi Wang2707e442016-03-28 23:23:16 +0800706 struct intel_vgpu_guest_page *p,
707 unsigned long gfn,
708 int (*handler)(void *, u64, void *, int),
709 void *data)
710{
Zhi Wang2707e442016-03-28 23:23:16 +0800711 p->oos_page = NULL;
712 p->write_cnt = 0;
713
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800714 return intel_vgpu_init_page_track(vgpu, &p->track, gfn, handler, data);
Zhi Wang2707e442016-03-28 23:23:16 +0800715}
716
717static int detach_oos_page(struct intel_vgpu *vgpu,
718 struct intel_vgpu_oos_page *oos_page);
719
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800720static void clean_guest_page(struct intel_vgpu *vgpu,
Zhi Wang2707e442016-03-28 23:23:16 +0800721 struct intel_vgpu_guest_page *p)
722{
Zhi Wang2707e442016-03-28 23:23:16 +0800723 if (p->oos_page)
724 detach_oos_page(vgpu, p->oos_page);
725
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800726 intel_vgpu_clean_page_track(vgpu, &p->track);
Zhi Wang2707e442016-03-28 23:23:16 +0800727}
728
729static inline int init_shadow_page(struct intel_vgpu *vgpu,
Zhi Wang22115ce2017-10-10 14:34:11 +0800730 struct intel_vgpu_shadow_page *p, int type, bool hash)
Zhi Wang2707e442016-03-28 23:23:16 +0800731{
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +0800732 struct device *kdev = &vgpu->gvt->dev_priv->drm.pdev->dev;
733 dma_addr_t daddr;
734
735 daddr = dma_map_page(kdev, p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
736 if (dma_mapping_error(kdev, daddr)) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500737 gvt_vgpu_err("fail to map dma addr\n");
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +0800738 return -EINVAL;
739 }
740
Zhi Wang2707e442016-03-28 23:23:16 +0800741 p->vaddr = page_address(p->page);
742 p->type = type;
743
744 INIT_HLIST_NODE(&p->node);
745
Zhi Wang9556e112017-10-10 13:51:32 +0800746 p->mfn = daddr >> I915_GTT_PAGE_SHIFT;
Zhi Wang22115ce2017-10-10 14:34:11 +0800747 if (hash)
748 hash_add(vgpu->gtt.shadow_page_hash_table, &p->node, p->mfn);
Zhi Wang2707e442016-03-28 23:23:16 +0800749 return 0;
750}
751
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +0800752static inline void clean_shadow_page(struct intel_vgpu *vgpu,
753 struct intel_vgpu_shadow_page *p)
Zhi Wang2707e442016-03-28 23:23:16 +0800754{
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +0800755 struct device *kdev = &vgpu->gvt->dev_priv->drm.pdev->dev;
756
Zhi Wang9556e112017-10-10 13:51:32 +0800757 dma_unmap_page(kdev, p->mfn << I915_GTT_PAGE_SHIFT, 4096,
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +0800758 PCI_DMA_BIDIRECTIONAL);
759
Zhi Wang2707e442016-03-28 23:23:16 +0800760 if (!hlist_unhashed(&p->node))
761 hash_del(&p->node);
762}
763
764static inline struct intel_vgpu_shadow_page *find_shadow_page(
765 struct intel_vgpu *vgpu, unsigned long mfn)
766{
767 struct intel_vgpu_shadow_page *p;
768
769 hash_for_each_possible(vgpu->gtt.shadow_page_hash_table,
770 p, node, mfn) {
771 if (p->mfn == mfn)
772 return p;
773 }
774 return NULL;
775}
776
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800777#define page_track_to_guest_page(ptr) \
778 container_of(ptr, struct intel_vgpu_guest_page, track)
779
Zhi Wang2707e442016-03-28 23:23:16 +0800780#define guest_page_to_ppgtt_spt(ptr) \
781 container_of(ptr, struct intel_vgpu_ppgtt_spt, guest_page)
782
783#define shadow_page_to_ppgtt_spt(ptr) \
784 container_of(ptr, struct intel_vgpu_ppgtt_spt, shadow_page)
785
786static void *alloc_spt(gfp_t gfp_mask)
787{
788 struct intel_vgpu_ppgtt_spt *spt;
789
790 spt = kzalloc(sizeof(*spt), gfp_mask);
791 if (!spt)
792 return NULL;
793
794 spt->shadow_page.page = alloc_page(gfp_mask);
795 if (!spt->shadow_page.page) {
796 kfree(spt);
797 return NULL;
798 }
799 return spt;
800}
801
802static void free_spt(struct intel_vgpu_ppgtt_spt *spt)
803{
804 __free_page(spt->shadow_page.page);
805 kfree(spt);
806}
807
808static void ppgtt_free_shadow_page(struct intel_vgpu_ppgtt_spt *spt)
809{
810 trace_spt_free(spt->vgpu->id, spt, spt->shadow_page.type);
811
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +0800812 clean_shadow_page(spt->vgpu, &spt->shadow_page);
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800813 clean_guest_page(spt->vgpu, &spt->guest_page);
Zhi Wang2707e442016-03-28 23:23:16 +0800814 list_del_init(&spt->post_shadow_list);
815
816 free_spt(spt);
817}
818
819static void ppgtt_free_all_shadow_page(struct intel_vgpu *vgpu)
820{
821 struct hlist_node *n;
822 struct intel_vgpu_shadow_page *sp;
823 int i;
824
825 hash_for_each_safe(vgpu->gtt.shadow_page_hash_table, i, n, sp, node)
826 ppgtt_free_shadow_page(shadow_page_to_ppgtt_spt(sp));
827}
828
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800829static int ppgtt_handle_guest_write_page_table_bytes(
830 struct intel_vgpu_guest_page *gpt,
Zhi Wang2707e442016-03-28 23:23:16 +0800831 u64 pa, void *p_data, int bytes);
832
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800833static int ppgtt_write_protection_handler(void *data, u64 pa,
Zhi Wang2707e442016-03-28 23:23:16 +0800834 void *p_data, int bytes)
835{
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800836 struct intel_vgpu_page_track *t = data;
837 struct intel_vgpu_guest_page *p = page_track_to_guest_page(t);
Zhi Wang2707e442016-03-28 23:23:16 +0800838 int ret;
839
840 if (bytes != 4 && bytes != 8)
841 return -EINVAL;
842
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800843 if (!t->tracked)
Zhi Wang2707e442016-03-28 23:23:16 +0800844 return -EINVAL;
845
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800846 ret = ppgtt_handle_guest_write_page_table_bytes(p,
Zhi Wang2707e442016-03-28 23:23:16 +0800847 pa, p_data, bytes);
848 if (ret)
849 return ret;
850 return ret;
851}
852
Changbin Duede9d0c2018-01-30 19:19:40 +0800853static int reclaim_one_ppgtt_mm(struct intel_gvt *gvt);
Zhi Wang2707e442016-03-28 23:23:16 +0800854
855static struct intel_vgpu_ppgtt_spt *ppgtt_alloc_shadow_page(
856 struct intel_vgpu *vgpu, int type, unsigned long gfn)
857{
858 struct intel_vgpu_ppgtt_spt *spt = NULL;
859 int ret;
860
861retry:
862 spt = alloc_spt(GFP_KERNEL | __GFP_ZERO);
863 if (!spt) {
Changbin Duede9d0c2018-01-30 19:19:40 +0800864 if (reclaim_one_ppgtt_mm(vgpu->gvt))
Zhi Wang2707e442016-03-28 23:23:16 +0800865 goto retry;
866
Tina Zhang695fbc02017-03-10 04:26:53 -0500867 gvt_vgpu_err("fail to allocate ppgtt shadow page\n");
Zhi Wang2707e442016-03-28 23:23:16 +0800868 return ERR_PTR(-ENOMEM);
869 }
870
871 spt->vgpu = vgpu;
872 spt->guest_page_type = type;
873 atomic_set(&spt->refcount, 1);
874 INIT_LIST_HEAD(&spt->post_shadow_list);
875
876 /*
877 * TODO: guest page type may be different with shadow page type,
878 * when we support PSE page in future.
879 */
Zhi Wang22115ce2017-10-10 14:34:11 +0800880 ret = init_shadow_page(vgpu, &spt->shadow_page, type, true);
Zhi Wang2707e442016-03-28 23:23:16 +0800881 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500882 gvt_vgpu_err("fail to initialize shadow page for spt\n");
Zhi Wang2707e442016-03-28 23:23:16 +0800883 goto err;
884 }
885
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800886 ret = init_guest_page(vgpu, &spt->guest_page,
Zhi Wang2707e442016-03-28 23:23:16 +0800887 gfn, ppgtt_write_protection_handler, NULL);
888 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500889 gvt_vgpu_err("fail to initialize guest page for spt\n");
Zhi Wang2707e442016-03-28 23:23:16 +0800890 goto err;
891 }
892
893 trace_spt_alloc(vgpu->id, spt, type, spt->shadow_page.mfn, gfn);
894 return spt;
895err:
896 ppgtt_free_shadow_page(spt);
897 return ERR_PTR(ret);
898}
899
900static struct intel_vgpu_ppgtt_spt *ppgtt_find_shadow_page(
901 struct intel_vgpu *vgpu, unsigned long mfn)
902{
903 struct intel_vgpu_shadow_page *p = find_shadow_page(vgpu, mfn);
904
905 if (p)
906 return shadow_page_to_ppgtt_spt(p);
907
Tina Zhang695fbc02017-03-10 04:26:53 -0500908 gvt_vgpu_err("fail to find ppgtt shadow page: 0x%lx\n", mfn);
Zhi Wang2707e442016-03-28 23:23:16 +0800909 return NULL;
910}
911
912#define pt_entry_size_shift(spt) \
913 ((spt)->vgpu->gvt->device_info.gtt_entry_size_shift)
914
915#define pt_entries(spt) \
Zhi Wang9556e112017-10-10 13:51:32 +0800916 (I915_GTT_PAGE_SIZE >> pt_entry_size_shift(spt))
Zhi Wang2707e442016-03-28 23:23:16 +0800917
918#define for_each_present_guest_entry(spt, e, i) \
919 for (i = 0; i < pt_entries(spt); i++) \
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800920 if (!ppgtt_get_guest_entry(spt, e, i) && \
921 spt->vgpu->gvt->gtt.pte_ops->test_present(e))
Zhi Wang2707e442016-03-28 23:23:16 +0800922
923#define for_each_present_shadow_entry(spt, e, i) \
924 for (i = 0; i < pt_entries(spt); i++) \
Changbin Du4b2dbbc2017-08-02 15:06:37 +0800925 if (!ppgtt_get_shadow_entry(spt, e, i) && \
926 spt->vgpu->gvt->gtt.pte_ops->test_present(e))
Zhi Wang2707e442016-03-28 23:23:16 +0800927
928static void ppgtt_get_shadow_page(struct intel_vgpu_ppgtt_spt *spt)
929{
930 int v = atomic_read(&spt->refcount);
931
932 trace_spt_refcount(spt->vgpu->id, "inc", spt, v, (v + 1));
933
934 atomic_inc(&spt->refcount);
935}
936
937static int ppgtt_invalidate_shadow_page(struct intel_vgpu_ppgtt_spt *spt);
938
939static int ppgtt_invalidate_shadow_page_by_shadow_entry(struct intel_vgpu *vgpu,
940 struct intel_gvt_gtt_entry *e)
941{
942 struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
943 struct intel_vgpu_ppgtt_spt *s;
Ping Gao3b6411c2016-11-04 13:47:35 +0800944 intel_gvt_gtt_type_t cur_pt_type;
Zhi Wang2707e442016-03-28 23:23:16 +0800945
946 if (WARN_ON(!gtt_type_is_pt(get_next_pt_type(e->type))))
947 return -EINVAL;
948
Ping Gao3b6411c2016-11-04 13:47:35 +0800949 if (e->type != GTT_TYPE_PPGTT_ROOT_L3_ENTRY
950 && e->type != GTT_TYPE_PPGTT_ROOT_L4_ENTRY) {
951 cur_pt_type = get_next_pt_type(e->type) + 1;
952 if (ops->get_pfn(e) ==
953 vgpu->gtt.scratch_pt[cur_pt_type].page_mfn)
954 return 0;
955 }
Zhi Wang2707e442016-03-28 23:23:16 +0800956 s = ppgtt_find_shadow_page(vgpu, ops->get_pfn(e));
957 if (!s) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500958 gvt_vgpu_err("fail to find shadow page: mfn: 0x%lx\n",
959 ops->get_pfn(e));
Zhi Wang2707e442016-03-28 23:23:16 +0800960 return -ENXIO;
961 }
962 return ppgtt_invalidate_shadow_page(s);
963}
964
965static int ppgtt_invalidate_shadow_page(struct intel_vgpu_ppgtt_spt *spt)
966{
Tina Zhang695fbc02017-03-10 04:26:53 -0500967 struct intel_vgpu *vgpu = spt->vgpu;
Zhi Wang2707e442016-03-28 23:23:16 +0800968 struct intel_gvt_gtt_entry e;
969 unsigned long index;
970 int ret;
971 int v = atomic_read(&spt->refcount);
972
973 trace_spt_change(spt->vgpu->id, "die", spt,
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800974 spt->guest_page.track.gfn, spt->shadow_page.type);
Zhi Wang2707e442016-03-28 23:23:16 +0800975
976 trace_spt_refcount(spt->vgpu->id, "dec", spt, v, (v - 1));
977
978 if (atomic_dec_return(&spt->refcount) > 0)
979 return 0;
980
981 if (gtt_type_is_pte_pt(spt->shadow_page.type))
982 goto release;
983
984 for_each_present_shadow_entry(spt, &e, index) {
985 if (!gtt_type_is_pt(get_next_pt_type(e.type))) {
Tina Zhang695fbc02017-03-10 04:26:53 -0500986 gvt_vgpu_err("GVT doesn't support pse bit for now\n");
Zhi Wang2707e442016-03-28 23:23:16 +0800987 return -EINVAL;
988 }
989 ret = ppgtt_invalidate_shadow_page_by_shadow_entry(
990 spt->vgpu, &e);
991 if (ret)
992 goto fail;
993 }
994release:
995 trace_spt_change(spt->vgpu->id, "release", spt,
Zhi Wang7d1e5cd2017-09-29 02:47:55 +0800996 spt->guest_page.track.gfn, spt->shadow_page.type);
Zhi Wang2707e442016-03-28 23:23:16 +0800997 ppgtt_free_shadow_page(spt);
998 return 0;
999fail:
Tina Zhang695fbc02017-03-10 04:26:53 -05001000 gvt_vgpu_err("fail: shadow page %p shadow entry 0x%llx type %d\n",
1001 spt, e.val64, e.type);
Zhi Wang2707e442016-03-28 23:23:16 +08001002 return ret;
1003}
1004
1005static int ppgtt_populate_shadow_page(struct intel_vgpu_ppgtt_spt *spt);
1006
1007static struct intel_vgpu_ppgtt_spt *ppgtt_populate_shadow_page_by_guest_entry(
1008 struct intel_vgpu *vgpu, struct intel_gvt_gtt_entry *we)
1009{
1010 struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1011 struct intel_vgpu_ppgtt_spt *s = NULL;
1012 struct intel_vgpu_guest_page *g;
Zhi Wang7d1e5cd2017-09-29 02:47:55 +08001013 struct intel_vgpu_page_track *t;
Zhi Wang2707e442016-03-28 23:23:16 +08001014 int ret;
1015
1016 if (WARN_ON(!gtt_type_is_pt(get_next_pt_type(we->type)))) {
1017 ret = -EINVAL;
1018 goto fail;
1019 }
1020
Zhi Wang7d1e5cd2017-09-29 02:47:55 +08001021 t = intel_vgpu_find_tracked_page(vgpu, ops->get_pfn(we));
1022 if (t) {
1023 g = page_track_to_guest_page(t);
Zhi Wang2707e442016-03-28 23:23:16 +08001024 s = guest_page_to_ppgtt_spt(g);
1025 ppgtt_get_shadow_page(s);
1026 } else {
1027 int type = get_next_pt_type(we->type);
1028
1029 s = ppgtt_alloc_shadow_page(vgpu, type, ops->get_pfn(we));
1030 if (IS_ERR(s)) {
1031 ret = PTR_ERR(s);
1032 goto fail;
1033 }
1034
Zhi Wang7d1e5cd2017-09-29 02:47:55 +08001035 ret = intel_gvt_hypervisor_enable_page_track(vgpu,
1036 &s->guest_page.track);
Zhi Wang2707e442016-03-28 23:23:16 +08001037 if (ret)
1038 goto fail;
1039
1040 ret = ppgtt_populate_shadow_page(s);
1041 if (ret)
1042 goto fail;
1043
Zhi Wang7d1e5cd2017-09-29 02:47:55 +08001044 trace_spt_change(vgpu->id, "new", s, s->guest_page.track.gfn,
Zhi Wang2707e442016-03-28 23:23:16 +08001045 s->shadow_page.type);
1046 }
1047 return s;
1048fail:
Tina Zhang695fbc02017-03-10 04:26:53 -05001049 gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
1050 s, we->val64, we->type);
Zhi Wang2707e442016-03-28 23:23:16 +08001051 return ERR_PTR(ret);
1052}
1053
1054static inline void ppgtt_generate_shadow_entry(struct intel_gvt_gtt_entry *se,
1055 struct intel_vgpu_ppgtt_spt *s, struct intel_gvt_gtt_entry *ge)
1056{
1057 struct intel_gvt_gtt_pte_ops *ops = s->vgpu->gvt->gtt.pte_ops;
1058
1059 se->type = ge->type;
1060 se->val64 = ge->val64;
1061
1062 ops->set_pfn(se, s->shadow_page.mfn);
1063}
1064
1065static int ppgtt_populate_shadow_page(struct intel_vgpu_ppgtt_spt *spt)
1066{
1067 struct intel_vgpu *vgpu = spt->vgpu;
Hang Yuancc753fb2017-12-22 18:06:31 +08001068 struct intel_gvt *gvt = vgpu->gvt;
1069 struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
Zhi Wang2707e442016-03-28 23:23:16 +08001070 struct intel_vgpu_ppgtt_spt *s;
1071 struct intel_gvt_gtt_entry se, ge;
Hang Yuancc753fb2017-12-22 18:06:31 +08001072 unsigned long gfn, i;
Zhi Wang2707e442016-03-28 23:23:16 +08001073 int ret;
1074
1075 trace_spt_change(spt->vgpu->id, "born", spt,
Zhi Wang7d1e5cd2017-09-29 02:47:55 +08001076 spt->guest_page.track.gfn, spt->shadow_page.type);
Zhi Wang2707e442016-03-28 23:23:16 +08001077
1078 if (gtt_type_is_pte_pt(spt->shadow_page.type)) {
1079 for_each_present_guest_entry(spt, &ge, i) {
Hang Yuancc753fb2017-12-22 18:06:31 +08001080 gfn = ops->get_pfn(&ge);
1081 if (!intel_gvt_hypervisor_is_valid_gfn(vgpu, gfn) ||
1082 gtt_entry_p2m(vgpu, &ge, &se))
1083 ops->set_pfn(&se, gvt->gtt.scratch_mfn);
Zhi Wang2707e442016-03-28 23:23:16 +08001084 ppgtt_set_shadow_entry(spt, &se, i);
1085 }
1086 return 0;
1087 }
1088
1089 for_each_present_guest_entry(spt, &ge, i) {
1090 if (!gtt_type_is_pt(get_next_pt_type(ge.type))) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001091 gvt_vgpu_err("GVT doesn't support pse bit now\n");
Zhi Wang2707e442016-03-28 23:23:16 +08001092 ret = -EINVAL;
1093 goto fail;
1094 }
1095
1096 s = ppgtt_populate_shadow_page_by_guest_entry(vgpu, &ge);
1097 if (IS_ERR(s)) {
1098 ret = PTR_ERR(s);
1099 goto fail;
1100 }
1101 ppgtt_get_shadow_entry(spt, &se, i);
1102 ppgtt_generate_shadow_entry(&se, s, &ge);
1103 ppgtt_set_shadow_entry(spt, &se, i);
1104 }
1105 return 0;
1106fail:
Tina Zhang695fbc02017-03-10 04:26:53 -05001107 gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
1108 spt, ge.val64, ge.type);
Zhi Wang2707e442016-03-28 23:23:16 +08001109 return ret;
1110}
1111
1112static int ppgtt_handle_guest_entry_removal(struct intel_vgpu_guest_page *gpt,
Tina Zhang6b3816d2017-08-14 15:24:14 +08001113 struct intel_gvt_gtt_entry *se, unsigned long index)
Zhi Wang2707e442016-03-28 23:23:16 +08001114{
1115 struct intel_vgpu_ppgtt_spt *spt = guest_page_to_ppgtt_spt(gpt);
1116 struct intel_vgpu_shadow_page *sp = &spt->shadow_page;
1117 struct intel_vgpu *vgpu = spt->vgpu;
1118 struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
Zhi Wang2707e442016-03-28 23:23:16 +08001119 int ret;
1120
Tina Zhang6b3816d2017-08-14 15:24:14 +08001121 trace_gpt_change(spt->vgpu->id, "remove", spt, sp->type, se->val64,
Bing Niu9baf0922016-11-07 10:44:36 +08001122 index);
1123
Changbin Dubc37ab52018-01-30 19:19:44 +08001124 gvt_vdbg_mm("destroy old shadow entry, type %d, index %lu, value %llx\n",
1125 se->type, index, se->val64);
1126
Tina Zhang6b3816d2017-08-14 15:24:14 +08001127 if (!ops->test_present(se))
Zhi Wang2707e442016-03-28 23:23:16 +08001128 return 0;
1129
Tina Zhang6b3816d2017-08-14 15:24:14 +08001130 if (ops->get_pfn(se) == vgpu->gtt.scratch_pt[sp->type].page_mfn)
Zhi Wang2707e442016-03-28 23:23:16 +08001131 return 0;
1132
Tina Zhang6b3816d2017-08-14 15:24:14 +08001133 if (gtt_type_is_pt(get_next_pt_type(se->type))) {
Bing Niu9baf0922016-11-07 10:44:36 +08001134 struct intel_vgpu_ppgtt_spt *s =
Tina Zhang6b3816d2017-08-14 15:24:14 +08001135 ppgtt_find_shadow_page(vgpu, ops->get_pfn(se));
Bing Niu9baf0922016-11-07 10:44:36 +08001136 if (!s) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001137 gvt_vgpu_err("fail to find guest page\n");
Zhi Wang2707e442016-03-28 23:23:16 +08001138 ret = -ENXIO;
1139 goto fail;
1140 }
Bing Niu9baf0922016-11-07 10:44:36 +08001141 ret = ppgtt_invalidate_shadow_page(s);
Zhi Wang2707e442016-03-28 23:23:16 +08001142 if (ret)
1143 goto fail;
1144 }
Zhi Wang2707e442016-03-28 23:23:16 +08001145 return 0;
1146fail:
Tina Zhang695fbc02017-03-10 04:26:53 -05001147 gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d\n",
Tina Zhang6b3816d2017-08-14 15:24:14 +08001148 spt, se->val64, se->type);
Zhi Wang2707e442016-03-28 23:23:16 +08001149 return ret;
1150}
1151
1152static int ppgtt_handle_guest_entry_add(struct intel_vgpu_guest_page *gpt,
1153 struct intel_gvt_gtt_entry *we, unsigned long index)
1154{
1155 struct intel_vgpu_ppgtt_spt *spt = guest_page_to_ppgtt_spt(gpt);
1156 struct intel_vgpu_shadow_page *sp = &spt->shadow_page;
1157 struct intel_vgpu *vgpu = spt->vgpu;
1158 struct intel_gvt_gtt_entry m;
1159 struct intel_vgpu_ppgtt_spt *s;
1160 int ret;
1161
1162 trace_gpt_change(spt->vgpu->id, "add", spt, sp->type,
1163 we->val64, index);
1164
Changbin Dubc37ab52018-01-30 19:19:44 +08001165 gvt_vdbg_mm("add shadow entry: type %d, index %lu, value %llx\n",
1166 we->type, index, we->val64);
1167
Zhi Wang2707e442016-03-28 23:23:16 +08001168 if (gtt_type_is_pt(get_next_pt_type(we->type))) {
1169 s = ppgtt_populate_shadow_page_by_guest_entry(vgpu, we);
1170 if (IS_ERR(s)) {
1171 ret = PTR_ERR(s);
1172 goto fail;
1173 }
1174 ppgtt_get_shadow_entry(spt, &m, index);
1175 ppgtt_generate_shadow_entry(&m, s, we);
1176 ppgtt_set_shadow_entry(spt, &m, index);
1177 } else {
1178 ret = gtt_entry_p2m(vgpu, we, &m);
1179 if (ret)
1180 goto fail;
1181 ppgtt_set_shadow_entry(spt, &m, index);
1182 }
1183 return 0;
1184fail:
Tina Zhang695fbc02017-03-10 04:26:53 -05001185 gvt_vgpu_err("fail: spt %p guest entry 0x%llx type %d\n",
1186 spt, we->val64, we->type);
Zhi Wang2707e442016-03-28 23:23:16 +08001187 return ret;
1188}
1189
1190static int sync_oos_page(struct intel_vgpu *vgpu,
1191 struct intel_vgpu_oos_page *oos_page)
1192{
1193 const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
1194 struct intel_gvt *gvt = vgpu->gvt;
1195 struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
1196 struct intel_vgpu_ppgtt_spt *spt =
1197 guest_page_to_ppgtt_spt(oos_page->guest_page);
1198 struct intel_gvt_gtt_entry old, new, m;
1199 int index;
1200 int ret;
1201
1202 trace_oos_change(vgpu->id, "sync", oos_page->id,
1203 oos_page->guest_page, spt->guest_page_type);
1204
1205 old.type = new.type = get_entry_type(spt->guest_page_type);
1206 old.val64 = new.val64 = 0;
1207
Zhi Wang9556e112017-10-10 13:51:32 +08001208 for (index = 0; index < (I915_GTT_PAGE_SIZE >>
1209 info->gtt_entry_size_shift); index++) {
Zhi Wang2707e442016-03-28 23:23:16 +08001210 ops->get_entry(oos_page->mem, &old, index, false, 0, vgpu);
1211 ops->get_entry(NULL, &new, index, true,
Zhi Wang7d1e5cd2017-09-29 02:47:55 +08001212 oos_page->guest_page->track.gfn << PAGE_SHIFT, vgpu);
Zhi Wang2707e442016-03-28 23:23:16 +08001213
1214 if (old.val64 == new.val64
1215 && !test_and_clear_bit(index, spt->post_shadow_bitmap))
1216 continue;
1217
1218 trace_oos_sync(vgpu->id, oos_page->id,
1219 oos_page->guest_page, spt->guest_page_type,
1220 new.val64, index);
1221
1222 ret = gtt_entry_p2m(vgpu, &new, &m);
1223 if (ret)
1224 return ret;
1225
1226 ops->set_entry(oos_page->mem, &new, index, false, 0, vgpu);
1227 ppgtt_set_shadow_entry(spt, &m, index);
1228 }
1229
1230 oos_page->guest_page->write_cnt = 0;
1231 list_del_init(&spt->post_shadow_list);
1232 return 0;
1233}
1234
1235static int detach_oos_page(struct intel_vgpu *vgpu,
1236 struct intel_vgpu_oos_page *oos_page)
1237{
1238 struct intel_gvt *gvt = vgpu->gvt;
1239 struct intel_vgpu_ppgtt_spt *spt =
1240 guest_page_to_ppgtt_spt(oos_page->guest_page);
1241
1242 trace_oos_change(vgpu->id, "detach", oos_page->id,
1243 oos_page->guest_page, spt->guest_page_type);
1244
1245 oos_page->guest_page->write_cnt = 0;
1246 oos_page->guest_page->oos_page = NULL;
1247 oos_page->guest_page = NULL;
1248
1249 list_del_init(&oos_page->vm_list);
1250 list_move_tail(&oos_page->list, &gvt->gtt.oos_page_free_list_head);
1251
1252 return 0;
1253}
1254
1255static int attach_oos_page(struct intel_vgpu *vgpu,
1256 struct intel_vgpu_oos_page *oos_page,
1257 struct intel_vgpu_guest_page *gpt)
1258{
1259 struct intel_gvt *gvt = vgpu->gvt;
1260 int ret;
1261
Zhi Wang7d1e5cd2017-09-29 02:47:55 +08001262 ret = intel_gvt_hypervisor_read_gpa(vgpu,
Zhi Wang9556e112017-10-10 13:51:32 +08001263 gpt->track.gfn << I915_GTT_PAGE_SHIFT,
1264 oos_page->mem, I915_GTT_PAGE_SIZE);
Zhi Wang2707e442016-03-28 23:23:16 +08001265 if (ret)
1266 return ret;
1267
1268 oos_page->guest_page = gpt;
1269 gpt->oos_page = oos_page;
1270
1271 list_move_tail(&oos_page->list, &gvt->gtt.oos_page_use_list_head);
1272
1273 trace_oos_change(vgpu->id, "attach", gpt->oos_page->id,
1274 gpt, guest_page_to_ppgtt_spt(gpt)->guest_page_type);
1275 return 0;
1276}
1277
1278static int ppgtt_set_guest_page_sync(struct intel_vgpu *vgpu,
1279 struct intel_vgpu_guest_page *gpt)
1280{
1281 int ret;
1282
Zhi Wang7d1e5cd2017-09-29 02:47:55 +08001283 ret = intel_gvt_hypervisor_enable_page_track(vgpu, &gpt->track);
Zhi Wang2707e442016-03-28 23:23:16 +08001284 if (ret)
1285 return ret;
1286
1287 trace_oos_change(vgpu->id, "set page sync", gpt->oos_page->id,
1288 gpt, guest_page_to_ppgtt_spt(gpt)->guest_page_type);
1289
1290 list_del_init(&gpt->oos_page->vm_list);
1291 return sync_oos_page(vgpu, gpt->oos_page);
1292}
1293
1294static int ppgtt_allocate_oos_page(struct intel_vgpu *vgpu,
1295 struct intel_vgpu_guest_page *gpt)
1296{
1297 struct intel_gvt *gvt = vgpu->gvt;
1298 struct intel_gvt_gtt *gtt = &gvt->gtt;
1299 struct intel_vgpu_oos_page *oos_page = gpt->oos_page;
1300 int ret;
1301
1302 WARN(oos_page, "shadow PPGTT page has already has a oos page\n");
1303
1304 if (list_empty(&gtt->oos_page_free_list_head)) {
1305 oos_page = container_of(gtt->oos_page_use_list_head.next,
1306 struct intel_vgpu_oos_page, list);
1307 ret = ppgtt_set_guest_page_sync(vgpu, oos_page->guest_page);
1308 if (ret)
1309 return ret;
1310 ret = detach_oos_page(vgpu, oos_page);
1311 if (ret)
1312 return ret;
1313 } else
1314 oos_page = container_of(gtt->oos_page_free_list_head.next,
1315 struct intel_vgpu_oos_page, list);
1316 return attach_oos_page(vgpu, oos_page, gpt);
1317}
1318
1319static int ppgtt_set_guest_page_oos(struct intel_vgpu *vgpu,
1320 struct intel_vgpu_guest_page *gpt)
1321{
1322 struct intel_vgpu_oos_page *oos_page = gpt->oos_page;
1323
1324 if (WARN(!oos_page, "shadow PPGTT page should have a oos page\n"))
1325 return -EINVAL;
1326
1327 trace_oos_change(vgpu->id, "set page out of sync", gpt->oos_page->id,
1328 gpt, guest_page_to_ppgtt_spt(gpt)->guest_page_type);
1329
1330 list_add_tail(&oos_page->vm_list, &vgpu->gtt.oos_page_list_head);
Zhi Wang7d1e5cd2017-09-29 02:47:55 +08001331 return intel_gvt_hypervisor_disable_page_track(vgpu, &gpt->track);
Zhi Wang2707e442016-03-28 23:23:16 +08001332}
1333
1334/**
1335 * intel_vgpu_sync_oos_pages - sync all the out-of-synced shadow for vGPU
1336 * @vgpu: a vGPU
1337 *
1338 * This function is called before submitting a guest workload to host,
1339 * to sync all the out-of-synced shadow for vGPU
1340 *
1341 * Returns:
1342 * Zero on success, negative error code if failed.
1343 */
1344int intel_vgpu_sync_oos_pages(struct intel_vgpu *vgpu)
1345{
1346 struct list_head *pos, *n;
1347 struct intel_vgpu_oos_page *oos_page;
1348 int ret;
1349
1350 if (!enable_out_of_sync)
1351 return 0;
1352
1353 list_for_each_safe(pos, n, &vgpu->gtt.oos_page_list_head) {
1354 oos_page = container_of(pos,
1355 struct intel_vgpu_oos_page, vm_list);
1356 ret = ppgtt_set_guest_page_sync(vgpu, oos_page->guest_page);
1357 if (ret)
1358 return ret;
1359 }
1360 return 0;
1361}
1362
1363/*
1364 * The heart of PPGTT shadow page table.
1365 */
1366static int ppgtt_handle_guest_write_page_table(
1367 struct intel_vgpu_guest_page *gpt,
1368 struct intel_gvt_gtt_entry *we, unsigned long index)
1369{
1370 struct intel_vgpu_ppgtt_spt *spt = guest_page_to_ppgtt_spt(gpt);
1371 struct intel_vgpu *vgpu = spt->vgpu;
Tina Zhang6b3816d2017-08-14 15:24:14 +08001372 int type = spt->shadow_page.type;
Zhi Wang2707e442016-03-28 23:23:16 +08001373 struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
Tina Zhang6b3816d2017-08-14 15:24:14 +08001374 struct intel_gvt_gtt_entry se;
Zhi Wang2707e442016-03-28 23:23:16 +08001375
Zhi Wang2707e442016-03-28 23:23:16 +08001376 int ret;
Bing Niu9baf0922016-11-07 10:44:36 +08001377 int new_present;
Zhi Wang2707e442016-03-28 23:23:16 +08001378
Zhi Wang2707e442016-03-28 23:23:16 +08001379 new_present = ops->test_present(we);
1380
Tina Zhang6b3816d2017-08-14 15:24:14 +08001381 /*
1382 * Adding the new entry first and then removing the old one, that can
1383 * guarantee the ppgtt table is validated during the window between
1384 * adding and removal.
1385 */
1386 ppgtt_get_shadow_entry(spt, &se, index);
Zhi Wang2707e442016-03-28 23:23:16 +08001387
Zhi Wang2707e442016-03-28 23:23:16 +08001388 if (new_present) {
1389 ret = ppgtt_handle_guest_entry_add(gpt, we, index);
1390 if (ret)
1391 goto fail;
1392 }
Tina Zhang6b3816d2017-08-14 15:24:14 +08001393
1394 ret = ppgtt_handle_guest_entry_removal(gpt, &se, index);
1395 if (ret)
1396 goto fail;
1397
1398 if (!new_present) {
1399 ops->set_pfn(&se, vgpu->gtt.scratch_pt[type].page_mfn);
1400 ppgtt_set_shadow_entry(spt, &se, index);
1401 }
1402
Zhi Wang2707e442016-03-28 23:23:16 +08001403 return 0;
1404fail:
Tina Zhang695fbc02017-03-10 04:26:53 -05001405 gvt_vgpu_err("fail: shadow page %p guest entry 0x%llx type %d.\n",
1406 spt, we->val64, we->type);
Zhi Wang2707e442016-03-28 23:23:16 +08001407 return ret;
1408}
1409
1410static inline bool can_do_out_of_sync(struct intel_vgpu_guest_page *gpt)
1411{
1412 return enable_out_of_sync
1413 && gtt_type_is_pte_pt(
1414 guest_page_to_ppgtt_spt(gpt)->guest_page_type)
1415 && gpt->write_cnt >= 2;
1416}
1417
1418static void ppgtt_set_post_shadow(struct intel_vgpu_ppgtt_spt *spt,
1419 unsigned long index)
1420{
1421 set_bit(index, spt->post_shadow_bitmap);
1422 if (!list_empty(&spt->post_shadow_list))
1423 return;
1424
1425 list_add_tail(&spt->post_shadow_list,
1426 &spt->vgpu->gtt.post_shadow_list_head);
1427}
1428
1429/**
1430 * intel_vgpu_flush_post_shadow - flush the post shadow transactions
1431 * @vgpu: a vGPU
1432 *
1433 * This function is called before submitting a guest workload to host,
1434 * to flush all the post shadows for a vGPU.
1435 *
1436 * Returns:
1437 * Zero on success, negative error code if failed.
1438 */
1439int intel_vgpu_flush_post_shadow(struct intel_vgpu *vgpu)
1440{
1441 struct list_head *pos, *n;
1442 struct intel_vgpu_ppgtt_spt *spt;
Bing Niu9baf0922016-11-07 10:44:36 +08001443 struct intel_gvt_gtt_entry ge;
Zhi Wang2707e442016-03-28 23:23:16 +08001444 unsigned long index;
1445 int ret;
1446
1447 list_for_each_safe(pos, n, &vgpu->gtt.post_shadow_list_head) {
1448 spt = container_of(pos, struct intel_vgpu_ppgtt_spt,
1449 post_shadow_list);
1450
1451 for_each_set_bit(index, spt->post_shadow_bitmap,
1452 GTT_ENTRY_NUM_IN_ONE_PAGE) {
1453 ppgtt_get_guest_entry(spt, &ge, index);
Zhi Wang2707e442016-03-28 23:23:16 +08001454
1455 ret = ppgtt_handle_guest_write_page_table(
1456 &spt->guest_page, &ge, index);
1457 if (ret)
1458 return ret;
1459 clear_bit(index, spt->post_shadow_bitmap);
1460 }
1461 list_del_init(&spt->post_shadow_list);
1462 }
1463 return 0;
1464}
1465
Zhi Wang7d1e5cd2017-09-29 02:47:55 +08001466static int ppgtt_handle_guest_write_page_table_bytes(
1467 struct intel_vgpu_guest_page *gpt,
Zhi Wang2707e442016-03-28 23:23:16 +08001468 u64 pa, void *p_data, int bytes)
1469{
Zhi Wang2707e442016-03-28 23:23:16 +08001470 struct intel_vgpu_ppgtt_spt *spt = guest_page_to_ppgtt_spt(gpt);
1471 struct intel_vgpu *vgpu = spt->vgpu;
1472 struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1473 const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
Tina Zhang6b3816d2017-08-14 15:24:14 +08001474 struct intel_gvt_gtt_entry we, se;
Zhi Wang2707e442016-03-28 23:23:16 +08001475 unsigned long index;
1476 int ret;
1477
1478 index = (pa & (PAGE_SIZE - 1)) >> info->gtt_entry_size_shift;
1479
1480 ppgtt_get_guest_entry(spt, &we, index);
Zhi Wang2707e442016-03-28 23:23:16 +08001481
1482 ops->test_pse(&we);
1483
1484 if (bytes == info->gtt_entry_size) {
1485 ret = ppgtt_handle_guest_write_page_table(gpt, &we, index);
1486 if (ret)
1487 return ret;
1488 } else {
Zhi Wang2707e442016-03-28 23:23:16 +08001489 if (!test_bit(index, spt->post_shadow_bitmap)) {
Zhi Wang121d760d2017-12-29 02:50:08 +08001490 int type = spt->shadow_page.type;
1491
Tina Zhang6b3816d2017-08-14 15:24:14 +08001492 ppgtt_get_shadow_entry(spt, &se, index);
1493 ret = ppgtt_handle_guest_entry_removal(gpt, &se, index);
Zhi Wang2707e442016-03-28 23:23:16 +08001494 if (ret)
1495 return ret;
Zhi Wang121d760d2017-12-29 02:50:08 +08001496 ops->set_pfn(&se, vgpu->gtt.scratch_pt[type].page_mfn);
1497 ppgtt_set_shadow_entry(spt, &se, index);
Zhi Wang2707e442016-03-28 23:23:16 +08001498 }
Zhi Wang2707e442016-03-28 23:23:16 +08001499 ppgtt_set_post_shadow(spt, index);
Zhi Wang2707e442016-03-28 23:23:16 +08001500 }
1501
1502 if (!enable_out_of_sync)
1503 return 0;
1504
1505 gpt->write_cnt++;
1506
1507 if (gpt->oos_page)
1508 ops->set_entry(gpt->oos_page->mem, &we, index,
1509 false, 0, vgpu);
1510
1511 if (can_do_out_of_sync(gpt)) {
1512 if (!gpt->oos_page)
1513 ppgtt_allocate_oos_page(vgpu, gpt);
1514
1515 ret = ppgtt_set_guest_page_oos(vgpu, gpt);
1516 if (ret < 0)
1517 return ret;
1518 }
1519 return 0;
1520}
1521
Changbin Duede9d0c2018-01-30 19:19:40 +08001522static void invalidate_ppgtt_mm(struct intel_vgpu_mm *mm)
Zhi Wang2707e442016-03-28 23:23:16 +08001523{
1524 struct intel_vgpu *vgpu = mm->vgpu;
1525 struct intel_gvt *gvt = vgpu->gvt;
1526 struct intel_gvt_gtt *gtt = &gvt->gtt;
1527 struct intel_gvt_gtt_pte_ops *ops = gtt->pte_ops;
1528 struct intel_gvt_gtt_entry se;
Changbin Duede9d0c2018-01-30 19:19:40 +08001529 int index;
Zhi Wang2707e442016-03-28 23:23:16 +08001530
Changbin Duede9d0c2018-01-30 19:19:40 +08001531 if (!mm->ppgtt_mm.shadowed)
Zhi Wang2707e442016-03-28 23:23:16 +08001532 return;
1533
Changbin Duede9d0c2018-01-30 19:19:40 +08001534 for (index = 0; index < ARRAY_SIZE(mm->ppgtt_mm.shadow_pdps); index++) {
1535 ppgtt_get_shadow_root_entry(mm, &se, index);
1536
Zhi Wang2707e442016-03-28 23:23:16 +08001537 if (!ops->test_present(&se))
1538 continue;
Changbin Duede9d0c2018-01-30 19:19:40 +08001539
1540 ppgtt_invalidate_shadow_page_by_shadow_entry(vgpu, &se);
Zhi Wang2707e442016-03-28 23:23:16 +08001541 se.val64 = 0;
Changbin Duede9d0c2018-01-30 19:19:40 +08001542 ppgtt_set_shadow_root_entry(mm, &se, index);
Zhi Wang2707e442016-03-28 23:23:16 +08001543
1544 trace_gpt_change(vgpu->id, "destroy root pointer",
Changbin Duede9d0c2018-01-30 19:19:40 +08001545 NULL, se.type, se.val64, index);
Zhi Wang2707e442016-03-28 23:23:16 +08001546 }
Changbin Duede9d0c2018-01-30 19:19:40 +08001547
1548 mm->ppgtt_mm.shadowed = false;
Zhi Wang2707e442016-03-28 23:23:16 +08001549}
1550
Zhi Wang2707e442016-03-28 23:23:16 +08001551
Changbin Duede9d0c2018-01-30 19:19:40 +08001552static int shadow_ppgtt_mm(struct intel_vgpu_mm *mm)
Zhi Wang2707e442016-03-28 23:23:16 +08001553{
1554 struct intel_vgpu *vgpu = mm->vgpu;
1555 struct intel_gvt *gvt = vgpu->gvt;
1556 struct intel_gvt_gtt *gtt = &gvt->gtt;
1557 struct intel_gvt_gtt_pte_ops *ops = gtt->pte_ops;
1558 struct intel_vgpu_ppgtt_spt *spt;
1559 struct intel_gvt_gtt_entry ge, se;
Changbin Duede9d0c2018-01-30 19:19:40 +08001560 int index, ret;
Zhi Wang2707e442016-03-28 23:23:16 +08001561
Changbin Duede9d0c2018-01-30 19:19:40 +08001562 if (mm->ppgtt_mm.shadowed)
Zhi Wang2707e442016-03-28 23:23:16 +08001563 return 0;
1564
Changbin Duede9d0c2018-01-30 19:19:40 +08001565 mm->ppgtt_mm.shadowed = true;
Zhi Wang2707e442016-03-28 23:23:16 +08001566
Changbin Duede9d0c2018-01-30 19:19:40 +08001567 for (index = 0; index < ARRAY_SIZE(mm->ppgtt_mm.guest_pdps); index++) {
1568 ppgtt_get_guest_root_entry(mm, &ge, index);
1569
Zhi Wang2707e442016-03-28 23:23:16 +08001570 if (!ops->test_present(&ge))
1571 continue;
1572
1573 trace_gpt_change(vgpu->id, __func__, NULL,
Changbin Duede9d0c2018-01-30 19:19:40 +08001574 ge.type, ge.val64, index);
Zhi Wang2707e442016-03-28 23:23:16 +08001575
1576 spt = ppgtt_populate_shadow_page_by_guest_entry(vgpu, &ge);
1577 if (IS_ERR(spt)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001578 gvt_vgpu_err("fail to populate guest root pointer\n");
Zhi Wang2707e442016-03-28 23:23:16 +08001579 ret = PTR_ERR(spt);
1580 goto fail;
1581 }
1582 ppgtt_generate_shadow_entry(&se, spt, &ge);
Changbin Duede9d0c2018-01-30 19:19:40 +08001583 ppgtt_set_shadow_root_entry(mm, &se, index);
Zhi Wang2707e442016-03-28 23:23:16 +08001584
1585 trace_gpt_change(vgpu->id, "populate root pointer",
Changbin Duede9d0c2018-01-30 19:19:40 +08001586 NULL, se.type, se.val64, index);
Zhi Wang2707e442016-03-28 23:23:16 +08001587 }
Changbin Duede9d0c2018-01-30 19:19:40 +08001588
Zhi Wang2707e442016-03-28 23:23:16 +08001589 return 0;
1590fail:
Changbin Duede9d0c2018-01-30 19:19:40 +08001591 invalidate_ppgtt_mm(mm);
Zhi Wang2707e442016-03-28 23:23:16 +08001592 return ret;
1593}
1594
Changbin Duede9d0c2018-01-30 19:19:40 +08001595static struct intel_vgpu_mm *vgpu_alloc_mm(struct intel_vgpu *vgpu)
1596{
1597 struct intel_vgpu_mm *mm;
1598
1599 mm = kzalloc(sizeof(*mm), GFP_KERNEL);
1600 if (!mm)
1601 return NULL;
1602
1603 mm->vgpu = vgpu;
1604 kref_init(&mm->ref);
1605 atomic_set(&mm->pincount, 0);
1606
1607 return mm;
1608}
1609
1610static void vgpu_free_mm(struct intel_vgpu_mm *mm)
1611{
1612 kfree(mm);
1613}
1614
Zhi Wang2707e442016-03-28 23:23:16 +08001615/**
Changbin Duede9d0c2018-01-30 19:19:40 +08001616 * intel_vgpu_create_ppgtt_mm - create a ppgtt mm object for a vGPU
Zhi Wang2707e442016-03-28 23:23:16 +08001617 * @vgpu: a vGPU
Changbin Duede9d0c2018-01-30 19:19:40 +08001618 * @root_entry_type: ppgtt root entry type
1619 * @pdps: guest pdps.
Zhi Wang2707e442016-03-28 23:23:16 +08001620 *
Changbin Duede9d0c2018-01-30 19:19:40 +08001621 * This function is used to create a ppgtt mm object for a vGPU.
Zhi Wang2707e442016-03-28 23:23:16 +08001622 *
1623 * Returns:
1624 * Zero on success, negative error code in pointer if failed.
1625 */
Changbin Duede9d0c2018-01-30 19:19:40 +08001626struct intel_vgpu_mm *intel_vgpu_create_ppgtt_mm(struct intel_vgpu *vgpu,
1627 intel_gvt_gtt_type_t root_entry_type, u64 pdps[])
Zhi Wang2707e442016-03-28 23:23:16 +08001628{
1629 struct intel_gvt *gvt = vgpu->gvt;
Zhi Wang2707e442016-03-28 23:23:16 +08001630 struct intel_vgpu_mm *mm;
1631 int ret;
1632
Changbin Duede9d0c2018-01-30 19:19:40 +08001633 mm = vgpu_alloc_mm(vgpu);
1634 if (!mm)
1635 return ERR_PTR(-ENOMEM);
Zhi Wang2707e442016-03-28 23:23:16 +08001636
Changbin Duede9d0c2018-01-30 19:19:40 +08001637 mm->type = INTEL_GVT_MM_PPGTT;
Zhi Wang2707e442016-03-28 23:23:16 +08001638
Changbin Duede9d0c2018-01-30 19:19:40 +08001639 GEM_BUG_ON(root_entry_type != GTT_TYPE_PPGTT_ROOT_L3_ENTRY &&
1640 root_entry_type != GTT_TYPE_PPGTT_ROOT_L4_ENTRY);
1641 mm->ppgtt_mm.root_entry_type = root_entry_type;
Zhi Wang2707e442016-03-28 23:23:16 +08001642
Changbin Duede9d0c2018-01-30 19:19:40 +08001643 INIT_LIST_HEAD(&mm->ppgtt_mm.list);
1644 INIT_LIST_HEAD(&mm->ppgtt_mm.lru_list);
Zhi Wang2707e442016-03-28 23:23:16 +08001645
Changbin Duede9d0c2018-01-30 19:19:40 +08001646 if (root_entry_type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY)
1647 mm->ppgtt_mm.guest_pdps[0] = pdps[0];
1648 else
1649 memcpy(mm->ppgtt_mm.guest_pdps, pdps,
1650 sizeof(mm->ppgtt_mm.guest_pdps));
Zhi Wang2707e442016-03-28 23:23:16 +08001651
Changbin Duede9d0c2018-01-30 19:19:40 +08001652 ret = shadow_ppgtt_mm(mm);
Zhi Wang2707e442016-03-28 23:23:16 +08001653 if (ret) {
Changbin Duede9d0c2018-01-30 19:19:40 +08001654 gvt_vgpu_err("failed to shadow ppgtt mm\n");
1655 vgpu_free_mm(mm);
1656 return ERR_PTR(ret);
Zhi Wang2707e442016-03-28 23:23:16 +08001657 }
1658
Changbin Duede9d0c2018-01-30 19:19:40 +08001659 list_add_tail(&mm->ppgtt_mm.list, &vgpu->gtt.ppgtt_mm_list_head);
1660 list_add_tail(&mm->ppgtt_mm.lru_list, &gvt->gtt.ppgtt_mm_lru_list_head);
Zhi Wang2707e442016-03-28 23:23:16 +08001661 return mm;
Changbin Duede9d0c2018-01-30 19:19:40 +08001662}
1663
1664static struct intel_vgpu_mm *intel_vgpu_create_ggtt_mm(struct intel_vgpu *vgpu)
1665{
1666 struct intel_vgpu_mm *mm;
1667 unsigned long nr_entries;
1668
1669 mm = vgpu_alloc_mm(vgpu);
1670 if (!mm)
1671 return ERR_PTR(-ENOMEM);
1672
1673 mm->type = INTEL_GVT_MM_GGTT;
1674
1675 nr_entries = gvt_ggtt_gm_sz(vgpu->gvt) >> I915_GTT_PAGE_SHIFT;
1676 mm->ggtt_mm.virtual_ggtt = vzalloc(nr_entries *
1677 vgpu->gvt->device_info.gtt_entry_size);
1678 if (!mm->ggtt_mm.virtual_ggtt) {
1679 vgpu_free_mm(mm);
1680 return ERR_PTR(-ENOMEM);
1681 }
1682
1683 return mm;
1684}
1685
1686/**
Changbin Du1bc25852018-01-30 19:19:41 +08001687 * _intel_vgpu_mm_release - destroy a mm object
Changbin Duede9d0c2018-01-30 19:19:40 +08001688 * @mm_ref: a kref object
1689 *
1690 * This function is used to destroy a mm object for vGPU
1691 *
1692 */
Changbin Du1bc25852018-01-30 19:19:41 +08001693void _intel_vgpu_mm_release(struct kref *mm_ref)
Changbin Duede9d0c2018-01-30 19:19:40 +08001694{
1695 struct intel_vgpu_mm *mm = container_of(mm_ref, typeof(*mm), ref);
1696
1697 if (GEM_WARN_ON(atomic_read(&mm->pincount)))
1698 gvt_err("vgpu mm pin count bug detected\n");
1699
1700 if (mm->type == INTEL_GVT_MM_PPGTT) {
1701 list_del(&mm->ppgtt_mm.list);
1702 list_del(&mm->ppgtt_mm.lru_list);
1703 invalidate_ppgtt_mm(mm);
1704 } else {
1705 vfree(mm->ggtt_mm.virtual_ggtt);
1706 }
1707
1708 vgpu_free_mm(mm);
Zhi Wang2707e442016-03-28 23:23:16 +08001709}
1710
1711/**
1712 * intel_vgpu_unpin_mm - decrease the pin count of a vGPU mm object
1713 * @mm: a vGPU mm object
1714 *
1715 * This function is called when user doesn't want to use a vGPU mm object
1716 */
1717void intel_vgpu_unpin_mm(struct intel_vgpu_mm *mm)
1718{
Zhi Wang2707e442016-03-28 23:23:16 +08001719 atomic_dec(&mm->pincount);
1720}
1721
1722/**
1723 * intel_vgpu_pin_mm - increase the pin count of a vGPU mm object
1724 * @vgpu: a vGPU
1725 *
1726 * This function is called when user wants to use a vGPU mm object. If this
1727 * mm object hasn't been shadowed yet, the shadow will be populated at this
1728 * time.
1729 *
1730 * Returns:
1731 * Zero on success, negative error code if failed.
1732 */
1733int intel_vgpu_pin_mm(struct intel_vgpu_mm *mm)
1734{
1735 int ret;
1736
Changbin Duede9d0c2018-01-30 19:19:40 +08001737 atomic_inc(&mm->pincount);
Zhi Wang2707e442016-03-28 23:23:16 +08001738
Changbin Duede9d0c2018-01-30 19:19:40 +08001739 if (mm->type == INTEL_GVT_MM_PPGTT) {
1740 ret = shadow_ppgtt_mm(mm);
Zhi Wang2707e442016-03-28 23:23:16 +08001741 if (ret)
1742 return ret;
Changbin Duede9d0c2018-01-30 19:19:40 +08001743
1744 list_move_tail(&mm->ppgtt_mm.lru_list,
1745 &mm->vgpu->gvt->gtt.ppgtt_mm_lru_list_head);
1746
Zhi Wang2707e442016-03-28 23:23:16 +08001747 }
1748
Zhi Wang2707e442016-03-28 23:23:16 +08001749 return 0;
1750}
1751
Changbin Duede9d0c2018-01-30 19:19:40 +08001752static int reclaim_one_ppgtt_mm(struct intel_gvt *gvt)
Zhi Wang2707e442016-03-28 23:23:16 +08001753{
1754 struct intel_vgpu_mm *mm;
1755 struct list_head *pos, *n;
1756
Changbin Duede9d0c2018-01-30 19:19:40 +08001757 list_for_each_safe(pos, n, &gvt->gtt.ppgtt_mm_lru_list_head) {
1758 mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.lru_list);
Zhi Wang2707e442016-03-28 23:23:16 +08001759
Zhi Wang2707e442016-03-28 23:23:16 +08001760 if (atomic_read(&mm->pincount))
1761 continue;
1762
Changbin Duede9d0c2018-01-30 19:19:40 +08001763 list_del_init(&mm->ppgtt_mm.lru_list);
1764 invalidate_ppgtt_mm(mm);
Zhi Wang2707e442016-03-28 23:23:16 +08001765 return 1;
1766 }
1767 return 0;
1768}
1769
1770/*
1771 * GMA translation APIs.
1772 */
1773static inline int ppgtt_get_next_level_entry(struct intel_vgpu_mm *mm,
1774 struct intel_gvt_gtt_entry *e, unsigned long index, bool guest)
1775{
1776 struct intel_vgpu *vgpu = mm->vgpu;
1777 struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
1778 struct intel_vgpu_ppgtt_spt *s;
1779
Zhi Wang2707e442016-03-28 23:23:16 +08001780 s = ppgtt_find_shadow_page(vgpu, ops->get_pfn(e));
1781 if (!s)
1782 return -ENXIO;
1783
1784 if (!guest)
1785 ppgtt_get_shadow_entry(s, e, index);
1786 else
1787 ppgtt_get_guest_entry(s, e, index);
1788 return 0;
1789}
1790
1791/**
1792 * intel_vgpu_gma_to_gpa - translate a gma to GPA
1793 * @mm: mm object. could be a PPGTT or GGTT mm object
1794 * @gma: graphics memory address in this mm object
1795 *
1796 * This function is used to translate a graphics memory address in specific
1797 * graphics memory space to guest physical address.
1798 *
1799 * Returns:
1800 * Guest physical address on success, INTEL_GVT_INVALID_ADDR if failed.
1801 */
1802unsigned long intel_vgpu_gma_to_gpa(struct intel_vgpu_mm *mm, unsigned long gma)
1803{
1804 struct intel_vgpu *vgpu = mm->vgpu;
1805 struct intel_gvt *gvt = vgpu->gvt;
1806 struct intel_gvt_gtt_pte_ops *pte_ops = gvt->gtt.pte_ops;
1807 struct intel_gvt_gtt_gma_ops *gma_ops = gvt->gtt.gma_ops;
1808 unsigned long gpa = INTEL_GVT_INVALID_ADDR;
1809 unsigned long gma_index[4];
1810 struct intel_gvt_gtt_entry e;
Changbin Duede9d0c2018-01-30 19:19:40 +08001811 int i, levels = 0;
Zhi Wang2707e442016-03-28 23:23:16 +08001812 int ret;
1813
Changbin Duede9d0c2018-01-30 19:19:40 +08001814 GEM_BUG_ON(mm->type != INTEL_GVT_MM_GGTT &&
1815 mm->type != INTEL_GVT_MM_PPGTT);
Zhi Wang2707e442016-03-28 23:23:16 +08001816
1817 if (mm->type == INTEL_GVT_MM_GGTT) {
1818 if (!vgpu_gmadr_is_valid(vgpu, gma))
1819 goto err;
1820
Changbin Duede9d0c2018-01-30 19:19:40 +08001821 ggtt_get_guest_entry(mm, &e,
1822 gma_ops->gma_to_ggtt_pte_index(gma));
1823
Zhi Wang9556e112017-10-10 13:51:32 +08001824 gpa = (pte_ops->get_pfn(&e) << I915_GTT_PAGE_SHIFT)
1825 + (gma & ~I915_GTT_PAGE_MASK);
Zhi Wang2707e442016-03-28 23:23:16 +08001826
1827 trace_gma_translate(vgpu->id, "ggtt", 0, 0, gma, gpa);
Changbin Duede9d0c2018-01-30 19:19:40 +08001828 } else {
1829 switch (mm->ppgtt_mm.root_entry_type) {
1830 case GTT_TYPE_PPGTT_ROOT_L4_ENTRY:
1831 ppgtt_get_shadow_root_entry(mm, &e, 0);
Zhi Wang2707e442016-03-28 23:23:16 +08001832
Changbin Duede9d0c2018-01-30 19:19:40 +08001833 gma_index[0] = gma_ops->gma_to_pml4_index(gma);
1834 gma_index[1] = gma_ops->gma_to_l4_pdp_index(gma);
1835 gma_index[2] = gma_ops->gma_to_pde_index(gma);
1836 gma_index[3] = gma_ops->gma_to_pte_index(gma);
1837 levels = 4;
1838 break;
1839 case GTT_TYPE_PPGTT_ROOT_L3_ENTRY:
1840 ppgtt_get_shadow_root_entry(mm, &e,
1841 gma_ops->gma_to_l3_pdp_index(gma));
Zhi Wang2707e442016-03-28 23:23:16 +08001842
Changbin Duede9d0c2018-01-30 19:19:40 +08001843 gma_index[0] = gma_ops->gma_to_pde_index(gma);
1844 gma_index[1] = gma_ops->gma_to_pte_index(gma);
1845 levels = 2;
1846 break;
1847 default:
1848 GEM_BUG_ON(1);
Changbin Du4b2dbbc2017-08-02 15:06:37 +08001849 }
Changbin Duede9d0c2018-01-30 19:19:40 +08001850
1851 /* walk the shadow page table and get gpa from guest entry */
1852 for (i = 0; i < levels; i++) {
1853 ret = ppgtt_get_next_level_entry(mm, &e, gma_index[i],
1854 (i == levels - 1));
1855 if (ret)
1856 goto err;
1857
1858 if (!pte_ops->test_present(&e)) {
1859 gvt_dbg_core("GMA 0x%lx is not present\n", gma);
1860 goto err;
1861 }
1862 }
1863
1864 gpa = (pte_ops->get_pfn(&e) << I915_GTT_PAGE_SHIFT) +
1865 (gma & ~I915_GTT_PAGE_MASK);
1866 trace_gma_translate(vgpu->id, "ppgtt", 0,
1867 mm->ppgtt_mm.root_entry_type, gma, gpa);
Zhi Wang2707e442016-03-28 23:23:16 +08001868 }
1869
Zhi Wang2707e442016-03-28 23:23:16 +08001870 return gpa;
1871err:
Tina Zhang695fbc02017-03-10 04:26:53 -05001872 gvt_vgpu_err("invalid mm type: %d gma %lx\n", mm->type, gma);
Zhi Wang2707e442016-03-28 23:23:16 +08001873 return INTEL_GVT_INVALID_ADDR;
1874}
1875
Changbin Dua143cef2018-01-30 19:19:45 +08001876static int emulate_ggtt_mmio_read(struct intel_vgpu *vgpu,
Zhi Wang2707e442016-03-28 23:23:16 +08001877 unsigned int off, void *p_data, unsigned int bytes)
1878{
1879 struct intel_vgpu_mm *ggtt_mm = vgpu->gtt.ggtt_mm;
1880 const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
1881 unsigned long index = off >> info->gtt_entry_size_shift;
1882 struct intel_gvt_gtt_entry e;
1883
1884 if (bytes != 4 && bytes != 8)
1885 return -EINVAL;
1886
1887 ggtt_get_guest_entry(ggtt_mm, &e, index);
1888 memcpy(p_data, (void *)&e.val64 + (off & (info->gtt_entry_size - 1)),
1889 bytes);
1890 return 0;
1891}
1892
1893/**
1894 * intel_vgpu_emulate_gtt_mmio_read - emulate GTT MMIO register read
1895 * @vgpu: a vGPU
1896 * @off: register offset
1897 * @p_data: data will be returned to guest
1898 * @bytes: data length
1899 *
1900 * This function is used to emulate the GTT MMIO register read
1901 *
1902 * Returns:
1903 * Zero on success, error code if failed.
1904 */
Changbin Dua143cef2018-01-30 19:19:45 +08001905int intel_vgpu_emulate_ggtt_mmio_read(struct intel_vgpu *vgpu, unsigned int off,
Zhi Wang2707e442016-03-28 23:23:16 +08001906 void *p_data, unsigned int bytes)
1907{
1908 const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
1909 int ret;
1910
1911 if (bytes != 4 && bytes != 8)
1912 return -EINVAL;
1913
1914 off -= info->gtt_start_offset;
Changbin Dua143cef2018-01-30 19:19:45 +08001915 ret = emulate_ggtt_mmio_read(vgpu, off, p_data, bytes);
Zhi Wang2707e442016-03-28 23:23:16 +08001916 return ret;
1917}
1918
Changbin Dua143cef2018-01-30 19:19:45 +08001919static int emulate_ggtt_mmio_write(struct intel_vgpu *vgpu, unsigned int off,
Zhi Wang2707e442016-03-28 23:23:16 +08001920 void *p_data, unsigned int bytes)
1921{
1922 struct intel_gvt *gvt = vgpu->gvt;
1923 const struct intel_gvt_device_info *info = &gvt->device_info;
1924 struct intel_vgpu_mm *ggtt_mm = vgpu->gtt.ggtt_mm;
1925 struct intel_gvt_gtt_pte_ops *ops = gvt->gtt.pte_ops;
1926 unsigned long g_gtt_index = off >> info->gtt_entry_size_shift;
Hang Yuancc753fb2017-12-22 18:06:31 +08001927 unsigned long gma, gfn;
Zhi Wang2707e442016-03-28 23:23:16 +08001928 struct intel_gvt_gtt_entry e, m;
1929 int ret;
1930
1931 if (bytes != 4 && bytes != 8)
1932 return -EINVAL;
1933
Zhi Wang9556e112017-10-10 13:51:32 +08001934 gma = g_gtt_index << I915_GTT_PAGE_SHIFT;
Zhi Wang2707e442016-03-28 23:23:16 +08001935
1936 /* the VM may configure the whole GM space when ballooning is used */
Zhao, Xinda7c281352017-02-21 15:54:56 +08001937 if (!vgpu_gmadr_is_valid(vgpu, gma))
Zhi Wang2707e442016-03-28 23:23:16 +08001938 return 0;
Zhi Wang2707e442016-03-28 23:23:16 +08001939
1940 ggtt_get_guest_entry(ggtt_mm, &e, g_gtt_index);
1941
1942 memcpy((void *)&e.val64 + (off & (info->gtt_entry_size - 1)), p_data,
1943 bytes);
1944
1945 if (ops->test_present(&e)) {
Hang Yuancc753fb2017-12-22 18:06:31 +08001946 gfn = ops->get_pfn(&e);
1947
1948 /* one PTE update may be issued in multiple writes and the
1949 * first write may not construct a valid gfn
1950 */
1951 if (!intel_gvt_hypervisor_is_valid_gfn(vgpu, gfn)) {
1952 ops->set_pfn(&m, gvt->gtt.scratch_mfn);
1953 goto out;
1954 }
1955
Zhi Wang2707e442016-03-28 23:23:16 +08001956 ret = gtt_entry_p2m(vgpu, &e, &m);
1957 if (ret) {
Tina Zhang695fbc02017-03-10 04:26:53 -05001958 gvt_vgpu_err("fail to translate guest gtt entry\n");
Xiaoguang Chen359b6932017-03-21 10:54:21 +08001959 /* guest driver may read/write the entry when partial
1960 * update the entry in this situation p2m will fail
1961 * settting the shadow entry to point to a scratch page
1962 */
Zhi Wang22115ce2017-10-10 14:34:11 +08001963 ops->set_pfn(&m, gvt->gtt.scratch_mfn);
Zhi Wang2707e442016-03-28 23:23:16 +08001964 }
1965 } else {
1966 m = e;
Zhi Wang22115ce2017-10-10 14:34:11 +08001967 ops->set_pfn(&m, gvt->gtt.scratch_mfn);
Zhi Wang2707e442016-03-28 23:23:16 +08001968 }
1969
Hang Yuancc753fb2017-12-22 18:06:31 +08001970out:
Changbin Du3aff3512018-01-30 19:19:42 +08001971 ggtt_set_host_entry(ggtt_mm, &m, g_gtt_index);
Changbin Dua143cef2018-01-30 19:19:45 +08001972 ggtt_invalidate(gvt->dev_priv);
Zhi Wang2707e442016-03-28 23:23:16 +08001973 ggtt_set_guest_entry(ggtt_mm, &e, g_gtt_index);
1974 return 0;
1975}
1976
1977/*
Changbin Dua143cef2018-01-30 19:19:45 +08001978 * intel_vgpu_emulate_ggtt_mmio_write - emulate GTT MMIO register write
Zhi Wang2707e442016-03-28 23:23:16 +08001979 * @vgpu: a vGPU
1980 * @off: register offset
1981 * @p_data: data from guest write
1982 * @bytes: data length
1983 *
1984 * This function is used to emulate the GTT MMIO register write
1985 *
1986 * Returns:
1987 * Zero on success, error code if failed.
1988 */
Changbin Dua143cef2018-01-30 19:19:45 +08001989int intel_vgpu_emulate_ggtt_mmio_write(struct intel_vgpu *vgpu,
1990 unsigned int off, void *p_data, unsigned int bytes)
Zhi Wang2707e442016-03-28 23:23:16 +08001991{
1992 const struct intel_gvt_device_info *info = &vgpu->gvt->device_info;
1993 int ret;
1994
1995 if (bytes != 4 && bytes != 8)
1996 return -EINVAL;
1997
1998 off -= info->gtt_start_offset;
Changbin Dua143cef2018-01-30 19:19:45 +08001999 ret = emulate_ggtt_mmio_write(vgpu, off, p_data, bytes);
Zhi Wang2707e442016-03-28 23:23:16 +08002000 return ret;
2001}
2002
Zhenyu Wang4fafba22017-12-18 11:58:46 +08002003int intel_vgpu_write_protect_handler(struct intel_vgpu *vgpu, u64 pa,
2004 void *p_data, unsigned int bytes)
2005{
2006 struct intel_gvt *gvt = vgpu->gvt;
2007 int ret = 0;
2008
2009 if (atomic_read(&vgpu->gtt.n_tracked_guest_page)) {
2010 struct intel_vgpu_page_track *t;
2011
2012 mutex_lock(&gvt->lock);
2013
2014 t = intel_vgpu_find_tracked_page(vgpu, pa >> PAGE_SHIFT);
2015 if (t) {
2016 if (unlikely(vgpu->failsafe)) {
2017 /* remove write protection to prevent furture traps */
2018 intel_vgpu_clean_page_track(vgpu, t);
2019 } else {
2020 ret = t->handler(t, pa, p_data, bytes);
2021 if (ret) {
2022 gvt_err("guest page write error %d, "
2023 "gfn 0x%lx, pa 0x%llx, "
2024 "var 0x%x, len %d\n",
2025 ret, t->gfn, pa,
2026 *(u32 *)p_data, bytes);
2027 }
2028 }
2029 }
2030 mutex_unlock(&gvt->lock);
2031 }
2032 return ret;
2033}
2034
2035
Ping Gao3b6411c2016-11-04 13:47:35 +08002036static int alloc_scratch_pages(struct intel_vgpu *vgpu,
2037 intel_gvt_gtt_type_t type)
Zhi Wang2707e442016-03-28 23:23:16 +08002038{
2039 struct intel_vgpu_gtt *gtt = &vgpu->gtt;
Ping Gao3b6411c2016-11-04 13:47:35 +08002040 struct intel_gvt_gtt_pte_ops *ops = vgpu->gvt->gtt.pte_ops;
Zhenyu Wang5c352582017-11-02 17:44:52 +08002041 int page_entry_num = I915_GTT_PAGE_SIZE >>
Ping Gao3b6411c2016-11-04 13:47:35 +08002042 vgpu->gvt->device_info.gtt_entry_size_shift;
Jike Song96317392017-01-09 15:38:38 +08002043 void *scratch_pt;
Ping Gao3b6411c2016-11-04 13:47:35 +08002044 int i;
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002045 struct device *dev = &vgpu->gvt->dev_priv->drm.pdev->dev;
2046 dma_addr_t daddr;
Zhi Wang2707e442016-03-28 23:23:16 +08002047
Ping Gao3b6411c2016-11-04 13:47:35 +08002048 if (WARN_ON(type < GTT_TYPE_PPGTT_PTE_PT || type >= GTT_TYPE_MAX))
2049 return -EINVAL;
2050
Jike Song96317392017-01-09 15:38:38 +08002051 scratch_pt = (void *)get_zeroed_page(GFP_KERNEL);
Ping Gao3b6411c2016-11-04 13:47:35 +08002052 if (!scratch_pt) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002053 gvt_vgpu_err("fail to allocate scratch page\n");
Zhi Wang2707e442016-03-28 23:23:16 +08002054 return -ENOMEM;
2055 }
2056
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002057 daddr = dma_map_page(dev, virt_to_page(scratch_pt), 0,
2058 4096, PCI_DMA_BIDIRECTIONAL);
2059 if (dma_mapping_error(dev, daddr)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002060 gvt_vgpu_err("fail to dmamap scratch_pt\n");
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002061 __free_page(virt_to_page(scratch_pt));
2062 return -ENOMEM;
Ping Gao3b6411c2016-11-04 13:47:35 +08002063 }
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002064 gtt->scratch_pt[type].page_mfn =
Zhenyu Wang5c352582017-11-02 17:44:52 +08002065 (unsigned long)(daddr >> I915_GTT_PAGE_SHIFT);
Jike Song96317392017-01-09 15:38:38 +08002066 gtt->scratch_pt[type].page = virt_to_page(scratch_pt);
Ping Gao3b6411c2016-11-04 13:47:35 +08002067 gvt_dbg_mm("vgpu%d create scratch_pt: type %d mfn=0x%lx\n",
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002068 vgpu->id, type, gtt->scratch_pt[type].page_mfn);
Ping Gao3b6411c2016-11-04 13:47:35 +08002069
2070 /* Build the tree by full filled the scratch pt with the entries which
2071 * point to the next level scratch pt or scratch page. The
2072 * scratch_pt[type] indicate the scratch pt/scratch page used by the
2073 * 'type' pt.
2074 * e.g. scratch_pt[GTT_TYPE_PPGTT_PDE_PT] is used by
Jike Song96317392017-01-09 15:38:38 +08002075 * GTT_TYPE_PPGTT_PDE_PT level pt, that means this scratch_pt it self
Ping Gao3b6411c2016-11-04 13:47:35 +08002076 * is GTT_TYPE_PPGTT_PTE_PT, and full filled by scratch page mfn.
2077 */
2078 if (type > GTT_TYPE_PPGTT_PTE_PT && type < GTT_TYPE_MAX) {
2079 struct intel_gvt_gtt_entry se;
2080
2081 memset(&se, 0, sizeof(struct intel_gvt_gtt_entry));
2082 se.type = get_entry_type(type - 1);
2083 ops->set_pfn(&se, gtt->scratch_pt[type - 1].page_mfn);
2084
2085 /* The entry parameters like present/writeable/cache type
2086 * set to the same as i915's scratch page tree.
2087 */
2088 se.val64 |= _PAGE_PRESENT | _PAGE_RW;
2089 if (type == GTT_TYPE_PPGTT_PDE_PT)
Zhi Wangc095b972017-09-14 20:39:41 +08002090 se.val64 |= PPAT_CACHED;
Ping Gao3b6411c2016-11-04 13:47:35 +08002091
2092 for (i = 0; i < page_entry_num; i++)
Jike Song96317392017-01-09 15:38:38 +08002093 ops->set_entry(scratch_pt, &se, i, false, 0, vgpu);
Zhi Wang2707e442016-03-28 23:23:16 +08002094 }
2095
Zhi Wang2707e442016-03-28 23:23:16 +08002096 return 0;
2097}
2098
Ping Gao3b6411c2016-11-04 13:47:35 +08002099static int release_scratch_page_tree(struct intel_vgpu *vgpu)
Zhi Wang2707e442016-03-28 23:23:16 +08002100{
Ping Gao3b6411c2016-11-04 13:47:35 +08002101 int i;
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002102 struct device *dev = &vgpu->gvt->dev_priv->drm.pdev->dev;
2103 dma_addr_t daddr;
Ping Gao3b6411c2016-11-04 13:47:35 +08002104
2105 for (i = GTT_TYPE_PPGTT_PTE_PT; i < GTT_TYPE_MAX; i++) {
2106 if (vgpu->gtt.scratch_pt[i].page != NULL) {
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002107 daddr = (dma_addr_t)(vgpu->gtt.scratch_pt[i].page_mfn <<
Zhenyu Wang5c352582017-11-02 17:44:52 +08002108 I915_GTT_PAGE_SHIFT);
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002109 dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
Ping Gao3b6411c2016-11-04 13:47:35 +08002110 __free_page(vgpu->gtt.scratch_pt[i].page);
2111 vgpu->gtt.scratch_pt[i].page = NULL;
2112 vgpu->gtt.scratch_pt[i].page_mfn = 0;
2113 }
Zhi Wang2707e442016-03-28 23:23:16 +08002114 }
Ping Gao3b6411c2016-11-04 13:47:35 +08002115
2116 return 0;
2117}
2118
2119static int create_scratch_page_tree(struct intel_vgpu *vgpu)
2120{
2121 int i, ret;
2122
2123 for (i = GTT_TYPE_PPGTT_PTE_PT; i < GTT_TYPE_MAX; i++) {
2124 ret = alloc_scratch_pages(vgpu, i);
2125 if (ret)
2126 goto err;
2127 }
2128
2129 return 0;
2130
2131err:
2132 release_scratch_page_tree(vgpu);
2133 return ret;
Zhi Wang2707e442016-03-28 23:23:16 +08002134}
2135
2136/**
2137 * intel_vgpu_init_gtt - initialize per-vGPU graphics memory virulization
2138 * @vgpu: a vGPU
2139 *
2140 * This function is used to initialize per-vGPU graphics memory virtualization
2141 * components.
2142 *
2143 * Returns:
2144 * Zero on success, error code if failed.
2145 */
2146int intel_vgpu_init_gtt(struct intel_vgpu *vgpu)
2147{
2148 struct intel_vgpu_gtt *gtt = &vgpu->gtt;
Zhi Wang2707e442016-03-28 23:23:16 +08002149
Zhi Wang7d1e5cd2017-09-29 02:47:55 +08002150 hash_init(gtt->tracked_guest_page_hash_table);
Zhi Wang2707e442016-03-28 23:23:16 +08002151 hash_init(gtt->shadow_page_hash_table);
2152
Changbin Duede9d0c2018-01-30 19:19:40 +08002153 INIT_LIST_HEAD(&gtt->ppgtt_mm_list_head);
Zhi Wang2707e442016-03-28 23:23:16 +08002154 INIT_LIST_HEAD(&gtt->oos_page_list_head);
2155 INIT_LIST_HEAD(&gtt->post_shadow_list_head);
2156
Changbin Duede9d0c2018-01-30 19:19:40 +08002157 gtt->ggtt_mm = intel_vgpu_create_ggtt_mm(vgpu);
2158 if (IS_ERR(gtt->ggtt_mm)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002159 gvt_vgpu_err("fail to create mm for ggtt.\n");
Changbin Duede9d0c2018-01-30 19:19:40 +08002160 return PTR_ERR(gtt->ggtt_mm);
Zhi Wang2707e442016-03-28 23:23:16 +08002161 }
2162
Changbin Duede9d0c2018-01-30 19:19:40 +08002163 intel_vgpu_reset_ggtt(vgpu);
Zhi Wang2707e442016-03-28 23:23:16 +08002164
Ping Gao3b6411c2016-11-04 13:47:35 +08002165 return create_scratch_page_tree(vgpu);
Zhi Wang2707e442016-03-28 23:23:16 +08002166}
2167
Changbin Duede9d0c2018-01-30 19:19:40 +08002168static void intel_vgpu_destroy_all_ppgtt_mm(struct intel_vgpu *vgpu)
Ping Gaoda9cc8d2017-02-21 15:52:56 +08002169{
2170 struct list_head *pos, *n;
2171 struct intel_vgpu_mm *mm;
2172
Changbin Duede9d0c2018-01-30 19:19:40 +08002173 list_for_each_safe(pos, n, &vgpu->gtt.ppgtt_mm_list_head) {
2174 mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.list);
Changbin Du1bc25852018-01-30 19:19:41 +08002175 intel_vgpu_destroy_mm(mm);
Ping Gaoda9cc8d2017-02-21 15:52:56 +08002176 }
Changbin Duede9d0c2018-01-30 19:19:40 +08002177
2178 if (GEM_WARN_ON(!list_empty(&vgpu->gtt.ppgtt_mm_list_head)))
2179 gvt_err("vgpu ppgtt mm is not fully destoried\n");
2180
2181 if (GEM_WARN_ON(!hlist_empty(vgpu->gtt.shadow_page_hash_table))) {
2182 gvt_err("Why we still has spt not freed?\n");
2183 ppgtt_free_all_shadow_page(vgpu);
2184 }
2185}
2186
2187static void intel_vgpu_destroy_ggtt_mm(struct intel_vgpu *vgpu)
2188{
Changbin Du1bc25852018-01-30 19:19:41 +08002189 intel_vgpu_destroy_mm(vgpu->gtt.ggtt_mm);
Changbin Duede9d0c2018-01-30 19:19:40 +08002190 vgpu->gtt.ggtt_mm = NULL;
Ping Gaoda9cc8d2017-02-21 15:52:56 +08002191}
2192
Zhi Wang2707e442016-03-28 23:23:16 +08002193/**
2194 * intel_vgpu_clean_gtt - clean up per-vGPU graphics memory virulization
2195 * @vgpu: a vGPU
2196 *
2197 * This function is used to clean up per-vGPU graphics memory virtualization
2198 * components.
2199 *
2200 * Returns:
2201 * Zero on success, error code if failed.
2202 */
2203void intel_vgpu_clean_gtt(struct intel_vgpu *vgpu)
2204{
Changbin Duede9d0c2018-01-30 19:19:40 +08002205 intel_vgpu_destroy_all_ppgtt_mm(vgpu);
2206 intel_vgpu_destroy_ggtt_mm(vgpu);
Ping Gao3b6411c2016-11-04 13:47:35 +08002207 release_scratch_page_tree(vgpu);
Zhi Wang2707e442016-03-28 23:23:16 +08002208}
2209
2210static void clean_spt_oos(struct intel_gvt *gvt)
2211{
2212 struct intel_gvt_gtt *gtt = &gvt->gtt;
2213 struct list_head *pos, *n;
2214 struct intel_vgpu_oos_page *oos_page;
2215
2216 WARN(!list_empty(&gtt->oos_page_use_list_head),
2217 "someone is still using oos page\n");
2218
2219 list_for_each_safe(pos, n, &gtt->oos_page_free_list_head) {
2220 oos_page = container_of(pos, struct intel_vgpu_oos_page, list);
2221 list_del(&oos_page->list);
2222 kfree(oos_page);
2223 }
2224}
2225
2226static int setup_spt_oos(struct intel_gvt *gvt)
2227{
2228 struct intel_gvt_gtt *gtt = &gvt->gtt;
2229 struct intel_vgpu_oos_page *oos_page;
2230 int i;
2231 int ret;
2232
2233 INIT_LIST_HEAD(&gtt->oos_page_free_list_head);
2234 INIT_LIST_HEAD(&gtt->oos_page_use_list_head);
2235
2236 for (i = 0; i < preallocated_oos_pages; i++) {
2237 oos_page = kzalloc(sizeof(*oos_page), GFP_KERNEL);
2238 if (!oos_page) {
Zhi Wang2707e442016-03-28 23:23:16 +08002239 ret = -ENOMEM;
2240 goto fail;
2241 }
2242
2243 INIT_LIST_HEAD(&oos_page->list);
2244 INIT_LIST_HEAD(&oos_page->vm_list);
2245 oos_page->id = i;
2246 list_add_tail(&oos_page->list, &gtt->oos_page_free_list_head);
2247 }
2248
2249 gvt_dbg_mm("%d oos pages preallocated\n", i);
2250
2251 return 0;
2252fail:
2253 clean_spt_oos(gvt);
2254 return ret;
2255}
2256
2257/**
2258 * intel_vgpu_find_ppgtt_mm - find a PPGTT mm object
2259 * @vgpu: a vGPU
2260 * @page_table_level: PPGTT page table level
2261 * @root_entry: PPGTT page table root pointers
2262 *
2263 * This function is used to find a PPGTT mm object from mm object pool
2264 *
2265 * Returns:
2266 * pointer to mm object on success, NULL if failed.
2267 */
2268struct intel_vgpu_mm *intel_vgpu_find_ppgtt_mm(struct intel_vgpu *vgpu,
Changbin Duede9d0c2018-01-30 19:19:40 +08002269 u64 pdps[])
Zhi Wang2707e442016-03-28 23:23:16 +08002270{
Zhi Wang2707e442016-03-28 23:23:16 +08002271 struct intel_vgpu_mm *mm;
Changbin Duede9d0c2018-01-30 19:19:40 +08002272 struct list_head *pos;
Zhi Wang2707e442016-03-28 23:23:16 +08002273
Changbin Duede9d0c2018-01-30 19:19:40 +08002274 list_for_each(pos, &vgpu->gtt.ppgtt_mm_list_head) {
2275 mm = container_of(pos, struct intel_vgpu_mm, ppgtt_mm.list);
Zhi Wang2707e442016-03-28 23:23:16 +08002276
Changbin Duede9d0c2018-01-30 19:19:40 +08002277 switch (mm->ppgtt_mm.root_entry_type) {
2278 case GTT_TYPE_PPGTT_ROOT_L4_ENTRY:
2279 if (pdps[0] == mm->ppgtt_mm.guest_pdps[0])
Zhi Wang2707e442016-03-28 23:23:16 +08002280 return mm;
Changbin Duede9d0c2018-01-30 19:19:40 +08002281 break;
2282 case GTT_TYPE_PPGTT_ROOT_L3_ENTRY:
2283 if (!memcmp(pdps, mm->ppgtt_mm.guest_pdps,
2284 sizeof(mm->ppgtt_mm.guest_pdps)))
Zhi Wang2707e442016-03-28 23:23:16 +08002285 return mm;
Changbin Duede9d0c2018-01-30 19:19:40 +08002286 break;
2287 default:
2288 GEM_BUG_ON(1);
Zhi Wang2707e442016-03-28 23:23:16 +08002289 }
2290 }
2291 return NULL;
2292}
2293
2294/**
2295 * intel_vgpu_g2v_create_ppgtt_mm - create a PPGTT mm object from
2296 * g2v notification
2297 * @vgpu: a vGPU
Changbin Duede9d0c2018-01-30 19:19:40 +08002298 * @root_entry_type: ppgtt root entry type
2299 * @pdps: guest pdps
Zhi Wang2707e442016-03-28 23:23:16 +08002300 *
2301 * This function is used to create a PPGTT mm object from a guest to GVT-g
2302 * notification.
2303 *
2304 * Returns:
2305 * Zero on success, negative error code if failed.
2306 */
2307int intel_vgpu_g2v_create_ppgtt_mm(struct intel_vgpu *vgpu,
Changbin Duede9d0c2018-01-30 19:19:40 +08002308 intel_gvt_gtt_type_t root_entry_type, u64 pdps[])
Zhi Wang2707e442016-03-28 23:23:16 +08002309{
Zhi Wang2707e442016-03-28 23:23:16 +08002310 struct intel_vgpu_mm *mm;
2311
Changbin Duede9d0c2018-01-30 19:19:40 +08002312 mm = intel_vgpu_find_ppgtt_mm(vgpu, pdps);
Zhi Wang2707e442016-03-28 23:23:16 +08002313 if (mm) {
Changbin Du1bc25852018-01-30 19:19:41 +08002314 intel_vgpu_mm_get(mm);
Zhi Wang2707e442016-03-28 23:23:16 +08002315 } else {
Changbin Duede9d0c2018-01-30 19:19:40 +08002316 mm = intel_vgpu_create_ppgtt_mm(vgpu, root_entry_type, pdps);
Zhi Wang2707e442016-03-28 23:23:16 +08002317 if (IS_ERR(mm)) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002318 gvt_vgpu_err("fail to create mm\n");
Zhi Wang2707e442016-03-28 23:23:16 +08002319 return PTR_ERR(mm);
2320 }
2321 }
2322 return 0;
2323}
2324
2325/**
2326 * intel_vgpu_g2v_destroy_ppgtt_mm - destroy a PPGTT mm object from
2327 * g2v notification
2328 * @vgpu: a vGPU
Changbin Duede9d0c2018-01-30 19:19:40 +08002329 * @pdps: guest pdps
Zhi Wang2707e442016-03-28 23:23:16 +08002330 *
2331 * This function is used to create a PPGTT mm object from a guest to GVT-g
2332 * notification.
2333 *
2334 * Returns:
2335 * Zero on success, negative error code if failed.
2336 */
2337int intel_vgpu_g2v_destroy_ppgtt_mm(struct intel_vgpu *vgpu,
Changbin Duede9d0c2018-01-30 19:19:40 +08002338 u64 pdps[])
Zhi Wang2707e442016-03-28 23:23:16 +08002339{
Zhi Wang2707e442016-03-28 23:23:16 +08002340 struct intel_vgpu_mm *mm;
2341
Changbin Duede9d0c2018-01-30 19:19:40 +08002342 mm = intel_vgpu_find_ppgtt_mm(vgpu, pdps);
Zhi Wang2707e442016-03-28 23:23:16 +08002343 if (!mm) {
Tina Zhang695fbc02017-03-10 04:26:53 -05002344 gvt_vgpu_err("fail to find ppgtt instance.\n");
Zhi Wang2707e442016-03-28 23:23:16 +08002345 return -EINVAL;
2346 }
Changbin Du1bc25852018-01-30 19:19:41 +08002347 intel_vgpu_mm_put(mm);
Zhi Wang2707e442016-03-28 23:23:16 +08002348 return 0;
2349}
2350
2351/**
2352 * intel_gvt_init_gtt - initialize mm components of a GVT device
2353 * @gvt: GVT device
2354 *
2355 * This function is called at the initialization stage, to initialize
2356 * the mm components of a GVT device.
2357 *
2358 * Returns:
2359 * zero on success, negative error code if failed.
2360 */
2361int intel_gvt_init_gtt(struct intel_gvt *gvt)
2362{
2363 int ret;
Jike Song96317392017-01-09 15:38:38 +08002364 void *page;
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002365 struct device *dev = &gvt->dev_priv->drm.pdev->dev;
2366 dma_addr_t daddr;
Zhi Wang2707e442016-03-28 23:23:16 +08002367
2368 gvt_dbg_core("init gtt\n");
2369
Xu Hane3476c02017-03-29 10:13:59 +08002370 if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)
2371 || IS_KABYLAKE(gvt->dev_priv)) {
Zhi Wang2707e442016-03-28 23:23:16 +08002372 gvt->gtt.pte_ops = &gen8_gtt_pte_ops;
2373 gvt->gtt.gma_ops = &gen8_gtt_gma_ops;
Zhi Wang2707e442016-03-28 23:23:16 +08002374 } else {
2375 return -ENODEV;
2376 }
2377
Jike Song96317392017-01-09 15:38:38 +08002378 page = (void *)get_zeroed_page(GFP_KERNEL);
2379 if (!page) {
Ping Gaod650ac02016-12-08 10:14:48 +08002380 gvt_err("fail to allocate scratch ggtt page\n");
2381 return -ENOMEM;
2382 }
2383
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002384 daddr = dma_map_page(dev, virt_to_page(page), 0,
2385 4096, PCI_DMA_BIDIRECTIONAL);
2386 if (dma_mapping_error(dev, daddr)) {
2387 gvt_err("fail to dmamap scratch ggtt page\n");
2388 __free_page(virt_to_page(page));
2389 return -ENOMEM;
Ping Gaod650ac02016-12-08 10:14:48 +08002390 }
Zhi Wang22115ce2017-10-10 14:34:11 +08002391
2392 gvt->gtt.scratch_page = virt_to_page(page);
2393 gvt->gtt.scratch_mfn = (unsigned long)(daddr >> I915_GTT_PAGE_SHIFT);
Ping Gaod650ac02016-12-08 10:14:48 +08002394
Zhi Wang2707e442016-03-28 23:23:16 +08002395 if (enable_out_of_sync) {
2396 ret = setup_spt_oos(gvt);
2397 if (ret) {
2398 gvt_err("fail to initialize SPT oos\n");
Zhou, Wenjia0de98702017-07-04 15:47:00 +08002399 dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
Zhi Wang22115ce2017-10-10 14:34:11 +08002400 __free_page(gvt->gtt.scratch_page);
Zhi Wang2707e442016-03-28 23:23:16 +08002401 return ret;
2402 }
2403 }
Changbin Duede9d0c2018-01-30 19:19:40 +08002404 INIT_LIST_HEAD(&gvt->gtt.ppgtt_mm_lru_list_head);
Zhi Wang2707e442016-03-28 23:23:16 +08002405 return 0;
2406}
2407
2408/**
2409 * intel_gvt_clean_gtt - clean up mm components of a GVT device
2410 * @gvt: GVT device
2411 *
2412 * This function is called at the driver unloading stage, to clean up the
2413 * the mm components of a GVT device.
2414 *
2415 */
2416void intel_gvt_clean_gtt(struct intel_gvt *gvt)
2417{
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002418 struct device *dev = &gvt->dev_priv->drm.pdev->dev;
Zhi Wang22115ce2017-10-10 14:34:11 +08002419 dma_addr_t daddr = (dma_addr_t)(gvt->gtt.scratch_mfn <<
Zhi Wang9556e112017-10-10 13:51:32 +08002420 I915_GTT_PAGE_SHIFT);
Chuanxiao Dong5de6bd42017-02-09 11:37:11 +08002421
2422 dma_unmap_page(dev, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
2423
Zhi Wang22115ce2017-10-10 14:34:11 +08002424 __free_page(gvt->gtt.scratch_page);
Ping Gaod650ac02016-12-08 10:14:48 +08002425
Zhi Wang2707e442016-03-28 23:23:16 +08002426 if (enable_out_of_sync)
2427 clean_spt_oos(gvt);
2428}
Ping Gaod650ac02016-12-08 10:14:48 +08002429
2430/**
2431 * intel_vgpu_reset_ggtt - reset the GGTT entry
2432 * @vgpu: a vGPU
2433 *
2434 * This function is called at the vGPU create stage
2435 * to reset all the GGTT entries.
2436 *
2437 */
2438void intel_vgpu_reset_ggtt(struct intel_vgpu *vgpu)
2439{
2440 struct intel_gvt *gvt = vgpu->gvt;
Zhenyu Wang5ad59bf2017-04-12 16:24:57 +08002441 struct drm_i915_private *dev_priv = gvt->dev_priv;
Changbin Dub0c766b2018-01-30 19:19:43 +08002442 struct intel_gvt_gtt_pte_ops *pte_ops = vgpu->gvt->gtt.pte_ops;
2443 struct intel_gvt_gtt_entry entry = {.type = GTT_TYPE_GGTT_PTE};
Ping Gaod650ac02016-12-08 10:14:48 +08002444 u32 index;
Ping Gaod650ac02016-12-08 10:14:48 +08002445 u32 num_entries;
Ping Gaod650ac02016-12-08 10:14:48 +08002446
Changbin Dub0c766b2018-01-30 19:19:43 +08002447 pte_ops->set_pfn(&entry, gvt->gtt.scratch_mfn);
2448 pte_ops->set_present(&entry);
Ping Gaod650ac02016-12-08 10:14:48 +08002449
2450 index = vgpu_aperture_gmadr_base(vgpu) >> PAGE_SHIFT;
2451 num_entries = vgpu_aperture_sz(vgpu) >> PAGE_SHIFT;
Changbin Dub0c766b2018-01-30 19:19:43 +08002452 while (num_entries--)
2453 ggtt_set_host_entry(vgpu->gtt.ggtt_mm, &entry, index++);
Ping Gaod650ac02016-12-08 10:14:48 +08002454
2455 index = vgpu_hidden_gmadr_base(vgpu) >> PAGE_SHIFT;
2456 num_entries = vgpu_hidden_sz(vgpu) >> PAGE_SHIFT;
Changbin Dub0c766b2018-01-30 19:19:43 +08002457 while (num_entries--)
2458 ggtt_set_host_entry(vgpu->gtt.ggtt_mm, &entry, index++);
Zhenyu Wang5ad59bf2017-04-12 16:24:57 +08002459
Changbin Dua143cef2018-01-30 19:19:45 +08002460 ggtt_invalidate(dev_priv);
Ping Gaod650ac02016-12-08 10:14:48 +08002461}
Changbin Dub6115812017-01-13 11:15:57 +08002462
2463/**
2464 * intel_vgpu_reset_gtt - reset the all GTT related status
2465 * @vgpu: a vGPU
Changbin Dub6115812017-01-13 11:15:57 +08002466 *
2467 * This function is called from vfio core to reset reset all
2468 * GTT related status, including GGTT, PPGTT, scratch page.
2469 *
2470 */
Chuanxiao Dong4d3e67b2017-08-04 13:08:59 +08002471void intel_vgpu_reset_gtt(struct intel_vgpu *vgpu)
Changbin Dub6115812017-01-13 11:15:57 +08002472{
Ping Gaoda9cc8d2017-02-21 15:52:56 +08002473 /* Shadow pages are only created when there is no page
2474 * table tracking data, so remove page tracking data after
2475 * removing the shadow pages.
2476 */
Changbin Duede9d0c2018-01-30 19:19:40 +08002477 intel_vgpu_destroy_all_ppgtt_mm(vgpu);
Changbin Dub6115812017-01-13 11:15:57 +08002478 intel_vgpu_reset_ggtt(vgpu);
Changbin Dub6115812017-01-13 11:15:57 +08002479}