blob: 0e5413531785f83d8562b49ffbbfc623bcdd2118 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Stefan Richtere524f6162007-08-20 21:58:30 +020021#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050022#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020023#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080024#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020025#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020026#include <linux/firewire-constants.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020027#include <linux/gfp.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020028#include <linux/init.h>
29#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020030#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020031#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020032#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010033#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020034#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010035#include <linux/moduleparam.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020036#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020037#include <linux/pci_ids.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020038#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020039#include <linux/string.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080040
Stefan Richtere8ca9702009-06-04 21:09:38 +020041#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020042#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020043#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050044
Stefan Richterea8d0062008-03-01 02:42:56 +010045#ifdef CONFIG_PPC_PMAC
46#include <asm/pmac_feature.h>
47#endif
48
Stefan Richter77c9a5d2009-06-05 16:26:18 +020049#include "core.h"
50#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050051
Kristian Høgsberga77754a2007-05-07 20:33:35 -040052#define DESCRIPTOR_OUTPUT_MORE 0
53#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
54#define DESCRIPTOR_INPUT_MORE (2 << 12)
55#define DESCRIPTOR_INPUT_LAST (3 << 12)
56#define DESCRIPTOR_STATUS (1 << 11)
57#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
58#define DESCRIPTOR_PING (1 << 7)
59#define DESCRIPTOR_YY (1 << 6)
60#define DESCRIPTOR_NO_IRQ (0 << 4)
61#define DESCRIPTOR_IRQ_ERROR (1 << 4)
62#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
63#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
64#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050065
66struct descriptor {
67 __le16 req_count;
68 __le16 control;
69 __le32 data_address;
70 __le32 branch_address;
71 __le16 res_count;
72 __le16 transfer_status;
73} __attribute__((aligned(16)));
74
Kristian Høgsberga77754a2007-05-07 20:33:35 -040075#define CONTROL_SET(regs) (regs)
76#define CONTROL_CLEAR(regs) ((regs) + 4)
77#define COMMAND_PTR(regs) ((regs) + 12)
78#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050079
Kristian Høgsberg32b46092007-02-06 14:49:30 -050080struct ar_buffer {
81 struct descriptor descriptor;
82 struct ar_buffer *next;
83 __le32 data[0];
84};
85
Kristian Høgsberged568912006-12-19 19:58:35 -050086struct ar_context {
87 struct fw_ohci *ohci;
Kristian Høgsberg32b46092007-02-06 14:49:30 -050088 struct ar_buffer *current_buffer;
89 struct ar_buffer *last_buffer;
90 void *pointer;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050091 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -050092 struct tasklet_struct tasklet;
93};
94
Kristian Høgsberg30200732007-02-16 17:34:39 -050095struct context;
96
97typedef int (*descriptor_callback_t)(struct context *ctx,
98 struct descriptor *d,
99 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500100
101/*
102 * A buffer that contains a block of DMA-able coherent memory used for
103 * storing a portion of a DMA descriptor program.
104 */
105struct descriptor_buffer {
106 struct list_head list;
107 dma_addr_t buffer_bus;
108 size_t buffer_size;
109 size_t used;
110 struct descriptor buffer[0];
111};
112
Kristian Høgsberg30200732007-02-16 17:34:39 -0500113struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100114 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500115 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500116 int total_allocation;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100117
David Moorefe5ca632008-01-06 17:21:41 -0500118 /*
119 * List of page-sized buffers for storing DMA descriptors.
120 * Head of list contains buffers in use and tail of list contains
121 * free buffers.
122 */
123 struct list_head buffer_list;
124
125 /*
126 * Pointer to a buffer inside buffer_list that contains the tail
127 * end of the current DMA program.
128 */
129 struct descriptor_buffer *buffer_tail;
130
131 /*
132 * The descriptor containing the branch address of the first
133 * descriptor that has not yet been filled by the device.
134 */
135 struct descriptor *last;
136
137 /*
138 * The last descriptor in the DMA program. It contains the branch
139 * address that must be updated upon appending a new descriptor.
140 */
141 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500142
143 descriptor_callback_t callback;
144
Stefan Richter373b2ed2007-03-04 14:45:18 +0100145 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500146};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500147
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400148#define IT_HEADER_SY(v) ((v) << 0)
149#define IT_HEADER_TCODE(v) ((v) << 4)
150#define IT_HEADER_CHANNEL(v) ((v) << 8)
151#define IT_HEADER_TAG(v) ((v) << 14)
152#define IT_HEADER_SPEED(v) ((v) << 16)
153#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500154
155struct iso_context {
156 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500157 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500158 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500159 void *header;
160 size_t header_length;
Kristian Høgsberged568912006-12-19 19:58:35 -0500161};
162
163#define CONFIG_ROM_SIZE 1024
164
165struct fw_ohci {
166 struct fw_card card;
167
168 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500169 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500170 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100171 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100172 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200173 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200174 u32 bus_time;
Kristian Høgsberged568912006-12-19 19:58:35 -0500175
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400176 /*
177 * Spinlock for accessing fw_ohci data. Never call out of
178 * this driver with this lock held.
179 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500180 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500181
182 struct ar_context ar_request_ctx;
183 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500184 struct context at_request_ctx;
185 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500186
187 u32 it_context_mask;
188 struct iso_context *it_context_list;
Stefan Richter4817ed22008-12-21 16:39:46 +0100189 u64 ir_context_channels;
Kristian Høgsberged568912006-12-19 19:58:35 -0500190 u32 ir_context_mask;
191 struct iso_context *ir_context_list;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100192
193 __be32 *config_rom;
194 dma_addr_t config_rom_bus;
195 __be32 *next_config_rom;
196 dma_addr_t next_config_rom_bus;
197 __be32 next_header;
198
199 __le32 *self_id_cpu;
200 dma_addr_t self_id_bus;
201 struct tasklet_struct bus_reset_tasklet;
202
203 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500204};
205
Adrian Bunk95688e92007-01-22 19:17:37 +0100206static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500207{
208 return container_of(card, struct fw_ohci, card);
209}
210
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500211#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
212#define IR_CONTEXT_BUFFER_FILL 0x80000000
213#define IR_CONTEXT_ISOCH_HEADER 0x40000000
214#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
215#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
216#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500217
218#define CONTEXT_RUN 0x8000
219#define CONTEXT_WAKE 0x1000
220#define CONTEXT_DEAD 0x0800
221#define CONTEXT_ACTIVE 0x0400
222
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100223#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500224#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
225#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
226
Kristian Høgsberged568912006-12-19 19:58:35 -0500227#define OHCI1394_REGISTER_SIZE 0x800
228#define OHCI_LOOP_COUNT 500
229#define OHCI1394_PCI_HCI_Control 0x40
230#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500231#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500232#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500233
Kristian Høgsberged568912006-12-19 19:58:35 -0500234static char ohci_driver_name[] = KBUILD_MODNAME;
235
Clemens Ladisch262444e2010-06-05 12:31:25 +0200236#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100237#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
238
Stefan Richter4a635592010-02-21 17:58:01 +0100239#define QUIRK_CYCLE_TIMER 1
240#define QUIRK_RESET_PACKET 2
241#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200242#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200243#define QUIRK_NO_MSI 16
Stefan Richter4a635592010-02-21 17:58:01 +0100244
245/* In case of multiple matches in ohci_quirks[], only the first one is used. */
246static const struct {
247 unsigned short vendor, device, flags;
248} ohci_quirks[] = {
Clemens Ladisch8301b912010-03-17 11:07:55 +0100249 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, QUIRK_CYCLE_TIMER |
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200250 QUIRK_RESET_PACKET |
251 QUIRK_NO_1394A},
Stefan Richter4a635592010-02-21 17:58:01 +0100252 {PCI_VENDOR_ID_TI, PCI_ANY_ID, QUIRK_RESET_PACKET},
253 {PCI_VENDOR_ID_AL, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
Clemens Ladisch262444e2010-06-05 12:31:25 +0200254 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100255 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
256 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, QUIRK_CYCLE_TIMER},
257 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, QUIRK_BE_HEADERS},
258};
259
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100260/* This overrides anything that was found in ohci_quirks[]. */
261static int param_quirks;
262module_param_named(quirks, param_quirks, int, 0644);
263MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
264 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
265 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
266 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200267 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200268 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100269 ")");
270
Stefan Richtera007bb82008-04-07 22:33:35 +0200271#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100272#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200273#define OHCI_PARAM_DEBUG_IRQS 4
274#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100275
Stefan Richter5da3dac2010-04-02 14:05:02 +0200276#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
277
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100278static int param_debug;
279module_param_named(debug, param_debug, int, 0644);
280MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100281 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200282 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
283 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
284 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100285 ", or a combination, or all = -1)");
286
287static void log_irqs(u32 evt)
288{
Stefan Richtera007bb82008-04-07 22:33:35 +0200289 if (likely(!(param_debug &
290 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100291 return;
292
Stefan Richtera007bb82008-04-07 22:33:35 +0200293 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
294 !(evt & OHCI1394_busReset))
295 return;
296
Clemens Ladischa48777e2010-06-10 08:33:07 +0200297 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200298 evt & OHCI1394_selfIDComplete ? " selfID" : "",
299 evt & OHCI1394_RQPkt ? " AR_req" : "",
300 evt & OHCI1394_RSPkt ? " AR_resp" : "",
301 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
302 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
303 evt & OHCI1394_isochRx ? " IR" : "",
304 evt & OHCI1394_isochTx ? " IT" : "",
305 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
306 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200307 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500308 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200309 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
310 evt & OHCI1394_busReset ? " busReset" : "",
311 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
312 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
313 OHCI1394_respTxComplete | OHCI1394_isochRx |
314 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200315 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
316 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200317 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100318 ? " ?" : "");
319}
320
321static const char *speed[] = {
322 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
323};
324static const char *power[] = {
325 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
326 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
327};
328static const char port[] = { '.', '-', 'p', 'c', };
329
330static char _p(u32 *s, int shift)
331{
332 return port[*s >> shift & 3];
333}
334
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200335static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100336{
337 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
338 return;
339
Stefan Richter161b96e2008-06-14 14:23:43 +0200340 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
341 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100342
343 for (; self_id_count--; ++s)
344 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200345 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
346 "%s gc=%d %s %s%s%s\n",
347 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
348 speed[*s >> 14 & 3], *s >> 16 & 63,
349 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
350 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100351 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200352 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
353 *s, *s >> 24 & 63,
354 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
355 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100356}
357
358static const char *evts[] = {
359 [0x00] = "evt_no_status", [0x01] = "-reserved-",
360 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
361 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
362 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
363 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
364 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
365 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
366 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
367 [0x10] = "-reserved-", [0x11] = "ack_complete",
368 [0x12] = "ack_pending ", [0x13] = "-reserved-",
369 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
370 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
371 [0x18] = "-reserved-", [0x19] = "-reserved-",
372 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
373 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
374 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
375 [0x20] = "pending/cancelled",
376};
377static const char *tcodes[] = {
378 [0x0] = "QW req", [0x1] = "BW req",
379 [0x2] = "W resp", [0x3] = "-reserved-",
380 [0x4] = "QR req", [0x5] = "BR req",
381 [0x6] = "QR resp", [0x7] = "BR resp",
382 [0x8] = "cycle start", [0x9] = "Lk req",
383 [0xa] = "async stream packet", [0xb] = "Lk resp",
384 [0xc] = "-reserved-", [0xd] = "-reserved-",
385 [0xe] = "link internal", [0xf] = "-reserved-",
386};
387static const char *phys[] = {
388 [0x0] = "phy config packet", [0x1] = "link-on packet",
389 [0x2] = "self-id packet", [0x3] = "-reserved-",
390};
391
392static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
393{
394 int tcode = header[0] >> 4 & 0xf;
395 char specific[12];
396
397 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
398 return;
399
400 if (unlikely(evt >= ARRAY_SIZE(evts)))
401 evt = 0x1f;
402
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200403 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200404 fw_notify("A%c evt_bus_reset, generation %d\n",
405 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200406 return;
407 }
408
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100409 if (header[0] == ~header[1]) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200410 fw_notify("A%c %s, %s, %08x\n",
411 dir, evts[evt], phys[header[0] >> 30 & 0x3], header[0]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100412 return;
413 }
414
415 switch (tcode) {
416 case 0x0: case 0x6: case 0x8:
417 snprintf(specific, sizeof(specific), " = %08x",
418 be32_to_cpu((__force __be32)header[3]));
419 break;
420 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
421 snprintf(specific, sizeof(specific), " %x,%x",
422 header[3] >> 16, header[3] & 0xffff);
423 break;
424 default:
425 specific[0] = '\0';
426 }
427
428 switch (tcode) {
429 case 0xe: case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200430 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100431 break;
432 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200433 fw_notify("A%c spd %x tl %02x, "
434 "%04x -> %04x, %s, "
435 "%s, %04x%08x%s\n",
436 dir, speed, header[0] >> 10 & 0x3f,
437 header[1] >> 16, header[0] >> 16, evts[evt],
438 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100439 break;
440 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200441 fw_notify("A%c spd %x tl %02x, "
442 "%04x -> %04x, %s, "
443 "%s%s\n",
444 dir, speed, header[0] >> 10 & 0x3f,
445 header[1] >> 16, header[0] >> 16, evts[evt],
446 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100447 }
448}
449
450#else
451
Stefan Richter5da3dac2010-04-02 14:05:02 +0200452#define param_debug 0
453static inline void log_irqs(u32 evt) {}
454static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
455static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100456
457#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
458
Adrian Bunk95688e92007-01-22 19:17:37 +0100459static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500460{
461 writel(data, ohci->registers + offset);
462}
463
Adrian Bunk95688e92007-01-22 19:17:37 +0100464static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500465{
466 return readl(ohci->registers + offset);
467}
468
Adrian Bunk95688e92007-01-22 19:17:37 +0100469static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500470{
471 /* Do a dummy read to flush writes. */
472 reg_read(ohci, OHCI1394_Version);
473}
474
Stefan Richter35d999b2010-04-10 16:04:56 +0200475static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500476{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200477 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200478 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500479
480 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200481 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200482 val = reg_read(ohci, OHCI1394_PhyControl);
483 if (val & OHCI1394_PhyControl_ReadDone)
484 return OHCI1394_PhyControl_ReadData(val);
485
Clemens Ladisch153e3972010-06-10 08:22:07 +0200486 /*
487 * Try a few times without waiting. Sleeping is necessary
488 * only when the link/PHY interface is busy.
489 */
490 if (i >= 3)
491 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500492 }
Stefan Richter35d999b2010-04-10 16:04:56 +0200493 fw_error("failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500494
Stefan Richter35d999b2010-04-10 16:04:56 +0200495 return -EBUSY;
496}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200497
Stefan Richter35d999b2010-04-10 16:04:56 +0200498static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
499{
500 int i;
501
502 reg_write(ohci, OHCI1394_PhyControl,
503 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200504 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200505 val = reg_read(ohci, OHCI1394_PhyControl);
506 if (!(val & OHCI1394_PhyControl_WritePending))
507 return 0;
508
Clemens Ladisch153e3972010-06-10 08:22:07 +0200509 if (i >= 3)
510 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200511 }
512 fw_error("failed to write phy reg\n");
513
514 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200515}
516
517static int ohci_update_phy_reg(struct fw_card *card, int addr,
518 int clear_bits, int set_bits)
519{
520 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter35d999b2010-04-10 16:04:56 +0200521 int ret;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200522
Stefan Richter35d999b2010-04-10 16:04:56 +0200523 ret = read_phy_reg(ohci, addr);
524 if (ret < 0)
525 return ret;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200526
Clemens Ladische7014da2010-04-01 16:40:18 +0200527 /*
528 * The interrupt status bits are cleared by writing a one bit.
529 * Avoid clearing them unless explicitly requested in set_bits.
530 */
531 if (addr == 5)
532 clear_bits |= PHY_INT_STATUS_BITS;
533
Stefan Richter35d999b2010-04-10 16:04:56 +0200534 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500535}
536
Stefan Richter35d999b2010-04-10 16:04:56 +0200537static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200538{
Stefan Richter35d999b2010-04-10 16:04:56 +0200539 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200540
Stefan Richter35d999b2010-04-10 16:04:56 +0200541 ret = ohci_update_phy_reg(&ohci->card, 7, PHY_PAGE_SELECT, page << 5);
542 if (ret < 0)
543 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200544
Stefan Richter35d999b2010-04-10 16:04:56 +0200545 return read_phy_reg(ohci, addr);
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200546}
547
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500548static int ar_context_add_page(struct ar_context *ctx)
Kristian Høgsberged568912006-12-19 19:58:35 -0500549{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500550 struct device *dev = ctx->ohci->card.device;
551 struct ar_buffer *ab;
Stefan Richterf5101d582008-03-14 00:27:49 +0100552 dma_addr_t uninitialized_var(ab_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500553 size_t offset;
554
Jarod Wilsonbde17092008-03-12 17:43:26 -0400555 ab = dma_alloc_coherent(dev, PAGE_SIZE, &ab_bus, GFP_ATOMIC);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500556 if (ab == NULL)
557 return -ENOMEM;
558
Jay Fenlasona55709b2008-10-22 15:59:42 -0400559 ab->next = NULL;
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400560 memset(&ab->descriptor, 0, sizeof(ab->descriptor));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400561 ab->descriptor.control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
562 DESCRIPTOR_STATUS |
563 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500564 offset = offsetof(struct ar_buffer, data);
565 ab->descriptor.req_count = cpu_to_le16(PAGE_SIZE - offset);
566 ab->descriptor.data_address = cpu_to_le32(ab_bus + offset);
567 ab->descriptor.res_count = cpu_to_le16(PAGE_SIZE - offset);
568 ab->descriptor.branch_address = 0;
569
Kristian Høgsbergec839e42007-05-22 18:55:48 -0400570 ctx->last_buffer->descriptor.branch_address = cpu_to_le32(ab_bus | 1);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500571 ctx->last_buffer->next = ab;
572 ctx->last_buffer = ab;
573
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400574 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500575 flush_writes(ctx->ohci);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500576
577 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -0500578}
579
Jay Fenlasona55709b2008-10-22 15:59:42 -0400580static void ar_context_release(struct ar_context *ctx)
581{
582 struct ar_buffer *ab, *ab_next;
583 size_t offset;
584 dma_addr_t ab_bus;
585
586 for (ab = ctx->current_buffer; ab; ab = ab_next) {
587 ab_next = ab->next;
588 offset = offsetof(struct ar_buffer, data);
589 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
590 dma_free_coherent(ctx->ohci->card.device, PAGE_SIZE,
591 ab, ab_bus);
592 }
593}
594
Stefan Richter11bf20a2008-03-01 02:47:15 +0100595#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
596#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100597 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100598#else
599#define cond_le32_to_cpu(v) le32_to_cpu(v)
600#endif
601
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500602static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500603{
Kristian Høgsberged568912006-12-19 19:58:35 -0500604 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500605 struct fw_packet p;
606 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100607 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500608
Stefan Richter11bf20a2008-03-01 02:47:15 +0100609 p.header[0] = cond_le32_to_cpu(buffer[0]);
610 p.header[1] = cond_le32_to_cpu(buffer[1]);
611 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500612
613 tcode = (p.header[0] >> 4) & 0x0f;
614 switch (tcode) {
615 case TCODE_WRITE_QUADLET_REQUEST:
616 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500617 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500618 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500619 p.payload_length = 0;
620 break;
621
622 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100623 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500624 p.header_length = 16;
625 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500626 break;
627
628 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500629 case TCODE_READ_BLOCK_RESPONSE:
630 case TCODE_LOCK_REQUEST:
631 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100632 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500633 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500634 p.payload_length = p.header[3] >> 16;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500635 break;
636
637 case TCODE_WRITE_RESPONSE:
638 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500639 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500640 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500641 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500642 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200643
644 default:
645 /* FIXME: Stop context, discard everything, and restart? */
646 p.header_length = 0;
647 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500648 }
649
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500650 p.payload = (void *) buffer + p.header_length;
651
652 /* FIXME: What to do about evt_* errors? */
653 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100654 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100655 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500656
Stefan Richter43286562008-03-11 21:22:26 +0100657 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500658 p.speed = (status >> 21) & 0x7;
659 p.timestamp = status & 0xffff;
660 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500661
Stefan Richter43286562008-03-11 21:22:26 +0100662 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100663
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400664 /*
665 * The OHCI bus reset handler synthesizes a phy packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500666 * the new generation number when a bus reset happens (see
667 * section 8.4.2.3). This helps us determine when a request
668 * was received and make sure we send the response in the same
669 * generation. We only need this for requests; for responses
670 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400671 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200672 *
673 * Alas some chips sometimes emit bus reset packets with a
674 * wrong generation. We set the correct generation for these
675 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400676 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200677 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100678 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200679 ohci->request_generation = (p.header[2] >> 16) & 0xff;
680 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500681 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200682 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500683 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200684 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500685
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500686 return buffer + length + 1;
687}
Kristian Høgsberged568912006-12-19 19:58:35 -0500688
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500689static void ar_context_tasklet(unsigned long data)
690{
691 struct ar_context *ctx = (struct ar_context *)data;
692 struct fw_ohci *ohci = ctx->ohci;
693 struct ar_buffer *ab;
694 struct descriptor *d;
695 void *buffer, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500696
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500697 ab = ctx->current_buffer;
698 d = &ab->descriptor;
Kristian Høgsberged568912006-12-19 19:58:35 -0500699
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500700 if (d->res_count == 0) {
701 size_t size, rest, offset;
Jarod Wilson6b842362008-03-25 16:47:16 -0400702 dma_addr_t start_bus;
703 void *start;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500704
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400705 /*
706 * This descriptor is finished and we may have a
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500707 * packet split across this and the next buffer. We
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400708 * reuse the page for reassembling the split packet.
709 */
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500710
711 offset = offsetof(struct ar_buffer, data);
Jarod Wilson6b842362008-03-25 16:47:16 -0400712 start = buffer = ab;
713 start_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500714
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500715 ab = ab->next;
716 d = &ab->descriptor;
717 size = buffer + PAGE_SIZE - ctx->pointer;
718 rest = le16_to_cpu(d->req_count) - le16_to_cpu(d->res_count);
719 memmove(buffer, ctx->pointer, size);
720 memcpy(buffer + size, ab->data, rest);
721 ctx->current_buffer = ab;
722 ctx->pointer = (void *) ab->data + rest;
723 end = buffer + size + rest;
724
725 while (buffer < end)
726 buffer = handle_ar_packet(ctx, buffer);
727
Jarod Wilsonbde17092008-03-12 17:43:26 -0400728 dma_free_coherent(ohci->card.device, PAGE_SIZE,
Jarod Wilson6b842362008-03-25 16:47:16 -0400729 start, start_bus);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500730 ar_context_add_page(ctx);
731 } else {
732 buffer = ctx->pointer;
733 ctx->pointer = end =
734 (void *) ab + PAGE_SIZE - le16_to_cpu(d->res_count);
735
736 while (buffer < end)
737 buffer = handle_ar_packet(ctx, buffer);
738 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500739}
740
Stefan Richter53dca512008-12-14 21:47:04 +0100741static int ar_context_init(struct ar_context *ctx,
742 struct fw_ohci *ohci, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500743{
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500744 struct ar_buffer ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500745
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500746 ctx->regs = regs;
747 ctx->ohci = ohci;
748 ctx->last_buffer = &ab;
Kristian Høgsberged568912006-12-19 19:58:35 -0500749 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
750
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500751 ar_context_add_page(ctx);
752 ar_context_add_page(ctx);
753 ctx->current_buffer = ab.next;
754 ctx->pointer = ctx->current_buffer->data;
755
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400756 return 0;
757}
758
759static void ar_context_run(struct ar_context *ctx)
760{
761 struct ar_buffer *ab = ctx->current_buffer;
762 dma_addr_t ab_bus;
763 size_t offset;
764
765 offset = offsetof(struct ar_buffer, data);
Stefan Richter0a9972b2007-06-23 20:28:17 +0200766 ab_bus = le32_to_cpu(ab->descriptor.data_address) - offset;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400767
768 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ab_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400769 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500770 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -0500771}
Stefan Richter373b2ed2007-03-04 14:45:18 +0100772
Stefan Richter53dca512008-12-14 21:47:04 +0100773static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500774{
775 int b, key;
776
777 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
778 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
779
780 /* figure out which descriptor the branch address goes in */
781 if (z == 2 && (b == 3 || key == 2))
782 return d;
783 else
784 return d + z - 1;
785}
786
Kristian Høgsberg30200732007-02-16 17:34:39 -0500787static void context_tasklet(unsigned long data)
788{
789 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500790 struct descriptor *d, *last;
791 u32 address;
792 int z;
David Moorefe5ca632008-01-06 17:21:41 -0500793 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500794
David Moorefe5ca632008-01-06 17:21:41 -0500795 desc = list_entry(ctx->buffer_list.next,
796 struct descriptor_buffer, list);
797 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500798 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -0500799 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500800 address = le32_to_cpu(last->branch_address);
801 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -0500802 address &= ~0xf;
803
804 /* If the branch address points to a buffer outside of the
805 * current buffer, advance to the next buffer. */
806 if (address < desc->buffer_bus ||
807 address >= desc->buffer_bus + desc->used)
808 desc = list_entry(desc->list.next,
809 struct descriptor_buffer, list);
810 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -0500811 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500812
813 if (!ctx->callback(ctx, d, last))
814 break;
815
David Moorefe5ca632008-01-06 17:21:41 -0500816 if (old_desc != desc) {
817 /* If we've advanced to the next buffer, move the
818 * previous buffer to the free list. */
819 unsigned long flags;
820 old_desc->used = 0;
821 spin_lock_irqsave(&ctx->ohci->lock, flags);
822 list_move_tail(&old_desc->list, &ctx->buffer_list);
823 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
824 }
825 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500826 }
827}
828
David Moorefe5ca632008-01-06 17:21:41 -0500829/*
830 * Allocate a new buffer and add it to the list of free buffers for this
831 * context. Must be called with ohci->lock held.
832 */
Stefan Richter53dca512008-12-14 21:47:04 +0100833static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -0500834{
835 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +0100836 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -0500837 int offset;
838
839 /*
840 * 16MB of descriptors should be far more than enough for any DMA
841 * program. This will catch run-away userspace or DoS attacks.
842 */
843 if (ctx->total_allocation >= 16*1024*1024)
844 return -ENOMEM;
845
846 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
847 &bus_addr, GFP_ATOMIC);
848 if (!desc)
849 return -ENOMEM;
850
851 offset = (void *)&desc->buffer - (void *)desc;
852 desc->buffer_size = PAGE_SIZE - offset;
853 desc->buffer_bus = bus_addr + offset;
854 desc->used = 0;
855
856 list_add_tail(&desc->list, &ctx->buffer_list);
857 ctx->total_allocation += PAGE_SIZE;
858
859 return 0;
860}
861
Stefan Richter53dca512008-12-14 21:47:04 +0100862static int context_init(struct context *ctx, struct fw_ohci *ohci,
863 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500864{
865 ctx->ohci = ohci;
866 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -0500867 ctx->total_allocation = 0;
868
869 INIT_LIST_HEAD(&ctx->buffer_list);
870 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500871 return -ENOMEM;
872
David Moorefe5ca632008-01-06 17:21:41 -0500873 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
874 struct descriptor_buffer, list);
875
Kristian Høgsberg30200732007-02-16 17:34:39 -0500876 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
877 ctx->callback = callback;
878
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400879 /*
880 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -0500881 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -0500882 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400883 */
David Moorefe5ca632008-01-06 17:21:41 -0500884 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
885 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
886 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
887 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
888 ctx->last = ctx->buffer_tail->buffer;
889 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500890
891 return 0;
892}
893
Stefan Richter53dca512008-12-14 21:47:04 +0100894static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500895{
896 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -0500897 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500898
David Moorefe5ca632008-01-06 17:21:41 -0500899 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
900 dma_free_coherent(card->device, PAGE_SIZE, desc,
901 desc->buffer_bus -
902 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -0500903}
904
David Moorefe5ca632008-01-06 17:21:41 -0500905/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +0100906static struct descriptor *context_get_descriptors(struct context *ctx,
907 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500908{
David Moorefe5ca632008-01-06 17:21:41 -0500909 struct descriptor *d = NULL;
910 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500911
David Moorefe5ca632008-01-06 17:21:41 -0500912 if (z * sizeof(*d) > desc->buffer_size)
913 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500914
David Moorefe5ca632008-01-06 17:21:41 -0500915 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
916 /* No room for the descriptor in this buffer, so advance to the
917 * next one. */
918
919 if (desc->list.next == &ctx->buffer_list) {
920 /* If there is no free buffer next in the list,
921 * allocate one. */
922 if (context_add_buffer(ctx) < 0)
923 return NULL;
924 }
925 desc = list_entry(desc->list.next,
926 struct descriptor_buffer, list);
927 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500928 }
929
David Moorefe5ca632008-01-06 17:21:41 -0500930 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -0400931 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -0500932 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500933
934 return d;
935}
936
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500937static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -0500938{
939 struct fw_ohci *ohci = ctx->ohci;
940
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400941 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -0500942 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400943 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
944 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500945 flush_writes(ohci);
946}
947
948static void context_append(struct context *ctx,
949 struct descriptor *d, int z, int extra)
950{
951 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -0500952 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500953
David Moorefe5ca632008-01-06 17:21:41 -0500954 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500955
David Moorefe5ca632008-01-06 17:21:41 -0500956 desc->used += (z + extra) * sizeof(*d);
957 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
958 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500959
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400960 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500961 flush_writes(ctx->ohci);
962}
963
964static void context_stop(struct context *ctx)
965{
966 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500967 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500968
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400969 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500970 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500971
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500972 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400973 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500974 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +0100975 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500976
Stefan Richterb980f5a2007-07-12 22:25:14 +0200977 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -0500978 }
Stefan Richterb0068542009-01-05 20:43:23 +0100979 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -0500980}
Kristian Høgsberged568912006-12-19 19:58:35 -0500981
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500982struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -0500983 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500984};
985
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400986/*
987 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500988 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400989 * generation handling and locking around packet queue manipulation.
990 */
Stefan Richter53dca512008-12-14 21:47:04 +0100991static int at_context_queue_packet(struct context *ctx,
992 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500993{
Kristian Høgsberged568912006-12-19 19:58:35 -0500994 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +0200995 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500996 struct driver_data *driver_data;
997 struct descriptor *d, *last;
998 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -0500999 int z, tcode;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001000 u32 reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001001
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001002 d = context_get_descriptors(ctx, 4, &d_bus);
1003 if (d == NULL) {
1004 packet->ack = RCODE_SEND_ERROR;
1005 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001006 }
1007
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001008 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001009 d[0].res_count = cpu_to_le16(packet->timestamp);
1010
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001011 /*
1012 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001013 * from the IEEE1394 layout, so shift the fields around
1014 * accordingly. If header_length is 8, it's a PHY packet, to
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001015 * which we need to prepend an extra quadlet.
1016 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001017
1018 header = (__le32 *) &d[1];
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001019 switch (packet->header_length) {
1020 case 16:
1021 case 12:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001022 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1023 (packet->speed << 16));
1024 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1025 (packet->header[0] & 0xffff0000));
1026 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001027
1028 tcode = (packet->header[0] >> 4) & 0x0f;
1029 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001030 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001031 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001032 header[3] = (__force __le32) packet->header[3];
1033
1034 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001035 break;
1036
1037 case 8:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001038 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1039 (packet->speed << 16));
1040 header[1] = cpu_to_le32(packet->header[0]);
1041 header[2] = cpu_to_le32(packet->header[1]);
1042 d[0].req_count = cpu_to_le16(12);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001043 break;
1044
1045 case 4:
1046 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1047 (packet->speed << 16));
1048 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1049 d[0].req_count = cpu_to_le16(8);
1050 break;
1051
1052 default:
1053 /* BUG(); */
1054 packet->ack = RCODE_SEND_ERROR;
1055 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001056 }
1057
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001058 driver_data = (struct driver_data *) &d[3];
1059 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001060 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001061
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001062 if (packet->payload_length > 0) {
1063 payload_bus =
1064 dma_map_single(ohci->card.device, packet->payload,
1065 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001066 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001067 packet->ack = RCODE_SEND_ERROR;
1068 return -1;
1069 }
Stefan Richter19593ff2009-10-14 20:40:10 +02001070 packet->payload_bus = payload_bus;
1071 packet->payload_mapped = true;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001072
1073 d[2].req_count = cpu_to_le16(packet->payload_length);
1074 d[2].data_address = cpu_to_le32(payload_bus);
1075 last = &d[2];
1076 z = 3;
1077 } else {
1078 last = &d[0];
1079 z = 2;
1080 }
1081
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001082 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1083 DESCRIPTOR_IRQ_ALWAYS |
1084 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001085
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001086 /*
1087 * If the controller and packet generations don't match, we need to
1088 * bail out and try again. If IntEvent.busReset is set, the AT context
1089 * is halted, so appending to the context and trying to run it is
1090 * futile. Most controllers do the right thing and just flush the AT
1091 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1092 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1093 * up stalling out. So we just bail out in software and try again
1094 * later, and everyone is happy.
1095 * FIXME: Document how the locking works.
1096 */
1097 if (ohci->generation != packet->generation ||
1098 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001099 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001100 dma_unmap_single(ohci->card.device, payload_bus,
1101 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001102 packet->ack = RCODE_GENERATION;
1103 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001104 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001105
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001106 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001107
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001108 /* If the context isn't already running, start it up. */
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001109 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsberg053b3082007-04-10 18:11:17 -04001110 if ((reg & CONTEXT_RUN) == 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001111 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001112
1113 return 0;
1114}
1115
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001116static int handle_at_packet(struct context *context,
1117 struct descriptor *d,
1118 struct descriptor *last)
1119{
1120 struct driver_data *driver_data;
1121 struct fw_packet *packet;
1122 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001123 int evt;
1124
1125 if (last->transfer_status == 0)
1126 /* This descriptor isn't done yet, stop iteration. */
1127 return 0;
1128
1129 driver_data = (struct driver_data *) &d[3];
1130 packet = driver_data->packet;
1131 if (packet == NULL)
1132 /* This packet was cancelled, just continue. */
1133 return 1;
1134
Stefan Richter19593ff2009-10-14 20:40:10 +02001135 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001136 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001137 packet->payload_length, DMA_TO_DEVICE);
1138
1139 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1140 packet->timestamp = le16_to_cpu(last->res_count);
1141
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001142 log_ar_at_event('T', packet->speed, packet->header, evt);
1143
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001144 switch (evt) {
1145 case OHCI1394_evt_timeout:
1146 /* Async response transmit timed out. */
1147 packet->ack = RCODE_CANCELLED;
1148 break;
1149
1150 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001151 /*
1152 * The packet was flushed should give same error as
1153 * when we try to use a stale generation count.
1154 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001155 packet->ack = RCODE_GENERATION;
1156 break;
1157
1158 case OHCI1394_evt_missing_ack:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001159 /*
1160 * Using a valid (current) generation count, but the
1161 * node is not on the bus or not sending acks.
1162 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001163 packet->ack = RCODE_NO_ACK;
1164 break;
1165
1166 case ACK_COMPLETE + 0x10:
1167 case ACK_PENDING + 0x10:
1168 case ACK_BUSY_X + 0x10:
1169 case ACK_BUSY_A + 0x10:
1170 case ACK_BUSY_B + 0x10:
1171 case ACK_DATA_ERROR + 0x10:
1172 case ACK_TYPE_ERROR + 0x10:
1173 packet->ack = evt - 0x10;
1174 break;
1175
1176 default:
1177 packet->ack = RCODE_SEND_ERROR;
1178 break;
1179 }
1180
1181 packet->callback(packet, &ohci->card, packet->ack);
1182
1183 return 1;
1184}
1185
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001186#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1187#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1188#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1189#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1190#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001191
Stefan Richter53dca512008-12-14 21:47:04 +01001192static void handle_local_rom(struct fw_ohci *ohci,
1193 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001194{
1195 struct fw_packet response;
1196 int tcode, length, i;
1197
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001198 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001199 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001200 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001201 else
1202 length = 4;
1203
1204 i = csr - CSR_CONFIG_ROM;
1205 if (i + length > CONFIG_ROM_SIZE) {
1206 fw_fill_response(&response, packet->header,
1207 RCODE_ADDRESS_ERROR, NULL, 0);
1208 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1209 fw_fill_response(&response, packet->header,
1210 RCODE_TYPE_ERROR, NULL, 0);
1211 } else {
1212 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1213 (void *) ohci->config_rom + i, length);
1214 }
1215
1216 fw_core_handle_response(&ohci->card, &response);
1217}
1218
Stefan Richter53dca512008-12-14 21:47:04 +01001219static void handle_local_lock(struct fw_ohci *ohci,
1220 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001221{
1222 struct fw_packet response;
1223 int tcode, length, ext_tcode, sel;
1224 __be32 *payload, lock_old;
1225 u32 lock_arg, lock_data;
1226
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001227 tcode = HEADER_GET_TCODE(packet->header[0]);
1228 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001229 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001230 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001231
1232 if (tcode == TCODE_LOCK_REQUEST &&
1233 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1234 lock_arg = be32_to_cpu(payload[0]);
1235 lock_data = be32_to_cpu(payload[1]);
1236 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1237 lock_arg = 0;
1238 lock_data = 0;
1239 } else {
1240 fw_fill_response(&response, packet->header,
1241 RCODE_TYPE_ERROR, NULL, 0);
1242 goto out;
1243 }
1244
1245 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1246 reg_write(ohci, OHCI1394_CSRData, lock_data);
1247 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1248 reg_write(ohci, OHCI1394_CSRControl, sel);
1249
1250 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000)
1251 lock_old = cpu_to_be32(reg_read(ohci, OHCI1394_CSRData));
1252 else
1253 fw_notify("swap not done yet\n");
1254
1255 fw_fill_response(&response, packet->header,
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001256 RCODE_COMPLETE, &lock_old, sizeof(lock_old));
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001257 out:
1258 fw_core_handle_response(&ohci->card, &response);
1259}
1260
Stefan Richter53dca512008-12-14 21:47:04 +01001261static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001262{
1263 u64 offset;
1264 u32 csr;
1265
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001266 if (ctx == &ctx->ohci->at_request_ctx) {
1267 packet->ack = ACK_PENDING;
1268 packet->callback(packet, &ctx->ohci->card, packet->ack);
1269 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001270
1271 offset =
1272 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001273 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001274 packet->header[2];
1275 csr = offset - CSR_REGISTER_BASE;
1276
1277 /* Handle config rom reads. */
1278 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1279 handle_local_rom(ctx->ohci, packet, csr);
1280 else switch (csr) {
1281 case CSR_BUS_MANAGER_ID:
1282 case CSR_BANDWIDTH_AVAILABLE:
1283 case CSR_CHANNELS_AVAILABLE_HI:
1284 case CSR_CHANNELS_AVAILABLE_LO:
1285 handle_local_lock(ctx->ohci, packet, csr);
1286 break;
1287 default:
1288 if (ctx == &ctx->ohci->at_request_ctx)
1289 fw_core_handle_request(&ctx->ohci->card, packet);
1290 else
1291 fw_core_handle_response(&ctx->ohci->card, packet);
1292 break;
1293 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001294
1295 if (ctx == &ctx->ohci->at_response_ctx) {
1296 packet->ack = ACK_COMPLETE;
1297 packet->callback(packet, &ctx->ohci->card, packet->ack);
1298 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001299}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001300
Stefan Richter53dca512008-12-14 21:47:04 +01001301static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001302{
Kristian Høgsberged568912006-12-19 19:58:35 -05001303 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001304 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001305
1306 spin_lock_irqsave(&ctx->ohci->lock, flags);
1307
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001308 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001309 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001310 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1311 handle_local_request(ctx, packet);
1312 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001313 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001314
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001315 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001316 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1317
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001318 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001319 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001320
Kristian Høgsberged568912006-12-19 19:58:35 -05001321}
1322
Clemens Ladischa48777e2010-06-10 08:33:07 +02001323static u32 cycle_timer_ticks(u32 cycle_timer)
1324{
1325 u32 ticks;
1326
1327 ticks = cycle_timer & 0xfff;
1328 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1329 ticks += (3072 * 8000) * (cycle_timer >> 25);
1330
1331 return ticks;
1332}
1333
1334/*
1335 * Some controllers exhibit one or more of the following bugs when updating the
1336 * iso cycle timer register:
1337 * - When the lowest six bits are wrapping around to zero, a read that happens
1338 * at the same time will return garbage in the lowest ten bits.
1339 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1340 * not incremented for about 60 ns.
1341 * - Occasionally, the entire register reads zero.
1342 *
1343 * To catch these, we read the register three times and ensure that the
1344 * difference between each two consecutive reads is approximately the same, i.e.
1345 * less than twice the other. Furthermore, any negative difference indicates an
1346 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1347 * execute, so we have enough precision to compute the ratio of the differences.)
1348 */
1349static u32 get_cycle_time(struct fw_ohci *ohci)
1350{
1351 u32 c0, c1, c2;
1352 u32 t0, t1, t2;
1353 s32 diff01, diff12;
1354 int i;
1355
1356 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1357
1358 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1359 i = 0;
1360 c1 = c2;
1361 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1362 do {
1363 c0 = c1;
1364 c1 = c2;
1365 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1366 t0 = cycle_timer_ticks(c0);
1367 t1 = cycle_timer_ticks(c1);
1368 t2 = cycle_timer_ticks(c2);
1369 diff01 = t1 - t0;
1370 diff12 = t2 - t1;
1371 } while ((diff01 <= 0 || diff12 <= 0 ||
1372 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1373 && i++ < 20);
1374 }
1375
1376 return c2;
1377}
1378
1379/*
1380 * This function has to be called at least every 64 seconds. The bus_time
1381 * field stores not only the upper 25 bits of the BUS_TIME register but also
1382 * the most significant bit of the cycle timer in bit 6 so that we can detect
1383 * changes in this bit.
1384 */
1385static u32 update_bus_time(struct fw_ohci *ohci)
1386{
1387 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1388
1389 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1390 ohci->bus_time += 0x40;
1391
1392 return ohci->bus_time | cycle_time_seconds;
1393}
1394
Kristian Høgsberged568912006-12-19 19:58:35 -05001395static void bus_reset_tasklet(unsigned long data)
1396{
1397 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001398 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001399 int generation, new_generation;
1400 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001401 void *free_rom = NULL;
1402 dma_addr_t free_rom_bus = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001403
1404 reg = reg_read(ohci, OHCI1394_NodeID);
1405 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001406 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001407 return;
1408 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001409 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1410 fw_notify("malconfigured bus\n");
1411 return;
1412 }
1413 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1414 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001415
Stefan Richterc8a9a492008-03-19 21:40:32 +01001416 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1417 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1418 fw_notify("inconsistent self IDs\n");
1419 return;
1420 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001421 /*
1422 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001423 * bytes in the self ID receive buffer. Since we also receive
1424 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001425 * bit extra to get the actual number of self IDs.
1426 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001427 self_id_count = (reg >> 3) & 0xff;
1428 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001429 fw_notify("inconsistent self IDs\n");
1430 return;
1431 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001432 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001433 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001434
1435 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001436 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1437 fw_notify("inconsistent self IDs\n");
1438 return;
1439 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001440 ohci->self_id_buffer[j] =
1441 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001442 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001443 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001444
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001445 /*
1446 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001447 * problem we face is that a new bus reset can start while we
1448 * read out the self IDs from the DMA buffer. If this happens,
1449 * the DMA buffer will be overwritten with new self IDs and we
1450 * will read out inconsistent data. The OHCI specification
1451 * (section 11.2) recommends a technique similar to
1452 * linux/seqlock.h, where we remember the generation of the
1453 * self IDs in the buffer before reading them out and compare
1454 * it to the current generation after reading them out. If
1455 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001456 * of self IDs.
1457 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001458
1459 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1460 if (new_generation != generation) {
1461 fw_notify("recursive bus reset detected, "
1462 "discarding self ids\n");
1463 return;
1464 }
1465
1466 /* FIXME: Document how the locking works. */
1467 spin_lock_irqsave(&ohci->lock, flags);
1468
1469 ohci->generation = generation;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001470 context_stop(&ohci->at_request_ctx);
1471 context_stop(&ohci->at_response_ctx);
Kristian Høgsberged568912006-12-19 19:58:35 -05001472 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1473
Stefan Richter4a635592010-02-21 17:58:01 +01001474 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001475 ohci->request_generation = generation;
1476
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001477 /*
1478 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001479 * have to do it under the spinlock also. If a new config rom
1480 * was set up before this reset, the old one is now no longer
1481 * in use and we can free it. Update the config rom pointers
1482 * to point to the current config rom and clear the
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001483 * next_config_rom pointer so a new udpate can take place.
1484 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001485
1486 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001487 if (ohci->next_config_rom != ohci->config_rom) {
1488 free_rom = ohci->config_rom;
1489 free_rom_bus = ohci->config_rom_bus;
1490 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001491 ohci->config_rom = ohci->next_config_rom;
1492 ohci->config_rom_bus = ohci->next_config_rom_bus;
1493 ohci->next_config_rom = NULL;
1494
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001495 /*
1496 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001497 * config_rom registers. Writing the header quadlet
1498 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001499 * do that last.
1500 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001501 reg_write(ohci, OHCI1394_BusOptions,
1502 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001503 ohci->config_rom[0] = ohci->next_header;
1504 reg_write(ohci, OHCI1394_ConfigROMhdr,
1505 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001506 }
1507
Stefan Richter080de8c2008-02-28 20:54:43 +01001508#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1509 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1510 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1511#endif
1512
Kristian Høgsberged568912006-12-19 19:58:35 -05001513 spin_unlock_irqrestore(&ohci->lock, flags);
1514
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001515 if (free_rom)
1516 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1517 free_rom, free_rom_bus);
1518
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001519 log_selfids(ohci->node_id, generation,
1520 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001521
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001522 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Kristian Høgsberged568912006-12-19 19:58:35 -05001523 self_id_count, ohci->self_id_buffer);
1524}
1525
1526static irqreturn_t irq_handler(int irq, void *data)
1527{
1528 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001529 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001530 int i;
1531
1532 event = reg_read(ohci, OHCI1394_IntEventClear);
1533
Stefan Richtera5159582007-06-09 19:31:14 +02001534 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001535 return IRQ_NONE;
1536
Stefan Richtera007bb82008-04-07 22:33:35 +02001537 /* busReset must not be cleared yet, see OHCI 1.1 clause 7.2.3.2 */
1538 reg_write(ohci, OHCI1394_IntEventClear, event & ~OHCI1394_busReset);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001539 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001540
1541 if (event & OHCI1394_selfIDComplete)
1542 tasklet_schedule(&ohci->bus_reset_tasklet);
1543
1544 if (event & OHCI1394_RQPkt)
1545 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1546
1547 if (event & OHCI1394_RSPkt)
1548 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1549
1550 if (event & OHCI1394_reqTxComplete)
1551 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1552
1553 if (event & OHCI1394_respTxComplete)
1554 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1555
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001556 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001557 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
1558
1559 while (iso_event) {
1560 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001561 tasklet_schedule(&ohci->ir_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001562 iso_event &= ~(1 << i);
1563 }
1564
Kristian Høgsbergc8894752007-02-16 17:34:36 -05001565 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
Kristian Høgsberged568912006-12-19 19:58:35 -05001566 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
1567
1568 while (iso_event) {
1569 i = ffs(iso_event) - 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001570 tasklet_schedule(&ohci->it_context_list[i].context.tasklet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001571 iso_event &= ~(1 << i);
1572 }
1573
Jarod Wilson75f78322008-04-03 17:18:23 -04001574 if (unlikely(event & OHCI1394_regAccessFail))
1575 fw_error("Register access failure - "
1576 "please notify linux1394-devel@lists.sf.net\n");
1577
Stefan Richtere524f6162007-08-20 21:58:30 +02001578 if (unlikely(event & OHCI1394_postedWriteErr))
1579 fw_error("PCI posted write error\n");
1580
Stefan Richterbb9f2202007-12-22 22:14:52 +01001581 if (unlikely(event & OHCI1394_cycleTooLong)) {
1582 if (printk_ratelimit())
1583 fw_notify("isochronous cycle too long\n");
1584 reg_write(ohci, OHCI1394_LinkControlSet,
1585 OHCI1394_LinkControl_cycleMaster);
1586 }
1587
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001588 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1589 /*
1590 * We need to clear this event bit in order to make
1591 * cycleMatch isochronous I/O work. In theory we should
1592 * stop active cycleMatch iso contexts now and restart
1593 * them at least two cycles later. (FIXME?)
1594 */
1595 if (printk_ratelimit())
1596 fw_notify("isochronous cycle inconsistent\n");
1597 }
1598
Clemens Ladischa48777e2010-06-10 08:33:07 +02001599 if (event & OHCI1394_cycle64Seconds) {
1600 spin_lock(&ohci->lock);
1601 update_bus_time(ohci);
1602 spin_unlock(&ohci->lock);
1603 }
1604
Kristian Høgsberged568912006-12-19 19:58:35 -05001605 return IRQ_HANDLED;
1606}
1607
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001608static int software_reset(struct fw_ohci *ohci)
1609{
1610 int i;
1611
1612 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1613
1614 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1615 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1616 OHCI1394_HCControl_softReset) == 0)
1617 return 0;
1618 msleep(1);
1619 }
1620
1621 return -EBUSY;
1622}
1623
Stefan Richter8e859732009-10-08 00:41:59 +02001624static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1625{
1626 size_t size = length * 4;
1627
1628 memcpy(dest, src, size);
1629 if (size < CONFIG_ROM_SIZE)
1630 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1631}
1632
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001633static int configure_1394a_enhancements(struct fw_ohci *ohci)
1634{
1635 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02001636 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001637
1638 /* Check if the driver should configure link and PHY. */
1639 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1640 OHCI1394_HCControl_programPhyEnable))
1641 return 0;
1642
1643 /* Paranoia: check whether the PHY supports 1394a, too. */
1644 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02001645 ret = read_phy_reg(ohci, 2);
1646 if (ret < 0)
1647 return ret;
1648 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
1649 ret = read_paged_phy_reg(ohci, 1, 8);
1650 if (ret < 0)
1651 return ret;
1652 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001653 enable_1394a = true;
1654 }
1655
1656 if (ohci->quirks & QUIRK_NO_1394A)
1657 enable_1394a = false;
1658
1659 /* Configure PHY and link consistently. */
1660 if (enable_1394a) {
1661 clear = 0;
1662 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1663 } else {
1664 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
1665 set = 0;
1666 }
Stefan Richter35d999b2010-04-10 16:04:56 +02001667 ret = ohci_update_phy_reg(&ohci->card, 5, clear, set);
1668 if (ret < 0)
1669 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001670
1671 if (enable_1394a)
1672 offset = OHCI1394_HCControlSet;
1673 else
1674 offset = OHCI1394_HCControlClear;
1675 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
1676
1677 /* Clean up: configuration has been taken care of. */
1678 reg_write(ohci, OHCI1394_HCControlClear,
1679 OHCI1394_HCControl_programPhyEnable);
1680
1681 return 0;
1682}
1683
Stefan Richter8e859732009-10-08 00:41:59 +02001684static int ohci_enable(struct fw_card *card,
1685 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001686{
1687 struct fw_ohci *ohci = fw_ohci(card);
1688 struct pci_dev *dev = to_pci_dev(card->device);
Clemens Ladischa48777e2010-06-10 08:33:07 +02001689 u32 lps, seconds, irqs;
Stefan Richter35d999b2010-04-10 16:04:56 +02001690 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001691
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001692 if (software_reset(ohci)) {
1693 fw_error("Failed to reset ohci card.\n");
1694 return -EBUSY;
1695 }
1696
1697 /*
1698 * Now enable LPS, which we need in order to start accessing
1699 * most of the registers. In fact, on some cards (ALI M5251),
1700 * accessing registers in the SClk domain without LPS enabled
1701 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04001702 * full link enabled. However, with some cards (well, at least
1703 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001704 */
1705 reg_write(ohci, OHCI1394_HCControlSet,
1706 OHCI1394_HCControl_LPS |
1707 OHCI1394_HCControl_postedWriteEnable);
1708 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04001709
1710 for (lps = 0, i = 0; !lps && i < 3; i++) {
1711 msleep(50);
1712 lps = reg_read(ohci, OHCI1394_HCControlSet) &
1713 OHCI1394_HCControl_LPS;
1714 }
1715
1716 if (!lps) {
1717 fw_error("Failed to set Link Power Status\n");
1718 return -EIO;
1719 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001720
1721 reg_write(ohci, OHCI1394_HCControlClear,
1722 OHCI1394_HCControl_noByteSwapData);
1723
Stefan Richteraffc9c22008-06-05 20:50:53 +02001724 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Stefan Richtere896ec42008-06-05 20:49:38 +02001725 reg_write(ohci, OHCI1394_LinkControlClear,
1726 OHCI1394_LinkControl_rcvPhyPkt);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001727 reg_write(ohci, OHCI1394_LinkControlSet,
1728 OHCI1394_LinkControl_rcvSelfID |
1729 OHCI1394_LinkControl_cycleTimerEnable |
1730 OHCI1394_LinkControl_cycleMaster);
1731
1732 reg_write(ohci, OHCI1394_ATRetries,
1733 OHCI1394_MAX_AT_REQ_RETRIES |
1734 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02001735 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
1736 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001737
Clemens Ladischa48777e2010-06-10 08:33:07 +02001738 seconds = lower_32_bits(get_seconds());
1739 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
1740 ohci->bus_time = seconds & ~0x3f;
1741
Clemens Ladischa1a11322010-06-10 08:35:06 +02001742 /* Get implemented bits of the priority arbitration request counter. */
1743 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
1744 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
1745 reg_write(ohci, OHCI1394_FairnessControl, 0);
1746
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001747 ar_context_run(&ohci->ar_request_ctx);
1748 ar_context_run(&ohci->ar_response_ctx);
1749
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001750 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
1751 reg_write(ohci, OHCI1394_IntEventClear, ~0);
1752 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001753
Stefan Richter35d999b2010-04-10 16:04:56 +02001754 ret = configure_1394a_enhancements(ohci);
1755 if (ret < 0)
1756 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001757
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001758 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02001759 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
1760 if (ret < 0)
1761 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001762
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001763 /*
1764 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05001765 * update mechanism described below in ohci_set_config_rom()
1766 * is not active. We have to update ConfigRomHeader and
1767 * BusOptions manually, and the write to ConfigROMmap takes
1768 * effect immediately. We tie this to the enabling of the
1769 * link, so we have a valid config rom before enabling - the
1770 * OHCI requires that ConfigROMhdr and BusOptions have valid
1771 * values before enabling.
1772 *
1773 * However, when the ConfigROMmap is written, some controllers
1774 * always read back quadlets 0 and 2 from the config rom to
1775 * the ConfigRomHeader and BusOptions registers on bus reset.
1776 * They shouldn't do that in this initial case where the link
1777 * isn't enabled. This means we have to use the same
1778 * workaround here, setting the bus header to 0 and then write
1779 * the right values in the bus reset tasklet.
1780 */
1781
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001782 if (config_rom) {
1783 ohci->next_config_rom =
1784 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1785 &ohci->next_config_rom_bus,
1786 GFP_KERNEL);
1787 if (ohci->next_config_rom == NULL)
1788 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05001789
Stefan Richter8e859732009-10-08 00:41:59 +02001790 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001791 } else {
1792 /*
1793 * In the suspend case, config_rom is NULL, which
1794 * means that we just reuse the old config rom.
1795 */
1796 ohci->next_config_rom = ohci->config_rom;
1797 ohci->next_config_rom_bus = ohci->config_rom_bus;
1798 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001799
Stefan Richter8e859732009-10-08 00:41:59 +02001800 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05001801 ohci->next_config_rom[0] = 0;
1802 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001803 reg_write(ohci, OHCI1394_BusOptions,
1804 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05001805 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
1806
1807 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
1808
Clemens Ladisch262444e2010-06-05 12:31:25 +02001809 if (!(ohci->quirks & QUIRK_NO_MSI))
1810 pci_enable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05001811 if (request_irq(dev->irq, irq_handler,
Clemens Ladisch262444e2010-06-05 12:31:25 +02001812 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
1813 ohci_driver_name, ohci)) {
1814 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
1815 pci_disable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05001816 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1817 ohci->config_rom, ohci->config_rom_bus);
1818 return -EIO;
1819 }
1820
Stefan Richter148c7862010-06-05 11:46:49 +02001821 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
1822 OHCI1394_RQPkt | OHCI1394_RSPkt |
1823 OHCI1394_isochTx | OHCI1394_isochRx |
1824 OHCI1394_postedWriteErr |
1825 OHCI1394_selfIDComplete |
1826 OHCI1394_regAccessFail |
Clemens Ladischa48777e2010-06-10 08:33:07 +02001827 OHCI1394_cycle64Seconds |
Stefan Richter148c7862010-06-05 11:46:49 +02001828 OHCI1394_cycleInconsistent | OHCI1394_cycleTooLong |
1829 OHCI1394_masterIntEnable;
1830 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
1831 irqs |= OHCI1394_busReset;
1832 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
1833
Kristian Høgsberged568912006-12-19 19:58:35 -05001834 reg_write(ohci, OHCI1394_HCControlSet,
1835 OHCI1394_HCControl_linkEnable |
1836 OHCI1394_HCControl_BIBimageValid);
1837 flush_writes(ohci);
1838
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001839 /*
1840 * We are ready to go, initiate bus reset to finish the
1841 * initialization.
1842 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001843
1844 fw_core_initiate_bus_reset(&ohci->card, 1);
1845
1846 return 0;
1847}
1848
Stefan Richter53dca512008-12-14 21:47:04 +01001849static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02001850 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05001851{
1852 struct fw_ohci *ohci;
1853 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001854 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05001855 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01001856 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001857
1858 ohci = fw_ohci(card);
1859
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001860 /*
1861 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05001862 * mechanism is a bit tricky, but easy enough to use. See
1863 * section 5.5.6 in the OHCI specification.
1864 *
1865 * The OHCI controller caches the new config rom address in a
1866 * shadow register (ConfigROMmapNext) and needs a bus reset
1867 * for the changes to take place. When the bus reset is
1868 * detected, the controller loads the new values for the
1869 * ConfigRomHeader and BusOptions registers from the specified
1870 * config rom and loads ConfigROMmap from the ConfigROMmapNext
1871 * shadow register. All automatically and atomically.
1872 *
1873 * Now, there's a twist to this story. The automatic load of
1874 * ConfigRomHeader and BusOptions doesn't honor the
1875 * noByteSwapData bit, so with a be32 config rom, the
1876 * controller will load be32 values in to these registers
1877 * during the atomic update, even on litte endian
1878 * architectures. The workaround we use is to put a 0 in the
1879 * header quadlet; 0 is endian agnostic and means that the
1880 * config rom isn't ready yet. In the bus reset tasklet we
1881 * then set up the real values for the two registers.
1882 *
1883 * We use ohci->lock to avoid racing with the code that sets
1884 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
1885 */
1886
1887 next_config_rom =
1888 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1889 &next_config_rom_bus, GFP_KERNEL);
1890 if (next_config_rom == NULL)
1891 return -ENOMEM;
1892
1893 spin_lock_irqsave(&ohci->lock, flags);
1894
1895 if (ohci->next_config_rom == NULL) {
1896 ohci->next_config_rom = next_config_rom;
1897 ohci->next_config_rom_bus = next_config_rom_bus;
1898
Stefan Richter8e859732009-10-08 00:41:59 +02001899 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05001900
1901 ohci->next_header = config_rom[0];
1902 ohci->next_config_rom[0] = 0;
1903
1904 reg_write(ohci, OHCI1394_ConfigROMmap,
1905 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001906 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001907 }
1908
1909 spin_unlock_irqrestore(&ohci->lock, flags);
1910
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001911 /*
1912 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05001913 * effect. We clean up the old config rom memory and DMA
1914 * mappings in the bus reset tasklet, since the OHCI
1915 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001916 * takes effect.
1917 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001918 if (ret == 0)
Kristian Høgsberged568912006-12-19 19:58:35 -05001919 fw_core_initiate_bus_reset(&ohci->card, 1);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001920 else
1921 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1922 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05001923
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001924 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001925}
1926
1927static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
1928{
1929 struct fw_ohci *ohci = fw_ohci(card);
1930
1931 at_context_transmit(&ohci->at_request_ctx, packet);
1932}
1933
1934static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
1935{
1936 struct fw_ohci *ohci = fw_ohci(card);
1937
1938 at_context_transmit(&ohci->at_response_ctx, packet);
1939}
1940
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001941static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
1942{
1943 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001944 struct context *ctx = &ohci->at_request_ctx;
1945 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001946 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001947
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001948 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001949
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001950 if (packet->ack != 0)
1951 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001952
Stefan Richter19593ff2009-10-14 20:40:10 +02001953 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001954 dma_unmap_single(ohci->card.device, packet->payload_bus,
1955 packet->payload_length, DMA_TO_DEVICE);
1956
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001957 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001958 driver_data->packet = NULL;
1959 packet->ack = RCODE_CANCELLED;
1960 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001961 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001962 out:
1963 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001964
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001965 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05001966}
1967
Stefan Richter53dca512008-12-14 21:47:04 +01001968static int ohci_enable_phys_dma(struct fw_card *card,
1969 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05001970{
Stefan Richter080de8c2008-02-28 20:54:43 +01001971#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1972 return 0;
1973#else
Kristian Høgsberged568912006-12-19 19:58:35 -05001974 struct fw_ohci *ohci = fw_ohci(card);
1975 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001976 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05001977
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001978 /*
1979 * FIXME: Make sure this bitmask is cleared when we clear the busReset
1980 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
1981 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001982
1983 spin_lock_irqsave(&ohci->lock, flags);
1984
1985 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001986 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05001987 goto out;
1988 }
1989
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001990 /*
1991 * Note, if the node ID contains a non-local bus ID, physical DMA is
1992 * enabled for _all_ nodes on remote buses.
1993 */
Stefan Richter907293d2007-01-23 21:11:43 +01001994
1995 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
1996 if (n < 32)
1997 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
1998 else
1999 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2000
Kristian Høgsberged568912006-12-19 19:58:35 -05002001 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002002 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002003 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002004
2005 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01002006#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002007}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002008
Clemens Ladisch60d32972010-06-10 08:24:35 +02002009static u32 ohci_read_csr_reg(struct fw_card *card, int csr_offset)
2010{
2011 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002012 unsigned long flags;
2013 u32 value;
Clemens Ladisch60d32972010-06-10 08:24:35 +02002014
2015 switch (csr_offset) {
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002016 case CSR_NODE_IDS:
2017 return reg_read(ohci, OHCI1394_NodeID) << 16;
2018
Clemens Ladisch60d32972010-06-10 08:24:35 +02002019 case CSR_CYCLE_TIME:
2020 return get_cycle_time(ohci);
2021
Clemens Ladischa48777e2010-06-10 08:33:07 +02002022 case CSR_BUS_TIME:
2023 /*
2024 * We might be called just after the cycle timer has wrapped
2025 * around but just before the cycle64Seconds handler, so we
2026 * better check here, too, if the bus time needs to be updated.
2027 */
2028 spin_lock_irqsave(&ohci->lock, flags);
2029 value = update_bus_time(ohci);
2030 spin_unlock_irqrestore(&ohci->lock, flags);
2031 return value;
2032
Clemens Ladisch27a23292010-06-10 08:34:13 +02002033 case CSR_BUSY_TIMEOUT:
2034 value = reg_read(ohci, OHCI1394_ATRetries);
2035 return (value >> 4) & 0x0ffff00f;
2036
Clemens Ladischa1a11322010-06-10 08:35:06 +02002037 case CSR_PRIORITY_BUDGET:
2038 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2039 (ohci->pri_req_max << 8);
2040
Clemens Ladisch60d32972010-06-10 08:24:35 +02002041 default:
2042 WARN_ON(1);
2043 return 0;
2044 }
2045}
2046
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002047static void ohci_write_csr_reg(struct fw_card *card, int csr_offset, u32 value)
2048{
2049 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002050 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002051
2052 switch (csr_offset) {
2053 case CSR_NODE_IDS:
2054 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2055 flush_writes(ohci);
2056 break;
2057
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002058 case CSR_CYCLE_TIME:
2059 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2060 reg_write(ohci, OHCI1394_IntEventSet,
2061 OHCI1394_cycleInconsistent);
2062 flush_writes(ohci);
2063 break;
2064
Clemens Ladischa48777e2010-06-10 08:33:07 +02002065 case CSR_BUS_TIME:
2066 spin_lock_irqsave(&ohci->lock, flags);
2067 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2068 spin_unlock_irqrestore(&ohci->lock, flags);
2069 break;
2070
Clemens Ladisch27a23292010-06-10 08:34:13 +02002071 case CSR_BUSY_TIMEOUT:
2072 value = (value & 0xf) | ((value & 0xf) << 4) |
2073 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2074 reg_write(ohci, OHCI1394_ATRetries, value);
2075 flush_writes(ohci);
2076 break;
2077
Clemens Ladischa1a11322010-06-10 08:35:06 +02002078 case CSR_PRIORITY_BUDGET:
2079 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2080 flush_writes(ohci);
2081 break;
2082
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002083 default:
2084 WARN_ON(1);
2085 break;
2086 }
2087}
2088
Clemens Ladischa1a11322010-06-10 08:35:06 +02002089static unsigned int ohci_get_features(struct fw_card *card)
2090{
2091 struct fw_ohci *ohci = fw_ohci(card);
2092 unsigned int features = 0;
2093
2094 if (ohci->pri_req_max != 0)
2095 features |= FEATURE_PRIORITY_BUDGET;
2096
2097 return features;
2098}
2099
David Moore1aa292b2008-07-22 23:23:40 -07002100static void copy_iso_headers(struct iso_context *ctx, void *p)
2101{
2102 int i = ctx->header_length;
2103
2104 if (i + ctx->base.header_size > PAGE_SIZE)
2105 return;
2106
2107 /*
2108 * The iso header is byteswapped to little endian by
2109 * the controller, but the remaining header quadlets
2110 * are big endian. We want to present all the headers
2111 * as big endian, so we have to swap the first quadlet.
2112 */
2113 if (ctx->base.header_size > 0)
2114 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2115 if (ctx->base.header_size > 4)
2116 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2117 if (ctx->base.header_size > 8)
2118 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2119 ctx->header_length += ctx->base.header_size;
2120}
2121
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002122static int handle_ir_packet_per_buffer(struct context *context,
2123 struct descriptor *d,
2124 struct descriptor *last)
2125{
2126 struct iso_context *ctx =
2127 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002128 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002129 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05002130 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002131
David Moorebcee8932007-12-19 15:26:38 -05002132 for (pd = d; pd <= last; pd++) {
2133 if (pd->transfer_status)
2134 break;
2135 }
2136 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002137 /* Descriptor(s) not done yet, stop iteration */
2138 return 0;
2139
David Moore1aa292b2008-07-22 23:23:40 -07002140 p = last + 1;
2141 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002142
David Moorebcee8932007-12-19 15:26:38 -05002143 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2144 ir_header = (__le32 *) p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002145 ctx->base.callback(&ctx->base,
2146 le32_to_cpu(ir_header[0]) & 0xffff,
2147 ctx->header_length, ctx->header,
2148 ctx->base.callback_data);
2149 ctx->header_length = 0;
2150 }
2151
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002152 return 1;
2153}
2154
Kristian Høgsberg30200732007-02-16 17:34:39 -05002155static int handle_it_packet(struct context *context,
2156 struct descriptor *d,
2157 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002158{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002159 struct iso_context *ctx =
2160 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002161 int i;
2162 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002163
Jay Fenlason31769ce2009-11-21 00:05:56 +01002164 for (pd = d; pd <= last; pd++)
2165 if (pd->transfer_status)
2166 break;
2167 if (pd > last)
2168 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002169 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002170
Jay Fenlason31769ce2009-11-21 00:05:56 +01002171 i = ctx->header_length;
2172 if (i + 4 < PAGE_SIZE) {
2173 /* Present this value as big-endian to match the receive code */
2174 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2175 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2176 le16_to_cpu(pd->res_count));
2177 ctx->header_length += 4;
2178 }
2179 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002180 ctx->base.callback(&ctx->base, le16_to_cpu(last->res_count),
Jay Fenlason31769ce2009-11-21 00:05:56 +01002181 ctx->header_length, ctx->header,
2182 ctx->base.callback_data);
2183 ctx->header_length = 0;
2184 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05002185 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002186}
2187
Stefan Richter53dca512008-12-14 21:47:04 +01002188static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002189 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002190{
2191 struct fw_ohci *ohci = fw_ohci(card);
2192 struct iso_context *ctx, *list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002193 descriptor_callback_t callback;
Stefan Richter4817ed22008-12-21 16:39:46 +01002194 u64 *channels, dont_care = ~0ULL;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002195 u32 *mask, regs;
Kristian Høgsberged568912006-12-19 19:58:35 -05002196 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002197 int index, ret = -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002198
2199 if (type == FW_ISO_CONTEXT_TRANSMIT) {
Stefan Richter4817ed22008-12-21 16:39:46 +01002200 channels = &dont_care;
Kristian Høgsberged568912006-12-19 19:58:35 -05002201 mask = &ohci->it_context_mask;
2202 list = ohci->it_context_list;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002203 callback = handle_it_packet;
Kristian Høgsberged568912006-12-19 19:58:35 -05002204 } else {
Stefan Richter4817ed22008-12-21 16:39:46 +01002205 channels = &ohci->ir_context_channels;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002206 mask = &ohci->ir_context_mask;
2207 list = ohci->ir_context_list;
Stefan Richter6498ba02010-02-21 17:57:05 +01002208 callback = handle_ir_packet_per_buffer;
Kristian Høgsberged568912006-12-19 19:58:35 -05002209 }
2210
2211 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter4817ed22008-12-21 16:39:46 +01002212 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2213 if (index >= 0) {
2214 *channels &= ~(1ULL << channel);
Kristian Høgsberged568912006-12-19 19:58:35 -05002215 *mask &= ~(1 << index);
Stefan Richter4817ed22008-12-21 16:39:46 +01002216 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002217 spin_unlock_irqrestore(&ohci->lock, flags);
2218
2219 if (index < 0)
2220 return ERR_PTR(-EBUSY);
2221
Stefan Richter373b2ed2007-03-04 14:45:18 +01002222 if (type == FW_ISO_CONTEXT_TRANSMIT)
2223 regs = OHCI1394_IsoXmitContextBase(index);
2224 else
2225 regs = OHCI1394_IsoRcvContextBase(index);
2226
Kristian Høgsberged568912006-12-19 19:58:35 -05002227 ctx = &list[index];
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002228 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002229 ctx->header_length = 0;
2230 ctx->header = (void *) __get_free_page(GFP_KERNEL);
2231 if (ctx->header == NULL)
2232 goto out;
2233
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002234 ret = context_init(&ctx->context, ohci, regs, callback);
2235 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002236 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002237
2238 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002239
2240 out_with_header:
2241 free_page((unsigned long)ctx->header);
2242 out:
2243 spin_lock_irqsave(&ohci->lock, flags);
2244 *mask |= 1 << index;
2245 spin_unlock_irqrestore(&ohci->lock, flags);
2246
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002247 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002248}
2249
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002250static int ohci_start_iso(struct fw_iso_context *base,
2251 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002252{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002253 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002254 struct fw_ohci *ohci = ctx->context.ohci;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002255 u32 control, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002256 int index;
2257
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002258 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2259 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002260 match = 0;
2261 if (cycle >= 0)
2262 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002263 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002264
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002265 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2266 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002267 context_run(&ctx->context, match);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002268 } else {
2269 index = ctx - ohci->ir_context_list;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002270 control = IR_CONTEXT_ISOCH_HEADER;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002271 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2272 if (cycle >= 0) {
2273 match |= (cycle & 0x07fff) << 12;
2274 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2275 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002276
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002277 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2278 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002279 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002280 context_run(&ctx->context, control);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002281 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002282
2283 return 0;
2284}
2285
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002286static int ohci_stop_iso(struct fw_iso_context *base)
2287{
2288 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002289 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002290 int index;
2291
2292 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2293 index = ctx - ohci->it_context_list;
2294 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
2295 } else {
2296 index = ctx - ohci->ir_context_list;
2297 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
2298 }
2299 flush_writes(ohci);
2300 context_stop(&ctx->context);
2301
2302 return 0;
2303}
2304
Kristian Høgsberged568912006-12-19 19:58:35 -05002305static void ohci_free_iso_context(struct fw_iso_context *base)
2306{
2307 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002308 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002309 unsigned long flags;
2310 int index;
2311
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002312 ohci_stop_iso(base);
2313 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002314 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002315
Kristian Høgsberged568912006-12-19 19:58:35 -05002316 spin_lock_irqsave(&ohci->lock, flags);
2317
2318 if (ctx->base.type == FW_ISO_CONTEXT_TRANSMIT) {
2319 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002320 ohci->it_context_mask |= 1 << index;
2321 } else {
2322 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002323 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002324 ohci->ir_context_channels |= 1ULL << base->channel;
Kristian Høgsberged568912006-12-19 19:58:35 -05002325 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002326
2327 spin_unlock_irqrestore(&ohci->lock, flags);
2328}
2329
Stefan Richter53dca512008-12-14 21:47:04 +01002330static int ohci_queue_iso_transmit(struct fw_iso_context *base,
2331 struct fw_iso_packet *packet,
2332 struct fw_iso_buffer *buffer,
2333 unsigned long payload)
Kristian Høgsberged568912006-12-19 19:58:35 -05002334{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002335 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002336 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002337 struct fw_iso_packet *p;
2338 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002339 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002340 u32 z, header_z, payload_z, irq;
2341 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002342 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002343
Kristian Høgsberged568912006-12-19 19:58:35 -05002344 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002345 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002346
2347 if (p->skip)
2348 z = 1;
2349 else
2350 z = 2;
2351 if (p->header_length > 0)
2352 z++;
2353
2354 /* Determine the first page the payload isn't contained in. */
2355 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2356 if (p->payload_length > 0)
2357 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2358 else
2359 payload_z = 0;
2360
2361 z += payload_z;
2362
2363 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002364 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002365
Kristian Høgsberg30200732007-02-16 17:34:39 -05002366 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2367 if (d == NULL)
2368 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002369
2370 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002371 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002372 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01002373 /*
2374 * Link the skip address to this descriptor itself. This causes
2375 * a context to skip a cycle whenever lost cycles or FIFO
2376 * overruns occur, without dropping the data. The application
2377 * should then decide whether this is an error condition or not.
2378 * FIXME: Make the context's cycle-lost behaviour configurable?
2379 */
2380 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002381
2382 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002383 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2384 IT_HEADER_TAG(p->tag) |
2385 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2386 IT_HEADER_CHANNEL(ctx->base.channel) |
2387 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002388 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002389 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002390 p->payload_length));
2391 }
2392
2393 if (p->header_length > 0) {
2394 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002395 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002396 memcpy(&d[z], p->header, p->header_length);
2397 }
2398
2399 pd = d + z - payload_z;
2400 payload_end_index = payload_index + p->payload_length;
2401 for (i = 0; i < payload_z; i++) {
2402 page = payload_index >> PAGE_SHIFT;
2403 offset = payload_index & ~PAGE_MASK;
2404 next_page_index = (page + 1) << PAGE_SHIFT;
2405 length =
2406 min(next_page_index, payload_end_index) - payload_index;
2407 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002408
2409 page_bus = page_private(buffer->pages[page]);
2410 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002411
2412 payload_index += length;
2413 }
2414
Kristian Høgsberged568912006-12-19 19:58:35 -05002415 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002416 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002417 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002418 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002419
Kristian Høgsberg30200732007-02-16 17:34:39 -05002420 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002421 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2422 DESCRIPTOR_STATUS |
2423 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002424 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002425
Kristian Høgsberg30200732007-02-16 17:34:39 -05002426 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002427
2428 return 0;
2429}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002430
Stefan Richter53dca512008-12-14 21:47:04 +01002431static int ohci_queue_iso_receive_packet_per_buffer(struct fw_iso_context *base,
2432 struct fw_iso_packet *packet,
2433 struct fw_iso_buffer *buffer,
2434 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002435{
2436 struct iso_context *ctx = container_of(base, struct iso_context, base);
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002437 struct descriptor *d, *pd;
David Moorebcee8932007-12-19 15:26:38 -05002438 struct fw_iso_packet *p = packet;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002439 dma_addr_t d_bus, page_bus;
2440 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002441 int i, j, length;
2442 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002443
2444 /*
David Moore1aa292b2008-07-22 23:23:40 -07002445 * The OHCI controller puts the isochronous header and trailer in the
2446 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002447 */
2448 packet_count = p->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002449 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002450
2451 /* Get header size in number of descriptors. */
2452 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2453 page = payload >> PAGE_SHIFT;
2454 offset = payload & ~PAGE_MASK;
David Moorebcee8932007-12-19 15:26:38 -05002455 payload_per_buffer = p->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002456
2457 for (i = 0; i < packet_count; i++) {
2458 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002459 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002460 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002461 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002462 if (d == NULL)
2463 return -ENOMEM;
2464
David Moorebcee8932007-12-19 15:26:38 -05002465 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2466 DESCRIPTOR_INPUT_MORE);
2467 if (p->skip && i == 0)
2468 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002469 d->req_count = cpu_to_le16(header_size);
2470 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05002471 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002472 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
2473
David Moorebcee8932007-12-19 15:26:38 -05002474 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002475 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05002476 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002477 pd++;
David Moorebcee8932007-12-19 15:26:38 -05002478 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2479 DESCRIPTOR_INPUT_MORE);
2480
2481 if (offset + rest < PAGE_SIZE)
2482 length = rest;
2483 else
2484 length = PAGE_SIZE - offset;
2485 pd->req_count = cpu_to_le16(length);
2486 pd->res_count = pd->req_count;
2487 pd->transfer_status = 0;
2488
2489 page_bus = page_private(buffer->pages[page]);
2490 pd->data_address = cpu_to_le32(page_bus + offset);
2491
2492 offset = (offset + length) & ~PAGE_MASK;
2493 rest -= length;
2494 if (offset == 0)
2495 page++;
2496 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002497 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
2498 DESCRIPTOR_INPUT_LAST |
2499 DESCRIPTOR_BRANCH_ALWAYS);
David Moorebcee8932007-12-19 15:26:38 -05002500 if (p->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002501 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
2502
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002503 context_append(&ctx->context, d, z, header_z);
2504 }
2505
2506 return 0;
2507}
2508
Stefan Richter53dca512008-12-14 21:47:04 +01002509static int ohci_queue_iso(struct fw_iso_context *base,
2510 struct fw_iso_packet *packet,
2511 struct fw_iso_buffer *buffer,
2512 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002513{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002514 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05002515 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002516 int ret;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002517
David Moorefe5ca632008-01-06 17:21:41 -05002518 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002519 if (base->type == FW_ISO_CONTEXT_TRANSMIT)
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002520 ret = ohci_queue_iso_transmit(base, packet, buffer, payload);
Kristian Høgsberge364cf42007-02-16 17:34:49 -05002521 else
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002522 ret = ohci_queue_iso_receive_packet_per_buffer(base, packet,
2523 buffer, payload);
David Moorefe5ca632008-01-06 17:21:41 -05002524 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
2525
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002526 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002527}
2528
Stefan Richter21ebcd12007-01-14 15:29:07 +01002529static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002530 .enable = ohci_enable,
2531 .update_phy_reg = ohci_update_phy_reg,
2532 .set_config_rom = ohci_set_config_rom,
2533 .send_request = ohci_send_request,
2534 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002535 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05002536 .enable_phys_dma = ohci_enable_phys_dma,
Clemens Ladisch60d32972010-06-10 08:24:35 +02002537 .read_csr_reg = ohci_read_csr_reg,
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002538 .write_csr_reg = ohci_write_csr_reg,
Clemens Ladischa1a11322010-06-10 08:35:06 +02002539 .get_features = ohci_get_features,
Kristian Høgsberged568912006-12-19 19:58:35 -05002540
2541 .allocate_iso_context = ohci_allocate_iso_context,
2542 .free_iso_context = ohci_free_iso_context,
2543 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05002544 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002545 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05002546};
2547
Stefan Richter2ed0f182008-03-01 12:35:29 +01002548#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02002549static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01002550{
2551 if (machine_is(powermac)) {
2552 struct device_node *ofn = pci_device_to_OF_node(dev);
2553
2554 if (ofn) {
2555 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
2556 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
2557 }
2558 }
2559}
2560
Stefan Richter5da3dac2010-04-02 14:05:02 +02002561static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01002562{
2563 if (machine_is(powermac)) {
2564 struct device_node *ofn = pci_device_to_OF_node(dev);
2565
2566 if (ofn) {
2567 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
2568 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
2569 }
2570 }
2571}
2572#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02002573static inline void pmac_ohci_on(struct pci_dev *dev) {}
2574static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01002575#endif /* CONFIG_PPC_PMAC */
2576
Stefan Richter53dca512008-12-14 21:47:04 +01002577static int __devinit pci_probe(struct pci_dev *dev,
2578 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05002579{
2580 struct fw_ohci *ohci;
Clemens Ladisch54672382010-04-01 16:43:59 +02002581 u32 bus_options, max_receive, link_speed, version, link_enh;
Kristian Høgsberged568912006-12-19 19:58:35 -05002582 u64 guid;
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002583 int i, err, n_ir, n_it;
Kristian Høgsberged568912006-12-19 19:58:35 -05002584 size_t size;
2585
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002586 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05002587 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01002588 err = -ENOMEM;
2589 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05002590 }
2591
2592 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
2593
Stefan Richter5da3dac2010-04-02 14:05:02 +02002594 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01002595
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002596 err = pci_enable_device(dev);
2597 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01002598 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01002599 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05002600 }
2601
2602 pci_set_master(dev);
2603 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
2604 pci_set_drvdata(dev, ohci);
2605
2606 spin_lock_init(&ohci->lock);
2607
2608 tasklet_init(&ohci->bus_reset_tasklet,
2609 bus_reset_tasklet, (unsigned long)ohci);
2610
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002611 err = pci_request_region(dev, 0, ohci_driver_name);
2612 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05002613 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002614 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05002615 }
2616
2617 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
2618 if (ohci->registers == NULL) {
2619 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002620 err = -ENXIO;
2621 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05002622 }
2623
Stefan Richter4a635592010-02-21 17:58:01 +01002624 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
2625 if (ohci_quirks[i].vendor == dev->vendor &&
2626 (ohci_quirks[i].device == dev->device ||
2627 ohci_quirks[i].device == (unsigned short)PCI_ANY_ID)) {
2628 ohci->quirks = ohci_quirks[i].flags;
2629 break;
2630 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01002631 if (param_quirks)
2632 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01002633
Clemens Ladisch54672382010-04-01 16:43:59 +02002634 /* TI OHCI-Lynx and compatible: set recommended configuration bits. */
2635 if (dev->vendor == PCI_VENDOR_ID_TI) {
2636 pci_read_config_dword(dev, PCI_CFG_TI_LinkEnh, &link_enh);
2637
2638 /* adjust latency of ATx FIFO: use 1.7 KB threshold */
2639 link_enh &= ~TI_LinkEnh_atx_thresh_mask;
2640 link_enh |= TI_LinkEnh_atx_thresh_1_7K;
2641
2642 /* use priority arbitration for asynchronous responses */
2643 link_enh |= TI_LinkEnh_enab_unfair;
2644
2645 /* required for aPhyEnhanceEnable to work */
2646 link_enh |= TI_LinkEnh_enab_accel;
2647
2648 pci_write_config_dword(dev, PCI_CFG_TI_LinkEnh, link_enh);
2649 }
2650
Kristian Høgsberged568912006-12-19 19:58:35 -05002651 ar_context_init(&ohci->ar_request_ctx, ohci,
2652 OHCI1394_AsReqRcvContextControlSet);
2653
2654 ar_context_init(&ohci->ar_response_ctx, ohci,
2655 OHCI1394_AsRspRcvContextControlSet);
2656
David Moorefe5ca632008-01-06 17:21:41 -05002657 context_init(&ohci->at_request_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002658 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002659
David Moorefe5ca632008-01-06 17:21:41 -05002660 context_init(&ohci->at_response_ctx, ohci,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002661 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05002662
Kristian Høgsberged568912006-12-19 19:58:35 -05002663 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01002664 ohci->ir_context_channels = ~0ULL;
Stefan Richter4802f162010-02-21 17:58:52 +01002665 ohci->ir_context_mask = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
2666 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002667 n_ir = hweight32(ohci->ir_context_mask);
2668 size = sizeof(struct iso_context) * n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05002669 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
2670
Stefan Richter4802f162010-02-21 17:58:52 +01002671 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
2672 ohci->it_context_mask = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
2673 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002674 n_it = hweight32(ohci->it_context_mask);
2675 size = sizeof(struct iso_context) * n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01002676 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
2677
Kristian Høgsberged568912006-12-19 19:58:35 -05002678 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002679 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002680 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002681 }
2682
2683 /* self-id dma buffer allocation */
2684 ohci->self_id_cpu = dma_alloc_coherent(ohci->card.device,
2685 SELF_ID_BUF_SIZE,
2686 &ohci->self_id_bus,
2687 GFP_KERNEL);
2688 if (ohci->self_id_cpu == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002689 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01002690 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05002691 }
2692
Kristian Høgsberged568912006-12-19 19:58:35 -05002693 bus_options = reg_read(ohci, OHCI1394_BusOptions);
2694 max_receive = (bus_options >> 12) & 0xf;
2695 link_speed = bus_options & 0x7;
2696 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
2697 reg_read(ohci, OHCI1394_GUIDLo);
2698
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002699 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002700 if (err)
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002701 goto fail_self_id;
Kristian Høgsberged568912006-12-19 19:58:35 -05002702
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01002703 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2704 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
2705 "%d IR + %d IT contexts, quirks 0x%x\n",
2706 dev_name(&dev->dev), version >> 16, version & 0xff,
2707 n_ir, n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01002708
Kristian Høgsberged568912006-12-19 19:58:35 -05002709 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002710
2711 fail_self_id:
2712 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2713 ohci->self_id_cpu, ohci->self_id_bus);
Stefan Richter7007a072008-10-26 09:50:31 +01002714 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002715 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01002716 kfree(ohci->it_context_list);
2717 context_release(&ohci->at_response_ctx);
2718 context_release(&ohci->at_request_ctx);
2719 ar_context_release(&ohci->ar_response_ctx);
2720 ar_context_release(&ohci->ar_request_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002721 pci_iounmap(dev, ohci->registers);
2722 fail_iomem:
2723 pci_release_region(dev, 0);
2724 fail_disable:
2725 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002726 fail_free:
2727 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002728 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01002729 fail:
2730 if (err == -ENOMEM)
2731 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002732
2733 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05002734}
2735
2736static void pci_remove(struct pci_dev *dev)
2737{
2738 struct fw_ohci *ohci;
2739
2740 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05002741 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
2742 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002743 fw_core_remove_card(&ohci->card);
2744
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002745 /*
2746 * FIXME: Fail all pending packets here, now that the upper
2747 * layers can't queue any more.
2748 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002749
2750 software_reset(ohci);
2751 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002752
2753 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
2754 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2755 ohci->next_config_rom, ohci->next_config_rom_bus);
2756 if (ohci->config_rom)
2757 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2758 ohci->config_rom, ohci->config_rom_bus);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002759 dma_free_coherent(ohci->card.device, SELF_ID_BUF_SIZE,
2760 ohci->self_id_cpu, ohci->self_id_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04002761 ar_context_release(&ohci->ar_request_ctx);
2762 ar_context_release(&ohci->ar_response_ctx);
2763 context_release(&ohci->at_request_ctx);
2764 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002765 kfree(ohci->it_context_list);
2766 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02002767 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04002768 pci_iounmap(dev, ohci->registers);
2769 pci_release_region(dev, 0);
2770 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01002771 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002772 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002773
Kristian Høgsberged568912006-12-19 19:58:35 -05002774 fw_notify("Removed fw-ohci device.\n");
2775}
2776
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002777#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01002778static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002779{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002780 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002781 int err;
2782
2783 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002784 free_irq(dev->irq, ohci);
Clemens Ladisch262444e2010-06-05 12:31:25 +02002785 pci_disable_msi(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002786 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002787 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002788 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002789 return err;
2790 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01002791 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02002792 if (err)
2793 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02002794 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01002795
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002796 return 0;
2797}
2798
Stefan Richter2ed0f182008-03-01 12:35:29 +01002799static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002800{
Stefan Richter2ed0f182008-03-01 12:35:29 +01002801 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002802 int err;
2803
Stefan Richter5da3dac2010-04-02 14:05:02 +02002804 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01002805 pci_set_power_state(dev, PCI_D0);
2806 pci_restore_state(dev);
2807 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002808 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02002809 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002810 return err;
2811 }
2812
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002813 return ohci_enable(&ohci->card, NULL, 0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002814}
2815#endif
2816
Németh Mártona67483d2010-01-10 13:14:26 +01002817static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05002818 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
2819 { }
2820};
2821
2822MODULE_DEVICE_TABLE(pci, pci_table);
2823
2824static struct pci_driver fw_ohci_pci_driver = {
2825 .name = ohci_driver_name,
2826 .id_table = pci_table,
2827 .probe = pci_probe,
2828 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002829#ifdef CONFIG_PM
2830 .resume = pci_resume,
2831 .suspend = pci_suspend,
2832#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05002833};
2834
2835MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
2836MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
2837MODULE_LICENSE("GPL");
2838
Olaf Hering1e4c7b02007-05-05 23:17:13 +02002839/* Provide a module alias so root-on-sbp2 initrds don't break. */
2840#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
2841MODULE_ALIAS("ohci1394");
2842#endif
2843
Kristian Høgsberged568912006-12-19 19:58:35 -05002844static int __init fw_ohci_init(void)
2845{
2846 return pci_register_driver(&fw_ohci_pci_driver);
2847}
2848
2849static void __exit fw_ohci_cleanup(void)
2850{
2851 pci_unregister_driver(&fw_ohci_pci_driver);
2852}
2853
2854module_init(fw_ohci_init);
2855module_exit(fw_ohci_cleanup);