blob: 728b924ce82f57e91236da1098ae51fe7c6cd6c8 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080040#include "i915_drv.h"
41
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030042static bool
43format_is_yuv(uint32_t format)
44{
45 switch (format) {
46 case DRM_FORMAT_YUYV:
47 case DRM_FORMAT_UYVY:
48 case DRM_FORMAT_VYUY:
49 case DRM_FORMAT_YVYU:
50 return true;
51 default:
52 return false;
53 }
54}
55
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030056static int usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
57 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030058{
59 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030060 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030061 return 1;
62
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030063 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
64 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030065}
66
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020067/**
68 * intel_pipe_update_start() - start update of a set of display registers
69 * @crtc: the crtc of which the registers are going to be updated
70 * @start_vbl_count: vblank counter return pointer used for error checking
71 *
72 * Mark the start of an update to pipe registers that should be updated
73 * atomically regarding vblank. If the next vblank will happens within
74 * the next 100 us, this function waits until the vblank passes.
75 *
76 * After a successful call to this function, interrupts will be disabled
77 * until a subsequent call to intel_pipe_update_end(). That is done to
78 * avoid random delays. The value written to @start_vbl_count should be
79 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020080 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020081void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030082{
Ville Syrjälä124abe02015-09-08 13:40:45 +030083 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030084 long timeout = msecs_to_jiffies_timeout(1);
85 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030086 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 DEFINE_WAIT(wait);
88
Ville Syrjälä124abe02015-09-08 13:40:45 +030089 vblank_start = adjusted_mode->crtc_vblank_start;
90 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030091 vblank_start = DIV_ROUND_UP(vblank_start, 2);
92
93 /* FIXME needs to be calibrated sensibly */
Ville Syrjälä124abe02015-09-08 13:40:45 +030094 min = vblank_start - usecs_to_scanlines(adjusted_mode, 100);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030095 max = vblank_start - 1;
96
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020097 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +020098
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200100 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300101
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100102 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200103 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300104
Jesse Barnesd637ce32015-09-17 08:08:32 -0700105 crtc->debug.min_vbl = min;
106 crtc->debug.max_vbl = max;
107 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300108
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300109 for (;;) {
110 /*
111 * prepare_to_wait() has a memory barrier, which guarantees
112 * other CPUs can see the task state update by the time we
113 * read the scanline.
114 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300115 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300116
117 scanline = intel_get_crtc_scanline(crtc);
118 if (scanline < min || scanline > max)
119 break;
120
121 if (timeout <= 0) {
122 DRM_ERROR("Potential atomic update failure on pipe %c\n",
123 pipe_name(crtc->pipe));
124 break;
125 }
126
127 local_irq_enable();
128
129 timeout = schedule_timeout(timeout);
130
131 local_irq_disable();
132 }
133
Ville Syrjälä210871b2014-05-22 19:00:50 +0300134 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300135
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100136 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300137
Jesse Barneseb120ef2015-09-15 14:19:32 -0700138 crtc->debug.scanline_start = scanline;
139 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200140 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300141
Jesse Barnesd637ce32015-09-17 08:08:32 -0700142 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300143}
144
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200145/**
146 * intel_pipe_update_end() - end update of a set of display registers
147 * @crtc: the crtc of which the registers were updated
148 * @start_vbl_count: start vblank counter (used for error checking)
149 *
150 * Mark the end of an update started with intel_pipe_update_start(). This
151 * re-enables interrupts and verifies the update was actually completed
152 * before a vblank using the value of @start_vbl_count.
153 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +0200154void intel_pipe_update_end(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300155{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300156 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700157 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200158 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200159 ktime_t end_vbl_time = ktime_get();
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300160
Jesse Barnesd637ce32015-09-17 08:08:32 -0700161 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300162
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300163 local_irq_enable();
164
Jesse Barneseb120ef2015-09-15 14:19:32 -0700165 if (crtc->debug.start_vbl_count &&
166 crtc->debug.start_vbl_count != end_vbl_count) {
167 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
168 pipe_name(pipe), crtc->debug.start_vbl_count,
169 end_vbl_count,
170 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
171 crtc->debug.min_vbl, crtc->debug.max_vbl,
172 crtc->debug.scanline_start, scanline_end);
173 }
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300174}
175
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800176static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100177skl_update_plane(struct drm_plane *drm_plane,
178 const struct intel_crtc_state *crtc_state,
179 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000180{
181 struct drm_device *dev = drm_plane->dev;
182 struct drm_i915_private *dev_priv = dev->dev_private;
183 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100184 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200185 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000186 const int pipe = intel_plane->pipe;
187 const int plane = intel_plane->plane + 1;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530188 u32 plane_ctl, stride_div, stride;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100189 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Mika Kuoppala44eb0cb2015-10-30 13:26:15 +0200190 u32 surf_addr;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530191 u32 tile_height, plane_offset, plane_size;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200192 unsigned int rotation = plane_state->base.rotation;
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530193 int x_offset, y_offset;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100194 int crtc_x = plane_state->dst.x1;
195 int crtc_y = plane_state->dst.y1;
196 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
197 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
198 uint32_t x = plane_state->src.x1 >> 16;
199 uint32_t y = plane_state->src.y1 >> 16;
200 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
201 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000202
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200203 plane_ctl = PLANE_CTL_ENABLE |
Bob Paauwee12c8ce2015-08-27 13:46:30 -0700204 PLANE_CTL_PIPE_GAMMA_ENABLE |
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200205 PLANE_CTL_PIPE_CSC_ENABLE;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000206
Chandra Konduruc3318792015-04-15 15:15:02 -0700207 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
208 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiaub3218032015-02-27 11:15:18 +0000209
Chandra Konduruc3318792015-04-15 15:15:02 -0700210 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000211
Ville Syrjälä7b49f942016-01-12 21:08:32 +0200212 stride_div = intel_fb_stride_alignment(dev_priv, fb->modifier[0],
Damien Lespiaub3218032015-02-27 11:15:18 +0000213 fb->pixel_format);
214
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000215 /* Sizes are 0 based */
216 src_w--;
217 src_h--;
218 crtc_w--;
219 crtc_h--;
220
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200221 if (key->flags) {
222 I915_WRITE(PLANE_KEYVAL(pipe, plane), key->min_value);
223 I915_WRITE(PLANE_KEYMAX(pipe, plane), key->max_value);
224 I915_WRITE(PLANE_KEYMSK(pipe, plane), key->channel_mask);
225 }
226
227 if (key->flags & I915_SET_COLORKEY_DESTINATION)
228 plane_ctl |= PLANE_CTL_KEY_ENABLE_DESTINATION;
229 else if (key->flags & I915_SET_COLORKEY_SOURCE)
230 plane_ctl |= PLANE_CTL_KEY_ENABLE_SOURCE;
231
Tvrtko Ursulindedf2782015-09-21 10:45:35 +0100232 surf_addr = intel_plane_obj_offset(intel_plane, obj, 0);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000233
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530234 if (intel_rotation_90_or_270(rotation)) {
Ville Syrjälä832be822016-01-12 21:08:33 +0200235 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
236
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530237 /* stride: Surface height in tiles */
Ville Syrjälä832be822016-01-12 21:08:33 +0200238 tile_height = intel_tile_height(dev_priv, fb->modifier[0], cpp);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530239 stride = DIV_ROUND_UP(fb->height, tile_height);
240 plane_size = (src_w << 16) | src_h;
241 x_offset = stride * tile_height - y - (src_h + 1);
242 y_offset = x;
243 } else {
244 stride = fb->pitches[0] / stride_div;
245 plane_size = (src_h << 16) | src_w;
246 x_offset = x;
247 y_offset = y;
248 }
249 plane_offset = y_offset << 16 | x_offset;
250
251 I915_WRITE(PLANE_OFFSET(pipe, plane), plane_offset);
252 I915_WRITE(PLANE_STRIDE(pipe, plane), stride);
Sonika Jindal3b7a5112015-04-10 14:37:29 +0530253 I915_WRITE(PLANE_SIZE(pipe, plane), plane_size);
Chandra Konduruc3318792015-04-15 15:15:02 -0700254
255 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100256 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100257 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300258 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700259
260 DRM_DEBUG_KMS("plane = %d PS_PLANE_SEL(plane) = 0x%x\n", plane,
261 PS_PLANE_SEL(plane));
Imre Deak7494bcd2016-05-12 16:18:49 +0300262
263 scaler = &crtc_state->scaler_state.scalers[scaler_id];
264
265 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id),
266 PS_SCALER_EN | PS_PLANE_SEL(plane) | scaler->mode);
Chandra Konduruc3318792015-04-15 15:15:02 -0700267 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
268 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
269 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id),
270 ((crtc_w + 1) << 16)|(crtc_h + 1));
271
272 I915_WRITE(PLANE_POS(pipe, plane), 0);
273 } else {
274 I915_WRITE(PLANE_POS(pipe, plane), (crtc_y << 16) | crtc_x);
275 }
276
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000277 I915_WRITE(PLANE_CTL(pipe, plane), plane_ctl);
Tvrtko Ursulin121920f2015-03-23 11:10:37 +0000278 I915_WRITE(PLANE_SURF(pipe, plane), surf_addr);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000279 POSTING_READ(PLANE_SURF(pipe, plane));
280}
281
282static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200283skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000284{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300285 struct drm_device *dev = dplane->dev;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000286 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300287 struct intel_plane *intel_plane = to_intel_plane(dplane);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000288 const int pipe = intel_plane->pipe;
289 const int plane = intel_plane->plane + 1;
290
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200291 I915_WRITE(PLANE_CTL(pipe, plane), 0);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000292
Ville Syrjälä2ddc1da2015-03-19 17:57:14 +0200293 I915_WRITE(PLANE_SURF(pipe, plane), 0);
294 POSTING_READ(PLANE_SURF(pipe, plane));
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000295}
296
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000297static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300298chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
299{
300 struct drm_i915_private *dev_priv = intel_plane->base.dev->dev_private;
301 int plane = intel_plane->plane;
302
303 /* Seems RGB data bypasses the CSC always */
304 if (!format_is_yuv(format))
305 return;
306
307 /*
308 * BT.601 limited range YCbCr -> full range RGB
309 *
310 * |r| | 6537 4769 0| |cr |
311 * |g| = |-3330 4769 -1605| x |y-64|
312 * |b| | 0 4769 8263| |cb |
313 *
314 * Cb and Cr apparently come in as signed already, so no
315 * need for any offset. For Y we need to remove the offset.
316 */
317 I915_WRITE(SPCSCYGOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
318 I915_WRITE(SPCSCCBOFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
319 I915_WRITE(SPCSCCROFF(plane), SPCSC_OOFF(0) | SPCSC_IOFF(0));
320
321 I915_WRITE(SPCSCC01(plane), SPCSC_C1(4769) | SPCSC_C0(6537));
322 I915_WRITE(SPCSCC23(plane), SPCSC_C1(-3330) | SPCSC_C0(0));
323 I915_WRITE(SPCSCC45(plane), SPCSC_C1(-1605) | SPCSC_C0(4769));
324 I915_WRITE(SPCSCC67(plane), SPCSC_C1(4769) | SPCSC_C0(0));
325 I915_WRITE(SPCSCC8(plane), SPCSC_C0(8263));
326
327 I915_WRITE(SPCSCYGICLAMP(plane), SPCSC_IMAX(940) | SPCSC_IMIN(64));
328 I915_WRITE(SPCSCCBICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
329 I915_WRITE(SPCSCCRICLAMP(plane), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
330
331 I915_WRITE(SPCSCYGOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
332 I915_WRITE(SPCSCCBOCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
333 I915_WRITE(SPCSCCROCLAMP(plane), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
334}
335
336static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100337vlv_update_plane(struct drm_plane *dplane,
338 const struct intel_crtc_state *crtc_state,
339 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700340{
341 struct drm_device *dev = dplane->dev;
342 struct drm_i915_private *dev_priv = dev->dev_private;
343 struct intel_plane *intel_plane = to_intel_plane(dplane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100344 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200345 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700346 int pipe = intel_plane->pipe;
347 int plane = intel_plane->plane;
348 u32 sprctl;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200349 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200350 unsigned int rotation = dplane->state->rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +0200351 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100352 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
353 int crtc_x = plane_state->dst.x1;
354 int crtc_y = plane_state->dst.y1;
355 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
356 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
357 uint32_t x = plane_state->src.x1 >> 16;
358 uint32_t y = plane_state->src.y1 >> 16;
359 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
360 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700361
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200362 sprctl = SP_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700363
364 switch (fb->pixel_format) {
365 case DRM_FORMAT_YUYV:
366 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
367 break;
368 case DRM_FORMAT_YVYU:
369 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
370 break;
371 case DRM_FORMAT_UYVY:
372 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
373 break;
374 case DRM_FORMAT_VYUY:
375 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
376 break;
377 case DRM_FORMAT_RGB565:
378 sprctl |= SP_FORMAT_BGR565;
379 break;
380 case DRM_FORMAT_XRGB8888:
381 sprctl |= SP_FORMAT_BGRX8888;
382 break;
383 case DRM_FORMAT_ARGB8888:
384 sprctl |= SP_FORMAT_BGRA8888;
385 break;
386 case DRM_FORMAT_XBGR2101010:
387 sprctl |= SP_FORMAT_RGBX1010102;
388 break;
389 case DRM_FORMAT_ABGR2101010:
390 sprctl |= SP_FORMAT_RGBA1010102;
391 break;
392 case DRM_FORMAT_XBGR8888:
393 sprctl |= SP_FORMAT_RGBX8888;
394 break;
395 case DRM_FORMAT_ABGR8888:
396 sprctl |= SP_FORMAT_RGBA8888;
397 break;
398 default:
399 /*
400 * If we get here one of the upper layers failed to filter
401 * out the unsupported plane formats
402 */
403 BUG();
404 break;
405 }
406
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800407 /*
408 * Enable gamma to match primary/cursor plane behaviour.
409 * FIXME should be user controllable via propertiesa.
410 */
411 sprctl |= SP_GAMMA_ENABLE;
412
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700413 if (obj->tiling_mode != I915_TILING_NONE)
414 sprctl |= SP_TILED;
415
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700416 /* Sizes are 0 based */
417 src_w--;
418 src_h--;
419 crtc_w--;
420 crtc_h--;
421
Ville Syrjäläac484962016-01-20 21:05:26 +0200422 linear_offset = y * fb->pitches[0] + x * cpp;
Ville Syrjälä4f2d9932016-02-15 22:54:44 +0200423 sprsurf_offset = intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200424 fb->pitches[0], rotation);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700425 linear_offset -= sprsurf_offset;
426
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200427 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530428 sprctl |= SP_ROTATE_180;
429
430 x += src_w;
431 y += src_h;
Ville Syrjäläac484962016-01-20 21:05:26 +0200432 linear_offset += src_h * fb->pitches[0] + src_w * cpp;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530433 }
434
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200435 if (key->flags) {
436 I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
437 I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
438 I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
439 }
440
441 if (key->flags & I915_SET_COLORKEY_SOURCE)
442 sprctl |= SP_SOURCE_KEY;
443
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300444 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B)
445 chv_update_csc(intel_plane, fb->pixel_format);
446
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200447 I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
448 I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
449
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700450 if (obj->tiling_mode != I915_TILING_NONE)
451 I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
452 else
453 I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
454
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300455 I915_WRITE(SPCONSTALPHA(pipe, plane), 0);
456
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700457 I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
458 I915_WRITE(SPCNTR(pipe, plane), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100459 I915_WRITE(SPSURF(pipe, plane), i915_gem_obj_ggtt_offset(obj) +
460 sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300461 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700462}
463
464static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200465vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700466{
467 struct drm_device *dev = dplane->dev;
468 struct drm_i915_private *dev_priv = dev->dev_private;
469 struct intel_plane *intel_plane = to_intel_plane(dplane);
470 int pipe = intel_plane->pipe;
471 int plane = intel_plane->plane;
472
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200473 I915_WRITE(SPCNTR(pipe, plane), 0);
474
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100475 I915_WRITE(SPSURF(pipe, plane), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300476 POSTING_READ(SPSURF(pipe, plane));
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700477}
478
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700479static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100480ivb_update_plane(struct drm_plane *plane,
481 const struct intel_crtc_state *crtc_state,
482 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800483{
484 struct drm_device *dev = plane->dev;
485 struct drm_i915_private *dev_priv = dev->dev_private;
486 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100487 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200488 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200489 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800490 u32 sprctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200491 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200492 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +0200493 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100494 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
495 int crtc_x = plane_state->dst.x1;
496 int crtc_y = plane_state->dst.y1;
497 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
498 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
499 uint32_t x = plane_state->src.x1 >> 16;
500 uint32_t y = plane_state->src.y1 >> 16;
501 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
502 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800503
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200504 sprctl = SPRITE_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800505
506 switch (fb->pixel_format) {
507 case DRM_FORMAT_XBGR8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530508 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800509 break;
510 case DRM_FORMAT_XRGB8888:
Vijay Purushothaman5ee36912012-08-23 12:08:57 +0530511 sprctl |= SPRITE_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800512 break;
513 case DRM_FORMAT_YUYV:
514 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800515 break;
516 case DRM_FORMAT_YVYU:
517 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800518 break;
519 case DRM_FORMAT_UYVY:
520 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800521 break;
522 case DRM_FORMAT_VYUY:
523 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800524 break;
525 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200526 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800527 }
528
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800529 /*
530 * Enable gamma to match primary/cursor plane behaviour.
531 * FIXME should be user controllable via propertiesa.
532 */
533 sprctl |= SPRITE_GAMMA_ENABLE;
534
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800535 if (obj->tiling_mode != I915_TILING_NONE)
536 sprctl |= SPRITE_TILED;
537
Ville Syrjäläb42c6002013-11-03 13:47:27 +0200538 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -0300539 sprctl &= ~SPRITE_TRICKLE_FEED_DISABLE;
540 else
541 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
542
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -0700543 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä86d3efc2013-01-18 19:11:38 +0200544 sprctl |= SPRITE_PIPE_CSC_ENABLE;
545
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800546 /* Sizes are 0 based */
547 src_w--;
548 src_h--;
549 crtc_w--;
550 crtc_h--;
551
Ville Syrjälä8553c182013-12-05 15:51:39 +0200552 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800553 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800554
Ville Syrjäläac484962016-01-20 21:05:26 +0200555 linear_offset = y * fb->pitches[0] + x * cpp;
Ville Syrjälä4f2d9932016-02-15 22:54:44 +0200556 sprsurf_offset = intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200557 fb->pitches[0], rotation);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100558 linear_offset -= sprsurf_offset;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800559
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200560 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530561 sprctl |= SPRITE_ROTATE_180;
562
563 /* HSW and BDW does this automagically in hardware */
564 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
565 x += src_w;
566 y += src_h;
Ville Syrjäläac484962016-01-20 21:05:26 +0200567 linear_offset += src_h * fb->pitches[0] + src_w * cpp;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530568 }
569 }
570
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200571 if (key->flags) {
572 I915_WRITE(SPRKEYVAL(pipe), key->min_value);
573 I915_WRITE(SPRKEYMAX(pipe), key->max_value);
574 I915_WRITE(SPRKEYMSK(pipe), key->channel_mask);
575 }
576
577 if (key->flags & I915_SET_COLORKEY_DESTINATION)
578 sprctl |= SPRITE_DEST_KEY;
579 else if (key->flags & I915_SET_COLORKEY_SOURCE)
580 sprctl |= SPRITE_SOURCE_KEY;
581
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200582 I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
583 I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
584
Damien Lespiau5a35e992012-10-26 18:20:12 +0100585 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
586 * register */
Paulo Zanonib3dc6852013-11-02 21:07:33 -0700587 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Damien Lespiau5a35e992012-10-26 18:20:12 +0100588 I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
589 else if (obj->tiling_mode != I915_TILING_NONE)
590 I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
591 else
592 I915_WRITE(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100593
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800594 I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100595 if (intel_plane->can_scale)
596 I915_WRITE(SPRSCALE(pipe), sprscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800597 I915_WRITE(SPRCTL(pipe), sprctl);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100598 I915_WRITE(SPRSURF(pipe),
599 i915_gem_obj_ggtt_offset(obj) + sprsurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300600 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800601}
602
603static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200604ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800605{
606 struct drm_device *dev = plane->dev;
607 struct drm_i915_private *dev_priv = dev->dev_private;
608 struct intel_plane *intel_plane = to_intel_plane(plane);
609 int pipe = intel_plane->pipe;
610
Ville Syrjäläc5626572015-10-15 17:04:04 +0300611 I915_WRITE(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800612 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100613 if (intel_plane->can_scale)
614 I915_WRITE(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300615
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300616 I915_WRITE(SPRSURF(pipe), 0);
617 POSTING_READ(SPRSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800618}
619
620static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100621ilk_update_plane(struct drm_plane *plane,
622 const struct intel_crtc_state *crtc_state,
623 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800624{
625 struct drm_device *dev = plane->dev;
626 struct drm_i915_private *dev_priv = dev->dev_private;
627 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100628 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjäläbdd75542015-03-19 17:57:11 +0200629 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200630 int pipe = intel_plane->pipe;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100631 u32 dvscntr, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200632 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200633 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläac484962016-01-20 21:05:26 +0200634 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100635 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
636 int crtc_x = plane_state->dst.x1;
637 int crtc_y = plane_state->dst.y1;
638 uint32_t crtc_w = drm_rect_width(&plane_state->dst);
639 uint32_t crtc_h = drm_rect_height(&plane_state->dst);
640 uint32_t x = plane_state->src.x1 >> 16;
641 uint32_t y = plane_state->src.y1 >> 16;
642 uint32_t src_w = drm_rect_width(&plane_state->src) >> 16;
643 uint32_t src_h = drm_rect_height(&plane_state->src) >> 16;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800644
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200645 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800646
647 switch (fb->pixel_format) {
648 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800649 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800650 break;
651 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800652 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800653 break;
654 case DRM_FORMAT_YUYV:
655 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800656 break;
657 case DRM_FORMAT_YVYU:
658 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800659 break;
660 case DRM_FORMAT_UYVY:
661 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800662 break;
663 case DRM_FORMAT_VYUY:
664 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800665 break;
666 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200667 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800668 }
669
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800670 /*
671 * Enable gamma to match primary/cursor plane behaviour.
672 * FIXME should be user controllable via propertiesa.
673 */
674 dvscntr |= DVS_GAMMA_ENABLE;
675
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800676 if (obj->tiling_mode != I915_TILING_NONE)
677 dvscntr |= DVS_TILED;
678
Chris Wilsond1686ae2012-04-10 11:41:49 +0100679 if (IS_GEN6(dev))
680 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800681
682 /* Sizes are 0 based */
683 src_w--;
684 src_h--;
685 crtc_w--;
686 crtc_h--;
687
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100688 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200689 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800690 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
691
Ville Syrjäläac484962016-01-20 21:05:26 +0200692 linear_offset = y * fb->pitches[0] + x * cpp;
Ville Syrjälä4f2d9932016-02-15 22:54:44 +0200693 dvssurf_offset = intel_compute_tile_offset(&x, &y, fb, 0,
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200694 fb->pitches[0], rotation);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100695 linear_offset -= dvssurf_offset;
696
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200697 if (rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530698 dvscntr |= DVS_ROTATE_180;
699
700 x += src_w;
701 y += src_h;
Ville Syrjäläac484962016-01-20 21:05:26 +0200702 linear_offset += src_h * fb->pitches[0] + src_w * cpp;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530703 }
704
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200705 if (key->flags) {
706 I915_WRITE(DVSKEYVAL(pipe), key->min_value);
707 I915_WRITE(DVSKEYMAX(pipe), key->max_value);
708 I915_WRITE(DVSKEYMSK(pipe), key->channel_mask);
709 }
710
711 if (key->flags & I915_SET_COLORKEY_DESTINATION)
712 dvscntr |= DVS_DEST_KEY;
713 else if (key->flags & I915_SET_COLORKEY_SOURCE)
714 dvscntr |= DVS_SOURCE_KEY;
715
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200716 I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
717 I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
718
Damien Lespiau5a35e992012-10-26 18:20:12 +0100719 if (obj->tiling_mode != I915_TILING_NONE)
720 I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
721 else
722 I915_WRITE(DVSLINOFF(pipe), linear_offset);
723
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800724 I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
725 I915_WRITE(DVSSCALE(pipe), dvsscale);
726 I915_WRITE(DVSCNTR(pipe), dvscntr);
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100727 I915_WRITE(DVSSURF(pipe),
728 i915_gem_obj_ggtt_offset(obj) + dvssurf_offset);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300729 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800730}
731
732static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200733ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800734{
735 struct drm_device *dev = plane->dev;
736 struct drm_i915_private *dev_priv = dev->dev_private;
737 struct intel_plane *intel_plane = to_intel_plane(plane);
738 int pipe = intel_plane->pipe;
739
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200740 I915_WRITE(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800741 /* Disable the scaler */
742 I915_WRITE(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200743
Daniel Vetter85ba7b72014-01-24 10:31:44 +0100744 I915_WRITE(DVSSURF(pipe), 0);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +0300745 POSTING_READ(DVSSURF(pipe));
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800746}
747
Jesse Barnes8ea30862012-01-03 08:05:39 -0800748static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300749intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200750 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300751 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800752{
Chandra Konduruc3318792015-04-15 15:15:02 -0700753 struct drm_device *dev = plane->dev;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200754 struct drm_crtc *crtc = state->base.crtc;
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800756 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800757 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300758 int crtc_x, crtc_y;
759 unsigned int crtc_w, crtc_h;
760 uint32_t src_x, src_y, src_w, src_h;
761 struct drm_rect *src = &state->src;
762 struct drm_rect *dst = &state->dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300763 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300764 int hscale, vscale;
765 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700766 bool can_scale;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800767
768 if (!fb) {
769 state->visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200770 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800771 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700772
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800773 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300774 if (intel_plane->pipe != intel_crtc->pipe) {
775 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800776 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300777 }
778
779 /* FIXME check all gen limits */
780 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
781 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
782 return -EINVAL;
783 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800784
Chandra Konduru225c2282015-05-18 16:18:44 -0700785 /* setup can_scale, min_scale, max_scale */
786 if (INTEL_INFO(dev)->gen >= 9) {
787 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200788 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700789 can_scale = 1;
790 min_scale = 1;
791 max_scale = skl_max_scale(intel_crtc, crtc_state);
792 } else {
793 can_scale = 0;
794 min_scale = DRM_PLANE_HELPER_NO_SCALING;
795 max_scale = DRM_PLANE_HELPER_NO_SCALING;
796 }
797 } else {
798 can_scale = intel_plane->can_scale;
799 max_scale = intel_plane->max_downscale << 16;
800 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
801 }
802
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300803 /*
804 * FIXME the following code does a bunch of fuzzy adjustments to the
805 * coordinates and sizes. We probably need some way to decide whether
806 * more strict checking should be done instead.
807 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300808 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800809 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530810
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300811 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300812 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300813
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300814 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300815 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800816
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200817 state->visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800818
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300819 crtc_x = dst->x1;
820 crtc_y = dst->y1;
821 crtc_w = drm_rect_width(dst);
822 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100823
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300824 if (state->visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300825 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300826 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300827 if (hscale < 0) {
828 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200829 drm_rect_debug_print("src: ", src, true);
830 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300831
832 return hscale;
833 }
834
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300835 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300836 if (vscale < 0) {
837 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200838 drm_rect_debug_print("src: ", src, true);
839 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300840
841 return vscale;
842 }
843
Ville Syrjälä17316932013-04-24 18:52:38 +0300844 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300845 drm_rect_adjust_size(src,
846 drm_rect_width(dst) * hscale - drm_rect_width(src),
847 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300848
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300849 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800850 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530851
Ville Syrjälä17316932013-04-24 18:52:38 +0300852 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800853 WARN_ON(src->x1 < (int) state->base.src_x ||
854 src->y1 < (int) state->base.src_y ||
855 src->x2 > (int) state->base.src_x + state->base.src_w ||
856 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300857
858 /*
859 * Hardware doesn't handle subpixel coordinates.
860 * Adjust to (macro)pixel boundary, but be careful not to
861 * increase the source viewport size, because that could
862 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300863 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300864 src_x = src->x1 >> 16;
865 src_w = drm_rect_width(src) >> 16;
866 src_y = src->y1 >> 16;
867 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300868
869 if (format_is_yuv(fb->pixel_format)) {
870 src_x &= ~1;
871 src_w &= ~1;
872
873 /*
874 * Must keep src and dst the
875 * same if we can't scale.
876 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700877 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300878 crtc_w &= ~1;
879
880 if (crtc_w == 0)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300881 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300882 }
883 }
884
885 /* Check size restrictions when scaling */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300886 if (state->visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300887 unsigned int width_bytes;
Ville Syrjäläac484962016-01-20 21:05:26 +0200888 int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300889
Chandra Konduru225c2282015-05-18 16:18:44 -0700890 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300891
892 /* FIXME interlacing min height is 6 */
893
894 if (crtc_w < 3 || crtc_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300895 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300896
897 if (src_w < 3 || src_h < 3)
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300898 state->visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300899
Ville Syrjäläac484962016-01-20 21:05:26 +0200900 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300901
Chandra Konduruc3318792015-04-15 15:15:02 -0700902 if (INTEL_INFO(dev)->gen < 9 && (src_w > 2048 || src_h > 2048 ||
903 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300904 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
905 return -EINVAL;
906 }
907 }
908
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300909 if (state->visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700910 src->x1 = src_x << 16;
911 src->x2 = (src_x + src_w) << 16;
912 src->y1 = src_y << 16;
913 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300914 }
915
916 dst->x1 = crtc_x;
917 dst->x2 = crtc_x + crtc_w;
918 dst->y1 = crtc_y;
919 dst->y2 = crtc_y + crtc_h;
920
921 return 0;
922}
923
Jesse Barnes8ea30862012-01-03 08:05:39 -0800924int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
925 struct drm_file *file_priv)
926{
927 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800928 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200929 struct drm_plane_state *plane_state;
930 struct drm_atomic_state *state;
931 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800932 int ret = 0;
933
Jesse Barnes8ea30862012-01-03 08:05:39 -0800934 /* Make sure we don't try to enable both src & dest simultaneously */
935 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
936 return -EINVAL;
937
Wayne Boyer666a4532015-12-09 12:29:35 -0800938 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200939 set->flags & I915_SET_COLORKEY_DESTINATION)
940 return -EINVAL;
941
Rob Clark7707e652014-07-17 23:30:04 -0400942 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200943 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
944 return -ENOENT;
945
946 drm_modeset_acquire_init(&ctx, 0);
947
948 state = drm_atomic_state_alloc(plane->dev);
949 if (!state) {
950 ret = -ENOMEM;
951 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800952 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200953 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800954
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200955 while (1) {
956 plane_state = drm_atomic_get_plane_state(state, plane);
957 ret = PTR_ERR_OR_ZERO(plane_state);
958 if (!ret) {
959 to_intel_plane_state(plane_state)->ckey = *set;
960 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -0700961 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200962
963 if (ret != -EDEADLK)
964 break;
965
966 drm_atomic_state_clear(state);
967 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -0700968 }
969
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200970 if (ret)
971 drm_atomic_state_free(state);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200972
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200973out:
974 drm_modeset_drop_locks(&ctx);
975 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800976 return ret;
977}
978
Damien Lespiaudada2d52015-05-12 16:13:22 +0100979static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +0100980 DRM_FORMAT_XRGB8888,
981 DRM_FORMAT_YUYV,
982 DRM_FORMAT_YVYU,
983 DRM_FORMAT_UYVY,
984 DRM_FORMAT_VYUY,
985};
986
Damien Lespiaudada2d52015-05-12 16:13:22 +0100987static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800988 DRM_FORMAT_XBGR8888,
989 DRM_FORMAT_XRGB8888,
990 DRM_FORMAT_YUYV,
991 DRM_FORMAT_YVYU,
992 DRM_FORMAT_UYVY,
993 DRM_FORMAT_VYUY,
994};
995
Damien Lespiaudada2d52015-05-12 16:13:22 +0100996static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700997 DRM_FORMAT_RGB565,
998 DRM_FORMAT_ABGR8888,
999 DRM_FORMAT_ARGB8888,
1000 DRM_FORMAT_XBGR8888,
1001 DRM_FORMAT_XRGB8888,
1002 DRM_FORMAT_XBGR2101010,
1003 DRM_FORMAT_ABGR2101010,
1004 DRM_FORMAT_YUYV,
1005 DRM_FORMAT_YVYU,
1006 DRM_FORMAT_UYVY,
1007 DRM_FORMAT_VYUY,
1008};
1009
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001010static uint32_t skl_plane_formats[] = {
1011 DRM_FORMAT_RGB565,
1012 DRM_FORMAT_ABGR8888,
1013 DRM_FORMAT_ARGB8888,
1014 DRM_FORMAT_XBGR8888,
1015 DRM_FORMAT_XRGB8888,
1016 DRM_FORMAT_YUYV,
1017 DRM_FORMAT_YVYU,
1018 DRM_FORMAT_UYVY,
1019 DRM_FORMAT_VYUY,
1020};
1021
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001022int
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001023intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001024{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001025 struct intel_plane *intel_plane = NULL;
1026 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001027 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001028 const uint32_t *plane_formats;
1029 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001030 int ret;
1031
Chris Wilsond1686ae2012-04-10 11:41:49 +01001032 if (INTEL_INFO(dev)->gen < 5)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001033 return -ENODEV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001034
Daniel Vetterb14c5672013-09-19 12:18:32 +02001035 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001036 if (!intel_plane) {
1037 ret = -ENOMEM;
1038 goto fail;
1039 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001040
Matt Roper8e7d6882015-01-21 16:35:41 -08001041 state = intel_create_plane_state(&intel_plane->base);
1042 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001043 ret = -ENOMEM;
1044 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001045 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001046 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001047
Chris Wilsond1686ae2012-04-10 11:41:49 +01001048 switch (INTEL_INFO(dev)->gen) {
1049 case 5:
1050 case 6:
Damien Lespiau2d354c32012-10-22 18:19:27 +01001051 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001052 intel_plane->max_downscale = 16;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001053 intel_plane->update_plane = ilk_update_plane;
1054 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001055
1056 if (IS_GEN6(dev)) {
1057 plane_formats = snb_plane_formats;
1058 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1059 } else {
1060 plane_formats = ilk_plane_formats;
1061 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1062 }
1063 break;
1064
1065 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001066 case 8:
Damien Lespiaud49f7092013-04-25 15:15:00 +01001067 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001068 intel_plane->can_scale = true;
Damien Lespiaud49f7092013-04-25 15:15:00 +01001069 intel_plane->max_downscale = 2;
1070 } else {
1071 intel_plane->can_scale = false;
1072 intel_plane->max_downscale = 1;
1073 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001074
Wayne Boyer666a4532015-12-09 12:29:35 -08001075 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001076 intel_plane->update_plane = vlv_update_plane;
1077 intel_plane->disable_plane = vlv_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001078
1079 plane_formats = vlv_plane_formats;
1080 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1081 } else {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001082 intel_plane->update_plane = ivb_update_plane;
1083 intel_plane->disable_plane = ivb_disable_plane;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001084
1085 plane_formats = snb_plane_formats;
1086 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1087 }
Chris Wilsond1686ae2012-04-10 11:41:49 +01001088 break;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001089 case 9:
Chandra Konduruc3318792015-04-15 15:15:02 -07001090 intel_plane->can_scale = true;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001091 intel_plane->update_plane = skl_update_plane;
1092 intel_plane->disable_plane = skl_disable_plane;
Chandra Konduru549e2bf2015-04-07 15:28:38 -07001093 state->scaler_id = -1;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001094
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001095 plane_formats = skl_plane_formats;
1096 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1097 break;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001098 default:
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001099 MISSING_CASE(INTEL_INFO(dev)->gen);
1100 ret = -ENODEV;
1101 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001102 }
1103
1104 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001105 intel_plane->plane = plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301106 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001107 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001110
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001111 ret = drm_universal_plane_init(dev, &intel_plane->base, possible_crtcs,
Matt Roper65a3fea2015-01-21 16:35:42 -08001112 &intel_plane_funcs,
Derek Foreman8fe8a3f2014-09-03 10:38:20 -03001113 plane_formats, num_plane_formats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001114 DRM_PLANE_TYPE_OVERLAY, NULL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001115 if (ret)
1116 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001117
Sonika Jindal3b7a5112015-04-10 14:37:29 +05301118 intel_create_rotation_property(dev, intel_plane);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301119
Matt Roperea2c67b2014-12-23 10:41:52 -08001120 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1121
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001122 return 0;
1123
1124fail:
1125 kfree(state);
1126 kfree(intel_plane);
1127
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001128 return ret;
1129}