blob: aea005d5663cb24ebbfaceeec9193013be3a67e9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_nv.c - NVIDIA nForce SATA
3 *
4 * Copyright 2004 NVIDIA Corp. All rights reserved.
5 * Copyright 2004 Andrew Chew
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaa7e16d2005-08-29 15:12:56 -04008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; see the file COPYING. If not, write to
20 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040022 *
23 * libata documentation is available via 'make {ps|pdf}docs',
24 * as Documentation/DocBook/libata.*
25 *
26 * No hardware documentation available outside of NVIDIA.
27 * This driver programs the NVIDIA SATA controller in a similar
28 * fashion as with other PCI IDE BMDMA controllers, with a few
29 * NV-specific details such as register offsets, SATA phy location,
30 * hotplug info, etc.
31 *
Robert Hancockfbbb2622006-10-27 19:08:41 -070032 * CK804/MCP04 controllers support an alternate programming interface
33 * similar to the ADMA specification (with some modifications).
34 * This allows the use of NCQ. Non-DMA-mapped ATA commands are still
35 * sent through the legacy interface.
36 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
Robert Hancockfbbb2622006-10-27 19:08:41 -070048#include <scsi/scsi_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/libata.h>
50
51#define DRV_NAME "sata_nv"
Robert Hancockcdf56bc2007-01-03 18:13:57 -060052#define DRV_VERSION "3.3"
Robert Hancockfbbb2622006-10-27 19:08:41 -070053
54#define NV_ADMA_DMA_BOUNDARY 0xffffffffUL
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jeff Garzik10ad05d2006-03-22 23:50:50 -050056enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090057 NV_MMIO_BAR = 5,
58
Jeff Garzik10ad05d2006-03-22 23:50:50 -050059 NV_PORTS = 2,
60 NV_PIO_MASK = 0x1f,
61 NV_MWDMA_MASK = 0x07,
62 NV_UDMA_MASK = 0x7f,
63 NV_PORT0_SCR_REG_OFFSET = 0x00,
64 NV_PORT1_SCR_REG_OFFSET = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Tejun Heo27e4b272006-06-17 15:49:55 +090066 /* INT_STATUS/ENABLE */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050067 NV_INT_STATUS = 0x10,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050068 NV_INT_ENABLE = 0x11,
Tejun Heo27e4b272006-06-17 15:49:55 +090069 NV_INT_STATUS_CK804 = 0x440,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050070 NV_INT_ENABLE_CK804 = 0x441,
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Tejun Heo27e4b272006-06-17 15:49:55 +090072 /* INT_STATUS/ENABLE bits */
73 NV_INT_DEV = 0x01,
74 NV_INT_PM = 0x02,
75 NV_INT_ADDED = 0x04,
76 NV_INT_REMOVED = 0x08,
77
78 NV_INT_PORT_SHIFT = 4, /* each port occupies 4 bits */
79
Tejun Heo39f87582006-06-17 15:49:56 +090080 NV_INT_ALL = 0x0f,
Tejun Heo5a44eff2006-06-17 15:49:56 +090081 NV_INT_MASK = NV_INT_DEV |
82 NV_INT_ADDED | NV_INT_REMOVED,
Tejun Heo39f87582006-06-17 15:49:56 +090083
Tejun Heo27e4b272006-06-17 15:49:55 +090084 /* INT_CONFIG */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050085 NV_INT_CONFIG = 0x12,
86 NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Jeff Garzik10ad05d2006-03-22 23:50:50 -050088 // For PCI config register 20
89 NV_MCP_SATA_CFG_20 = 0x50,
90 NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
Robert Hancockfbbb2622006-10-27 19:08:41 -070091 NV_MCP_SATA_CFG_20_PORT0_EN = (1 << 17),
92 NV_MCP_SATA_CFG_20_PORT1_EN = (1 << 16),
93 NV_MCP_SATA_CFG_20_PORT0_PWB_EN = (1 << 14),
94 NV_MCP_SATA_CFG_20_PORT1_PWB_EN = (1 << 12),
95
96 NV_ADMA_MAX_CPBS = 32,
97 NV_ADMA_CPB_SZ = 128,
98 NV_ADMA_APRD_SZ = 16,
99 NV_ADMA_SGTBL_LEN = (1024 - NV_ADMA_CPB_SZ) /
100 NV_ADMA_APRD_SZ,
101 NV_ADMA_SGTBL_TOTAL_LEN = NV_ADMA_SGTBL_LEN + 5,
102 NV_ADMA_SGTBL_SZ = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ,
103 NV_ADMA_PORT_PRIV_DMA_SZ = NV_ADMA_MAX_CPBS *
104 (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ),
105
106 /* BAR5 offset to ADMA general registers */
107 NV_ADMA_GEN = 0x400,
108 NV_ADMA_GEN_CTL = 0x00,
109 NV_ADMA_NOTIFIER_CLEAR = 0x30,
110
111 /* BAR5 offset to ADMA ports */
112 NV_ADMA_PORT = 0x480,
113
114 /* size of ADMA port register space */
115 NV_ADMA_PORT_SIZE = 0x100,
116
117 /* ADMA port registers */
118 NV_ADMA_CTL = 0x40,
119 NV_ADMA_CPB_COUNT = 0x42,
120 NV_ADMA_NEXT_CPB_IDX = 0x43,
121 NV_ADMA_STAT = 0x44,
122 NV_ADMA_CPB_BASE_LOW = 0x48,
123 NV_ADMA_CPB_BASE_HIGH = 0x4C,
124 NV_ADMA_APPEND = 0x50,
125 NV_ADMA_NOTIFIER = 0x68,
126 NV_ADMA_NOTIFIER_ERROR = 0x6C,
127
128 /* NV_ADMA_CTL register bits */
129 NV_ADMA_CTL_HOTPLUG_IEN = (1 << 0),
130 NV_ADMA_CTL_CHANNEL_RESET = (1 << 5),
131 NV_ADMA_CTL_GO = (1 << 7),
132 NV_ADMA_CTL_AIEN = (1 << 8),
133 NV_ADMA_CTL_READ_NON_COHERENT = (1 << 11),
134 NV_ADMA_CTL_WRITE_NON_COHERENT = (1 << 12),
135
136 /* CPB response flag bits */
137 NV_CPB_RESP_DONE = (1 << 0),
138 NV_CPB_RESP_ATA_ERR = (1 << 3),
139 NV_CPB_RESP_CMD_ERR = (1 << 4),
140 NV_CPB_RESP_CPB_ERR = (1 << 7),
141
142 /* CPB control flag bits */
143 NV_CPB_CTL_CPB_VALID = (1 << 0),
144 NV_CPB_CTL_QUEUE = (1 << 1),
145 NV_CPB_CTL_APRD_VALID = (1 << 2),
146 NV_CPB_CTL_IEN = (1 << 3),
147 NV_CPB_CTL_FPDMA = (1 << 4),
148
149 /* APRD flags */
150 NV_APRD_WRITE = (1 << 1),
151 NV_APRD_END = (1 << 2),
152 NV_APRD_CONT = (1 << 3),
153
154 /* NV_ADMA_STAT flags */
155 NV_ADMA_STAT_TIMEOUT = (1 << 0),
156 NV_ADMA_STAT_HOTUNPLUG = (1 << 1),
157 NV_ADMA_STAT_HOTPLUG = (1 << 2),
158 NV_ADMA_STAT_CPBERR = (1 << 4),
159 NV_ADMA_STAT_SERROR = (1 << 5),
160 NV_ADMA_STAT_CMD_COMPLETE = (1 << 6),
161 NV_ADMA_STAT_IDLE = (1 << 8),
162 NV_ADMA_STAT_LEGACY = (1 << 9),
163 NV_ADMA_STAT_STOPPED = (1 << 10),
164 NV_ADMA_STAT_DONE = (1 << 12),
165 NV_ADMA_STAT_ERR = NV_ADMA_STAT_CPBERR |
166 NV_ADMA_STAT_TIMEOUT,
167
168 /* port flags */
169 NV_ADMA_PORT_REGISTER_MODE = (1 << 0),
Robert Hancock2dec7552006-11-26 14:20:19 -0600170 NV_ADMA_ATAPI_SETUP_COMPLETE = (1 << 1),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700171
Jeff Garzik10ad05d2006-03-22 23:50:50 -0500172};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Robert Hancockfbbb2622006-10-27 19:08:41 -0700174/* ADMA Physical Region Descriptor - one SG segment */
175struct nv_adma_prd {
176 __le64 addr;
177 __le32 len;
178 u8 flags;
179 u8 packet_len;
180 __le16 reserved;
181};
182
183enum nv_adma_regbits {
184 CMDEND = (1 << 15), /* end of command list */
185 WNB = (1 << 14), /* wait-not-BSY */
186 IGN = (1 << 13), /* ignore this entry */
187 CS1n = (1 << (4 + 8)), /* std. PATA signals follow... */
188 DA2 = (1 << (2 + 8)),
189 DA1 = (1 << (1 + 8)),
190 DA0 = (1 << (0 + 8)),
191};
192
193/* ADMA Command Parameter Block
194 The first 5 SG segments are stored inside the Command Parameter Block itself.
195 If there are more than 5 segments the remainder are stored in a separate
196 memory area indicated by next_aprd. */
197struct nv_adma_cpb {
198 u8 resp_flags; /* 0 */
199 u8 reserved1; /* 1 */
200 u8 ctl_flags; /* 2 */
201 /* len is length of taskfile in 64 bit words */
202 u8 len; /* 3 */
203 u8 tag; /* 4 */
204 u8 next_cpb_idx; /* 5 */
205 __le16 reserved2; /* 6-7 */
206 __le16 tf[12]; /* 8-31 */
207 struct nv_adma_prd aprd[5]; /* 32-111 */
208 __le64 next_aprd; /* 112-119 */
209 __le64 reserved3; /* 120-127 */
210};
211
212
213struct nv_adma_port_priv {
214 struct nv_adma_cpb *cpb;
215 dma_addr_t cpb_dma;
216 struct nv_adma_prd *aprd;
217 dma_addr_t aprd_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600218 void __iomem * ctl_block;
219 void __iomem * gen_block;
220 void __iomem * notifier_clear_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700221 u8 flags;
222};
223
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600224struct nv_host_priv {
225 unsigned long type;
226};
227
Robert Hancockfbbb2622006-10-27 19:08:41 -0700228#define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & ( 1 << (19 + (12 * (PORT)))))
229
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600231static void nv_remove_one (struct pci_dev *pdev);
232static int nv_pci_device_resume(struct pci_dev *pdev);
Jeff Garzikcca39742006-08-24 03:19:22 -0400233static void nv_ck804_host_stop(struct ata_host *host);
David Howells7d12e782006-10-05 14:55:46 +0100234static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance);
235static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance);
236static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg);
238static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
Tejun Heo39f87582006-06-17 15:49:56 +0900240static void nv_nf2_freeze(struct ata_port *ap);
241static void nv_nf2_thaw(struct ata_port *ap);
242static void nv_ck804_freeze(struct ata_port *ap);
243static void nv_ck804_thaw(struct ata_port *ap);
244static void nv_error_handler(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700245static int nv_adma_slave_config(struct scsi_device *sdev);
Robert Hancock2dec7552006-11-26 14:20:19 -0600246static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700247static void nv_adma_qc_prep(struct ata_queued_cmd *qc);
248static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc);
249static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance);
250static void nv_adma_irq_clear(struct ata_port *ap);
251static int nv_adma_port_start(struct ata_port *ap);
252static void nv_adma_port_stop(struct ata_port *ap);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600253static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg);
254static int nv_adma_port_resume(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700255static void nv_adma_error_handler(struct ata_port *ap);
256static void nv_adma_host_stop(struct ata_host *host);
257static void nv_adma_bmdma_setup(struct ata_queued_cmd *qc);
258static void nv_adma_bmdma_start(struct ata_queued_cmd *qc);
259static void nv_adma_bmdma_stop(struct ata_queued_cmd *qc);
260static u8 nv_adma_bmdma_status(struct ata_port *ap);
Tejun Heo39f87582006-06-17 15:49:56 +0900261
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262enum nv_host_type
263{
264 GENERIC,
265 NFORCE2,
Tejun Heo27e4b272006-06-17 15:49:55 +0900266 NFORCE3 = NFORCE2, /* NF2 == NF3 as far as sata_nv is concerned */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700267 CK804,
268 ADMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269};
270
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500271static const struct pci_device_id nv_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400272 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 },
273 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 },
274 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 },
275 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 },
276 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 },
277 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 },
278 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 },
279 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), GENERIC },
280 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), GENERIC },
281 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), GENERIC },
282 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), GENERIC },
283 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC },
284 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC },
285 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
287 PCI_ANY_ID, PCI_ANY_ID,
288 PCI_CLASS_STORAGE_IDE<<8, 0xffff00, GENERIC },
Daniel Drake541134c2005-07-03 13:44:39 +0100289 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
290 PCI_ANY_ID, PCI_ANY_ID,
291 PCI_CLASS_STORAGE_RAID<<8, 0xffff00, GENERIC },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400292
293 { } /* terminate list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294};
295
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296static struct pci_driver nv_pci_driver = {
297 .name = DRV_NAME,
298 .id_table = nv_pci_tbl,
299 .probe = nv_init_one,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600300 .suspend = ata_pci_device_suspend,
301 .resume = nv_pci_device_resume,
302 .remove = nv_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303};
304
Jeff Garzik193515d2005-11-07 00:59:37 -0500305static struct scsi_host_template nv_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 .module = THIS_MODULE,
307 .name = DRV_NAME,
308 .ioctl = ata_scsi_ioctl,
309 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 .can_queue = ATA_DEF_QUEUE,
311 .this_id = ATA_SHT_THIS_ID,
312 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
314 .emulated = ATA_SHT_EMULATED,
315 .use_clustering = ATA_SHT_USE_CLUSTERING,
316 .proc_name = DRV_NAME,
317 .dma_boundary = ATA_DMA_BOUNDARY,
318 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900319 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 .bios_param = ata_std_bios_param,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600321 .suspend = ata_scsi_device_suspend,
322 .resume = ata_scsi_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323};
324
Robert Hancockfbbb2622006-10-27 19:08:41 -0700325static struct scsi_host_template nv_adma_sht = {
326 .module = THIS_MODULE,
327 .name = DRV_NAME,
328 .ioctl = ata_scsi_ioctl,
329 .queuecommand = ata_scsi_queuecmd,
330 .can_queue = NV_ADMA_MAX_CPBS,
331 .this_id = ATA_SHT_THIS_ID,
332 .sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700333 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
334 .emulated = ATA_SHT_EMULATED,
335 .use_clustering = ATA_SHT_USE_CLUSTERING,
336 .proc_name = DRV_NAME,
337 .dma_boundary = NV_ADMA_DMA_BOUNDARY,
338 .slave_configure = nv_adma_slave_config,
339 .slave_destroy = ata_scsi_slave_destroy,
340 .bios_param = ata_std_bios_param,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600341 .suspend = ata_scsi_device_suspend,
342 .resume = ata_scsi_device_resume,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700343};
344
Tejun Heoada364e2006-06-17 15:49:56 +0900345static const struct ata_port_operations nv_generic_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 .port_disable = ata_port_disable,
347 .tf_load = ata_tf_load,
348 .tf_read = ata_tf_read,
349 .exec_command = ata_exec_command,
350 .check_status = ata_check_status,
351 .dev_select = ata_std_dev_select,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 .bmdma_setup = ata_bmdma_setup,
353 .bmdma_start = ata_bmdma_start,
354 .bmdma_stop = ata_bmdma_stop,
355 .bmdma_status = ata_bmdma_status,
356 .qc_prep = ata_qc_prep,
357 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900358 .freeze = ata_bmdma_freeze,
359 .thaw = ata_bmdma_thaw,
360 .error_handler = nv_error_handler,
361 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900362 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900363 .irq_handler = nv_generic_interrupt,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900365 .irq_on = ata_irq_on,
366 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 .scr_read = nv_scr_read,
368 .scr_write = nv_scr_write,
369 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370};
371
Tejun Heoada364e2006-06-17 15:49:56 +0900372static const struct ata_port_operations nv_nf2_ops = {
373 .port_disable = ata_port_disable,
374 .tf_load = ata_tf_load,
375 .tf_read = ata_tf_read,
376 .exec_command = ata_exec_command,
377 .check_status = ata_check_status,
378 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900379 .bmdma_setup = ata_bmdma_setup,
380 .bmdma_start = ata_bmdma_start,
381 .bmdma_stop = ata_bmdma_stop,
382 .bmdma_status = ata_bmdma_status,
383 .qc_prep = ata_qc_prep,
384 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900385 .freeze = nv_nf2_freeze,
386 .thaw = nv_nf2_thaw,
387 .error_handler = nv_error_handler,
388 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900389 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900390 .irq_handler = nv_nf2_interrupt,
391 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900392 .irq_on = ata_irq_on,
393 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900394 .scr_read = nv_scr_read,
395 .scr_write = nv_scr_write,
396 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900397};
398
399static const struct ata_port_operations nv_ck804_ops = {
400 .port_disable = ata_port_disable,
401 .tf_load = ata_tf_load,
402 .tf_read = ata_tf_read,
403 .exec_command = ata_exec_command,
404 .check_status = ata_check_status,
405 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900406 .bmdma_setup = ata_bmdma_setup,
407 .bmdma_start = ata_bmdma_start,
408 .bmdma_stop = ata_bmdma_stop,
409 .bmdma_status = ata_bmdma_status,
410 .qc_prep = ata_qc_prep,
411 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900412 .freeze = nv_ck804_freeze,
413 .thaw = nv_ck804_thaw,
414 .error_handler = nv_error_handler,
415 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900416 .data_xfer = ata_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900417 .irq_handler = nv_ck804_interrupt,
418 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900419 .irq_on = ata_irq_on,
420 .irq_ack = ata_irq_ack,
Tejun Heoada364e2006-06-17 15:49:56 +0900421 .scr_read = nv_scr_read,
422 .scr_write = nv_scr_write,
423 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900424 .host_stop = nv_ck804_host_stop,
425};
426
Robert Hancockfbbb2622006-10-27 19:08:41 -0700427static const struct ata_port_operations nv_adma_ops = {
428 .port_disable = ata_port_disable,
429 .tf_load = ata_tf_load,
430 .tf_read = ata_tf_read,
Robert Hancock2dec7552006-11-26 14:20:19 -0600431 .check_atapi_dma = nv_adma_check_atapi_dma,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700432 .exec_command = ata_exec_command,
433 .check_status = ata_check_status,
434 .dev_select = ata_std_dev_select,
435 .bmdma_setup = nv_adma_bmdma_setup,
436 .bmdma_start = nv_adma_bmdma_start,
437 .bmdma_stop = nv_adma_bmdma_stop,
438 .bmdma_status = nv_adma_bmdma_status,
439 .qc_prep = nv_adma_qc_prep,
440 .qc_issue = nv_adma_qc_issue,
441 .freeze = nv_ck804_freeze,
442 .thaw = nv_ck804_thaw,
443 .error_handler = nv_adma_error_handler,
444 .post_internal_cmd = nv_adma_bmdma_stop,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900445 .data_xfer = ata_data_xfer,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700446 .irq_handler = nv_adma_interrupt,
447 .irq_clear = nv_adma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900448 .irq_on = ata_irq_on,
449 .irq_ack = ata_irq_ack,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700450 .scr_read = nv_scr_read,
451 .scr_write = nv_scr_write,
452 .port_start = nv_adma_port_start,
453 .port_stop = nv_adma_port_stop,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600454 .port_suspend = nv_adma_port_suspend,
455 .port_resume = nv_adma_port_resume,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700456 .host_stop = nv_adma_host_stop,
457};
458
Tejun Heoada364e2006-06-17 15:49:56 +0900459static struct ata_port_info nv_port_info[] = {
460 /* generic */
461 {
462 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900463 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
464 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900465 .pio_mask = NV_PIO_MASK,
466 .mwdma_mask = NV_MWDMA_MASK,
467 .udma_mask = NV_UDMA_MASK,
468 .port_ops = &nv_generic_ops,
469 },
470 /* nforce2/3 */
471 {
472 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900473 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
474 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900475 .pio_mask = NV_PIO_MASK,
476 .mwdma_mask = NV_MWDMA_MASK,
477 .udma_mask = NV_UDMA_MASK,
478 .port_ops = &nv_nf2_ops,
479 },
480 /* ck804 */
481 {
482 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900483 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
484 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900485 .pio_mask = NV_PIO_MASK,
486 .mwdma_mask = NV_MWDMA_MASK,
487 .udma_mask = NV_UDMA_MASK,
488 .port_ops = &nv_ck804_ops,
489 },
Robert Hancockfbbb2622006-10-27 19:08:41 -0700490 /* ADMA */
491 {
492 .sht = &nv_adma_sht,
493 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600494 ATA_FLAG_HRST_TO_RESUME |
Robert Hancockfbbb2622006-10-27 19:08:41 -0700495 ATA_FLAG_MMIO | ATA_FLAG_NCQ,
496 .pio_mask = NV_PIO_MASK,
497 .mwdma_mask = NV_MWDMA_MASK,
498 .udma_mask = NV_UDMA_MASK,
499 .port_ops = &nv_adma_ops,
500 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501};
502
503MODULE_AUTHOR("NVIDIA");
504MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
505MODULE_LICENSE("GPL");
506MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
507MODULE_VERSION(DRV_VERSION);
508
Robert Hancockfbbb2622006-10-27 19:08:41 -0700509static int adma_enabled = 1;
510
Robert Hancock2dec7552006-11-26 14:20:19 -0600511static void nv_adma_register_mode(struct ata_port *ap)
512{
Robert Hancock2dec7552006-11-26 14:20:19 -0600513 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600514 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800515 u16 tmp, status;
516 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600517
518 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
519 return;
520
Robert Hancocka2cfe812007-02-05 16:26:03 -0800521 status = readw(mmio + NV_ADMA_STAT);
522 while(!(status & NV_ADMA_STAT_IDLE) && count < 20) {
523 ndelay(50);
524 status = readw(mmio + NV_ADMA_STAT);
525 count++;
526 }
527 if(count == 20)
528 ata_port_printk(ap, KERN_WARNING,
529 "timeout waiting for ADMA IDLE, stat=0x%hx\n",
530 status);
531
Robert Hancock2dec7552006-11-26 14:20:19 -0600532 tmp = readw(mmio + NV_ADMA_CTL);
533 writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
534
Robert Hancocka2cfe812007-02-05 16:26:03 -0800535 count = 0;
536 status = readw(mmio + NV_ADMA_STAT);
537 while(!(status & NV_ADMA_STAT_LEGACY) && count < 20) {
538 ndelay(50);
539 status = readw(mmio + NV_ADMA_STAT);
540 count++;
541 }
542 if(count == 20)
543 ata_port_printk(ap, KERN_WARNING,
544 "timeout waiting for ADMA LEGACY, stat=0x%hx\n",
545 status);
546
Robert Hancock2dec7552006-11-26 14:20:19 -0600547 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
548}
549
550static void nv_adma_mode(struct ata_port *ap)
551{
Robert Hancock2dec7552006-11-26 14:20:19 -0600552 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600553 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800554 u16 tmp, status;
555 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600556
557 if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
558 return;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500559
Robert Hancock2dec7552006-11-26 14:20:19 -0600560 WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
561
562 tmp = readw(mmio + NV_ADMA_CTL);
563 writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
564
Robert Hancocka2cfe812007-02-05 16:26:03 -0800565 status = readw(mmio + NV_ADMA_STAT);
566 while(((status & NV_ADMA_STAT_LEGACY) ||
567 !(status & NV_ADMA_STAT_IDLE)) && count < 20) {
568 ndelay(50);
569 status = readw(mmio + NV_ADMA_STAT);
570 count++;
571 }
572 if(count == 20)
573 ata_port_printk(ap, KERN_WARNING,
574 "timeout waiting for ADMA LEGACY clear and IDLE, stat=0x%hx\n",
575 status);
576
Robert Hancock2dec7552006-11-26 14:20:19 -0600577 pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE;
578}
579
Robert Hancockfbbb2622006-10-27 19:08:41 -0700580static int nv_adma_slave_config(struct scsi_device *sdev)
581{
582 struct ata_port *ap = ata_shost_to_port(sdev->host);
Robert Hancock2dec7552006-11-26 14:20:19 -0600583 struct nv_adma_port_priv *pp = ap->private_data;
584 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700585 u64 bounce_limit;
586 unsigned long segment_boundary;
587 unsigned short sg_tablesize;
588 int rc;
Robert Hancock2dec7552006-11-26 14:20:19 -0600589 int adma_enable;
590 u32 current_reg, new_reg, config_mask;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700591
592 rc = ata_scsi_slave_config(sdev);
593
594 if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
595 /* Not a proper libata device, ignore */
596 return rc;
597
598 if (ap->device[sdev->id].class == ATA_DEV_ATAPI) {
599 /*
600 * NVIDIA reports that ADMA mode does not support ATAPI commands.
601 * Therefore ATAPI commands are sent through the legacy interface.
602 * However, the legacy interface only supports 32-bit DMA.
603 * Restrict DMA parameters as required by the legacy interface
604 * when an ATAPI device is connected.
605 */
606 bounce_limit = ATA_DMA_MASK;
607 segment_boundary = ATA_DMA_BOUNDARY;
608 /* Subtract 1 since an extra entry may be needed for padding, see
609 libata-scsi.c */
610 sg_tablesize = LIBATA_MAX_PRD - 1;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500611
Robert Hancock2dec7552006-11-26 14:20:19 -0600612 /* Since the legacy DMA engine is in use, we need to disable ADMA
613 on the port. */
614 adma_enable = 0;
615 nv_adma_register_mode(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700616 }
617 else {
618 bounce_limit = *ap->dev->dma_mask;
619 segment_boundary = NV_ADMA_DMA_BOUNDARY;
620 sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN;
Robert Hancock2dec7552006-11-26 14:20:19 -0600621 adma_enable = 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700622 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500623
Robert Hancock2dec7552006-11-26 14:20:19 -0600624 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &current_reg);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700625
Robert Hancock2dec7552006-11-26 14:20:19 -0600626 if(ap->port_no == 1)
627 config_mask = NV_MCP_SATA_CFG_20_PORT1_EN |
628 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
629 else
630 config_mask = NV_MCP_SATA_CFG_20_PORT0_EN |
631 NV_MCP_SATA_CFG_20_PORT0_PWB_EN;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500632
Robert Hancock2dec7552006-11-26 14:20:19 -0600633 if(adma_enable) {
634 new_reg = current_reg | config_mask;
635 pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE;
636 }
637 else {
638 new_reg = current_reg & ~config_mask;
639 pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE;
640 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500641
Robert Hancock2dec7552006-11-26 14:20:19 -0600642 if(current_reg != new_reg)
643 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg);
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500644
Robert Hancockfbbb2622006-10-27 19:08:41 -0700645 blk_queue_bounce_limit(sdev->request_queue, bounce_limit);
646 blk_queue_segment_boundary(sdev->request_queue, segment_boundary);
647 blk_queue_max_hw_segments(sdev->request_queue, sg_tablesize);
648 ata_port_printk(ap, KERN_INFO,
649 "bounce limit 0x%llX, segment boundary 0x%lX, hw segs %hu\n",
650 (unsigned long long)bounce_limit, segment_boundary, sg_tablesize);
651 return rc;
652}
653
Robert Hancock2dec7552006-11-26 14:20:19 -0600654static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc)
655{
656 struct nv_adma_port_priv *pp = qc->ap->private_data;
657 return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
658}
659
660static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700661{
662 unsigned int idx = 0;
663
664 cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device | WNB);
665
666 if ((tf->flags & ATA_TFLAG_LBA48) == 0) {
667 cpb[idx++] = cpu_to_le16(IGN);
668 cpb[idx++] = cpu_to_le16(IGN);
669 cpb[idx++] = cpu_to_le16(IGN);
670 cpb[idx++] = cpu_to_le16(IGN);
671 cpb[idx++] = cpu_to_le16(IGN);
672 }
673 else {
674 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->hob_feature);
675 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect);
676 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->hob_lbal);
677 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->hob_lbam);
678 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->hob_lbah);
679 }
680 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature);
681 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->nsect);
682 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->lbal);
683 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->lbam);
684 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->lbah);
685
686 cpb[idx++] = cpu_to_le16((ATA_REG_CMD << 8) | tf->command | CMDEND);
687
688 return idx;
689}
690
Robert Hancock5bd28a42007-02-05 16:26:01 -0800691static int nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700692{
693 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancock2dec7552006-11-26 14:20:19 -0600694 u8 flags = pp->cpb[cpb_num].resp_flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700695
696 VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags);
697
Robert Hancock5bd28a42007-02-05 16:26:01 -0800698 if (unlikely((force_err ||
699 flags & (NV_CPB_RESP_ATA_ERR |
700 NV_CPB_RESP_CMD_ERR |
701 NV_CPB_RESP_CPB_ERR)))) {
702 struct ata_eh_info *ehi = &ap->eh_info;
703 int freeze = 0;
704
705 ata_ehi_clear_desc(ehi);
706 ata_ehi_push_desc(ehi, "CPB resp_flags 0x%x", flags );
707 if (flags & NV_CPB_RESP_ATA_ERR) {
708 ata_ehi_push_desc(ehi, ": ATA error");
709 ehi->err_mask |= AC_ERR_DEV;
710 } else if (flags & NV_CPB_RESP_CMD_ERR) {
711 ata_ehi_push_desc(ehi, ": CMD error");
712 ehi->err_mask |= AC_ERR_DEV;
713 } else if (flags & NV_CPB_RESP_CPB_ERR) {
714 ata_ehi_push_desc(ehi, ": CPB error");
715 ehi->err_mask |= AC_ERR_SYSTEM;
716 freeze = 1;
717 } else {
718 /* notifier error, but no error in CPB flags? */
719 ehi->err_mask |= AC_ERR_OTHER;
720 freeze = 1;
721 }
722 /* Kill all commands. EH will determine what actually failed. */
723 if (freeze)
724 ata_port_freeze(ap);
725 else
726 ata_port_abort(ap);
727 return 1;
728 }
729
Robert Hancockfbbb2622006-10-27 19:08:41 -0700730 if (flags & NV_CPB_RESP_DONE) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700731 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, cpb_num);
Robert Hancock5bd28a42007-02-05 16:26:01 -0800732 VPRINTK("CPB flags done, flags=0x%x\n", flags);
733 if (likely(qc)) {
734 /* Grab the ATA port status for non-NCQ commands.
Robert Hancockfbbb2622006-10-27 19:08:41 -0700735 For NCQ commands the current status may have nothing to do with
736 the command just completed. */
Robert Hancock5bd28a42007-02-05 16:26:01 -0800737 if (qc->tf.protocol != ATA_PROT_NCQ) {
738 u8 ata_status = readb(pp->ctl_block + (ATA_REG_STATUS * 4));
739 qc->err_mask |= ac_err_mask(ata_status);
740 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700741 DPRINTK("Completing qc from tag %d with err_mask %u\n",cpb_num,
742 qc->err_mask);
743 ata_qc_complete(qc);
744 }
745 }
Robert Hancock5bd28a42007-02-05 16:26:01 -0800746 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700747}
748
Robert Hancock2dec7552006-11-26 14:20:19 -0600749static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
750{
751 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
Robert Hancock2dec7552006-11-26 14:20:19 -0600752
753 /* freeze if hotplugged */
754 if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
755 ata_port_freeze(ap);
756 return 1;
757 }
758
759 /* bail out if not our interrupt */
760 if (!(irq_stat & NV_INT_DEV))
761 return 0;
762
763 /* DEV interrupt w/ no active qc? */
764 if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
765 ata_check_status(ap);
766 return 1;
767 }
768
769 /* handle interrupt */
Robert Hancockf740d162007-01-23 20:09:02 -0600770 return ata_host_intr(ap, qc);
Robert Hancock2dec7552006-11-26 14:20:19 -0600771}
772
Robert Hancockfbbb2622006-10-27 19:08:41 -0700773static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance)
774{
775 struct ata_host *host = dev_instance;
776 int i, handled = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600777 u32 notifier_clears[2];
Robert Hancockfbbb2622006-10-27 19:08:41 -0700778
779 spin_lock(&host->lock);
780
781 for (i = 0; i < host->n_ports; i++) {
782 struct ata_port *ap = host->ports[i];
Robert Hancock2dec7552006-11-26 14:20:19 -0600783 notifier_clears[i] = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700784
785 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
786 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600787 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700788 u16 status;
789 u32 gen_ctl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700790 u32 notifier, notifier_error;
791
792 /* if in ATA register mode, use standard ata interrupt handler */
793 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900794 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
Robert Hancock2dec7552006-11-26 14:20:19 -0600795 >> (NV_INT_PORT_SHIFT * i);
Robert Hancockf740d162007-01-23 20:09:02 -0600796 if(ata_tag_valid(ap->active_tag))
797 /** NV_INT_DEV indication seems unreliable at times
798 at least in ADMA mode. Force it on always when a
799 command is active, to prevent losing interrupts. */
800 irq_stat |= NV_INT_DEV;
Robert Hancock2dec7552006-11-26 14:20:19 -0600801 handled += nv_host_intr(ap, irq_stat);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700802 continue;
803 }
804
805 notifier = readl(mmio + NV_ADMA_NOTIFIER);
806 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancock2dec7552006-11-26 14:20:19 -0600807 notifier_clears[i] = notifier | notifier_error;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700808
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600809 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700810
Robert Hancockfbbb2622006-10-27 19:08:41 -0700811 if( !NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier &&
812 !notifier_error)
813 /* Nothing to do */
814 continue;
815
816 status = readw(mmio + NV_ADMA_STAT);
817
818 /* Clear status. Ensure the controller sees the clearing before we start
819 looking at any of the CPB statuses, so that any CPB completions after
820 this point in the handler will raise another interrupt. */
821 writew(status, mmio + NV_ADMA_STAT);
822 readw(mmio + NV_ADMA_STAT); /* flush posted write */
823 rmb();
824
Robert Hancock5bd28a42007-02-05 16:26:01 -0800825 handled++; /* irq handled if we got here */
826
827 /* freeze if hotplugged or controller error */
828 if (unlikely(status & (NV_ADMA_STAT_HOTPLUG |
829 NV_ADMA_STAT_HOTUNPLUG |
830 NV_ADMA_STAT_TIMEOUT))) {
831 struct ata_eh_info *ehi = &ap->eh_info;
832
833 ata_ehi_clear_desc(ehi);
834 ata_ehi_push_desc(ehi, "ADMA status 0x%08x", status );
835 if (status & NV_ADMA_STAT_TIMEOUT) {
836 ehi->err_mask |= AC_ERR_SYSTEM;
837 ata_ehi_push_desc(ehi, ": timeout");
838 } else if (status & NV_ADMA_STAT_HOTPLUG) {
839 ata_ehi_hotplugged(ehi);
840 ata_ehi_push_desc(ehi, ": hotplug");
841 } else if (status & NV_ADMA_STAT_HOTUNPLUG) {
842 ata_ehi_hotplugged(ehi);
843 ata_ehi_push_desc(ehi, ": hot unplug");
844 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700845 ata_port_freeze(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700846 continue;
847 }
848
Robert Hancock5bd28a42007-02-05 16:26:01 -0800849 if (status & (NV_ADMA_STAT_DONE |
850 NV_ADMA_STAT_CPBERR)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700851 /** Check CPBs for completed commands */
852
Robert Hancock5bd28a42007-02-05 16:26:01 -0800853 if (ata_tag_valid(ap->active_tag)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700854 /* Non-NCQ command */
Robert Hancock5bd28a42007-02-05 16:26:01 -0800855 nv_adma_check_cpb(ap, ap->active_tag,
856 notifier_error & (1 << ap->active_tag));
857 } else {
858 int pos, error = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700859 u32 active = ap->sactive;
Robert Hancock5bd28a42007-02-05 16:26:01 -0800860
861 while ((pos = ffs(active)) && !error) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700862 pos--;
Robert Hancock5bd28a42007-02-05 16:26:01 -0800863 error = nv_adma_check_cpb(ap, pos,
864 notifier_error & (1 << pos) );
Robert Hancockfbbb2622006-10-27 19:08:41 -0700865 active &= ~(1 << pos );
866 }
867 }
868 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700869 }
870 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500871
Robert Hancock2dec7552006-11-26 14:20:19 -0600872 if(notifier_clears[0] || notifier_clears[1]) {
873 /* Note: Both notifier clear registers must be written
874 if either is set, even if one is zero, according to NVIDIA. */
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600875 struct nv_adma_port_priv *pp = host->ports[0]->private_data;
876 writel(notifier_clears[0], pp->notifier_clear_block);
877 pp = host->ports[1]->private_data;
878 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancock2dec7552006-11-26 14:20:19 -0600879 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700880
881 spin_unlock(&host->lock);
882
883 return IRQ_RETVAL(handled);
884}
885
886static void nv_adma_irq_clear(struct ata_port *ap)
887{
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600888 struct nv_adma_port_priv *pp = ap->private_data;
889 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700890 u16 status = readw(mmio + NV_ADMA_STAT);
891 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
892 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900893 void __iomem *dma_stat_addr = ap->ioaddr.bmdma_addr + ATA_DMA_STATUS;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700894
895 /* clear ADMA status */
896 writew(status, mmio + NV_ADMA_STAT);
897 writel(notifier | notifier_error,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600898 pp->notifier_clear_block);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700899
900 /** clear legacy status */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900901 iowrite8(ioread8(dma_stat_addr), dma_stat_addr);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700902}
903
904static void nv_adma_bmdma_setup(struct ata_queued_cmd *qc)
905{
Robert Hancock2dec7552006-11-26 14:20:19 -0600906 struct ata_port *ap = qc->ap;
907 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
908 struct nv_adma_port_priv *pp = ap->private_data;
909 u8 dmactl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700910
Robert Hancock2dec7552006-11-26 14:20:19 -0600911 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700912 WARN_ON(1);
913 return;
914 }
915
Robert Hancock2dec7552006-11-26 14:20:19 -0600916 /* load PRD table addr. */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900917 iowrite32(ap->prd_dma, ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);
Robert Hancock2dec7552006-11-26 14:20:19 -0600918
919 /* specify data direction, triple-check start bit is clear */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900920 dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
Robert Hancock2dec7552006-11-26 14:20:19 -0600921 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
922 if (!rw)
923 dmactl |= ATA_DMA_WR;
924
Tejun Heo0d5ff562007-02-01 15:06:36 +0900925 iowrite8(dmactl, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
Robert Hancock2dec7552006-11-26 14:20:19 -0600926
927 /* issue r/w command */
928 ata_exec_command(ap, &qc->tf);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700929}
930
931static void nv_adma_bmdma_start(struct ata_queued_cmd *qc)
932{
Robert Hancock2dec7552006-11-26 14:20:19 -0600933 struct ata_port *ap = qc->ap;
934 struct nv_adma_port_priv *pp = ap->private_data;
935 u8 dmactl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700936
Robert Hancock2dec7552006-11-26 14:20:19 -0600937 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700938 WARN_ON(1);
939 return;
940 }
941
Robert Hancock2dec7552006-11-26 14:20:19 -0600942 /* start host DMA transaction */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900943 dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
944 iowrite8(dmactl | ATA_DMA_START,
945 ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700946}
947
948static void nv_adma_bmdma_stop(struct ata_queued_cmd *qc)
949{
Robert Hancock2dec7552006-11-26 14:20:19 -0600950 struct ata_port *ap = qc->ap;
951 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700952
Robert Hancock2dec7552006-11-26 14:20:19 -0600953 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
Robert Hancockfbbb2622006-10-27 19:08:41 -0700954 return;
955
Robert Hancock2dec7552006-11-26 14:20:19 -0600956 /* clear start/stop bit */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900957 iowrite8(ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD) & ~ATA_DMA_START,
958 ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
Robert Hancock2dec7552006-11-26 14:20:19 -0600959
960 /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
961 ata_altstatus(ap); /* dummy read */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700962}
963
964static u8 nv_adma_bmdma_status(struct ata_port *ap)
965{
Robert Hancockfbbb2622006-10-27 19:08:41 -0700966 struct nv_adma_port_priv *pp = ap->private_data;
967
Robert Hancock2dec7552006-11-26 14:20:19 -0600968 WARN_ON(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE));
Robert Hancockfbbb2622006-10-27 19:08:41 -0700969
Tejun Heo0d5ff562007-02-01 15:06:36 +0900970 return ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700971}
972
973static int nv_adma_port_start(struct ata_port *ap)
974{
975 struct device *dev = ap->host->dev;
976 struct nv_adma_port_priv *pp;
977 int rc;
978 void *mem;
979 dma_addr_t mem_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600980 void __iomem *mmio;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700981 u16 tmp;
982
983 VPRINTK("ENTER\n");
984
985 rc = ata_port_start(ap);
986 if (rc)
987 return rc;
988
Tejun Heo24dc5f32007-01-20 16:00:28 +0900989 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
990 if (!pp)
991 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700992
Tejun Heo0d5ff562007-02-01 15:06:36 +0900993 mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT +
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600994 ap->port_no * NV_ADMA_PORT_SIZE;
995 pp->ctl_block = mmio;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900996 pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600997 pp->notifier_clear_block = pp->gen_block +
998 NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no);
999
Tejun Heo24dc5f32007-01-20 16:00:28 +09001000 mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ,
1001 &mem_dma, GFP_KERNEL);
1002 if (!mem)
1003 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001004 memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ);
1005
1006 /*
1007 * First item in chunk of DMA memory:
1008 * 128-byte command parameter block (CPB)
1009 * one for each command tag
1010 */
1011 pp->cpb = mem;
1012 pp->cpb_dma = mem_dma;
1013
1014 writel(mem_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1015 writel((mem_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1016
1017 mem += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1018 mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1019
1020 /*
1021 * Second item: block of ADMA_SGTBL_LEN s/g entries
1022 */
1023 pp->aprd = mem;
1024 pp->aprd_dma = mem_dma;
1025
1026 ap->private_data = pp;
1027
1028 /* clear any outstanding interrupt conditions */
1029 writew(0xffff, mmio + NV_ADMA_STAT);
1030
1031 /* initialize port variables */
1032 pp->flags = NV_ADMA_PORT_REGISTER_MODE;
1033
1034 /* clear CPB fetch count */
1035 writew(0, mmio + NV_ADMA_CPB_COUNT);
1036
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001037 /* clear GO for register mode, enable interrupt */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001038 tmp = readw(mmio + NV_ADMA_CTL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001039 writew( (tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001040
1041 tmp = readw(mmio + NV_ADMA_CTL);
1042 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1043 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1044 udelay(1);
1045 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1046 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1047
1048 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001049}
1050
1051static void nv_adma_port_stop(struct ata_port *ap)
1052{
Robert Hancockfbbb2622006-10-27 19:08:41 -07001053 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001054 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001055
1056 VPRINTK("ENTER\n");
Robert Hancockfbbb2622006-10-27 19:08:41 -07001057 writew(0, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001058}
1059
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001060static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg)
1061{
1062 struct nv_adma_port_priv *pp = ap->private_data;
1063 void __iomem *mmio = pp->ctl_block;
1064
1065 /* Go to register mode - clears GO */
1066 nv_adma_register_mode(ap);
1067
1068 /* clear CPB fetch count */
1069 writew(0, mmio + NV_ADMA_CPB_COUNT);
1070
1071 /* disable interrupt, shut down port */
1072 writew(0, mmio + NV_ADMA_CTL);
1073
1074 return 0;
1075}
1076
1077static int nv_adma_port_resume(struct ata_port *ap)
1078{
1079 struct nv_adma_port_priv *pp = ap->private_data;
1080 void __iomem *mmio = pp->ctl_block;
1081 u16 tmp;
1082
1083 /* set CPB block location */
1084 writel(pp->cpb_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1085 writel((pp->cpb_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1086
1087 /* clear any outstanding interrupt conditions */
1088 writew(0xffff, mmio + NV_ADMA_STAT);
1089
1090 /* initialize port variables */
1091 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
1092
1093 /* clear CPB fetch count */
1094 writew(0, mmio + NV_ADMA_CPB_COUNT);
1095
1096 /* clear GO for register mode, enable interrupt */
1097 tmp = readw(mmio + NV_ADMA_CTL);
1098 writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN, mmio + NV_ADMA_CTL);
1099
1100 tmp = readw(mmio + NV_ADMA_CTL);
1101 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1102 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1103 udelay(1);
1104 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1105 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1106
1107 return 0;
1108}
Robert Hancockfbbb2622006-10-27 19:08:41 -07001109
1110static void nv_adma_setup_port(struct ata_probe_ent *probe_ent, unsigned int port)
1111{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001112 void __iomem *mmio = probe_ent->iomap[NV_MMIO_BAR];
Robert Hancockfbbb2622006-10-27 19:08:41 -07001113 struct ata_ioports *ioport = &probe_ent->port[port];
1114
1115 VPRINTK("ENTER\n");
1116
1117 mmio += NV_ADMA_PORT + port * NV_ADMA_PORT_SIZE;
1118
Tejun Heo0d5ff562007-02-01 15:06:36 +09001119 ioport->cmd_addr = mmio;
1120 ioport->data_addr = mmio + (ATA_REG_DATA * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001121 ioport->error_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001122 ioport->feature_addr = mmio + (ATA_REG_ERR * 4);
1123 ioport->nsect_addr = mmio + (ATA_REG_NSECT * 4);
1124 ioport->lbal_addr = mmio + (ATA_REG_LBAL * 4);
1125 ioport->lbam_addr = mmio + (ATA_REG_LBAM * 4);
1126 ioport->lbah_addr = mmio + (ATA_REG_LBAH * 4);
1127 ioport->device_addr = mmio + (ATA_REG_DEVICE * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001128 ioport->status_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001129 ioport->command_addr = mmio + (ATA_REG_STATUS * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001130 ioport->altstatus_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001131 ioport->ctl_addr = mmio + 0x20;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001132}
1133
1134static int nv_adma_host_init(struct ata_probe_ent *probe_ent)
1135{
1136 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
1137 unsigned int i;
1138 u32 tmp32;
1139
1140 VPRINTK("ENTER\n");
1141
1142 /* enable ADMA on the ports */
1143 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1144 tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN |
1145 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1146 NV_MCP_SATA_CFG_20_PORT1_EN |
1147 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
1148
1149 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1150
1151 for (i = 0; i < probe_ent->n_ports; i++)
1152 nv_adma_setup_port(probe_ent, i);
1153
Robert Hancockfbbb2622006-10-27 19:08:41 -07001154 return 0;
1155}
1156
1157static void nv_adma_fill_aprd(struct ata_queued_cmd *qc,
1158 struct scatterlist *sg,
1159 int idx,
1160 struct nv_adma_prd *aprd)
1161{
Robert Hancock2dec7552006-11-26 14:20:19 -06001162 u8 flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001163
1164 memset(aprd, 0, sizeof(struct nv_adma_prd));
1165
1166 flags = 0;
1167 if (qc->tf.flags & ATA_TFLAG_WRITE)
1168 flags |= NV_APRD_WRITE;
1169 if (idx == qc->n_elem - 1)
1170 flags |= NV_APRD_END;
1171 else if (idx != 4)
1172 flags |= NV_APRD_CONT;
1173
1174 aprd->addr = cpu_to_le64(((u64)sg_dma_address(sg)));
1175 aprd->len = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */
Robert Hancock2dec7552006-11-26 14:20:19 -06001176 aprd->flags = flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001177}
1178
1179static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb)
1180{
1181 struct nv_adma_port_priv *pp = qc->ap->private_data;
1182 unsigned int idx;
1183 struct nv_adma_prd *aprd;
1184 struct scatterlist *sg;
1185
1186 VPRINTK("ENTER\n");
1187
1188 idx = 0;
1189
1190 ata_for_each_sg(sg, qc) {
1191 aprd = (idx < 5) ? &cpb->aprd[idx] : &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (idx-5)];
1192 nv_adma_fill_aprd(qc, sg, idx, aprd);
1193 idx++;
1194 }
1195 if (idx > 5)
1196 cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag)));
1197}
1198
Robert Hancock382a6652007-02-05 16:26:02 -08001199static int nv_adma_use_reg_mode(struct ata_queued_cmd *qc)
1200{
1201 struct nv_adma_port_priv *pp = qc->ap->private_data;
1202
1203 /* ADMA engine can only be used for non-ATAPI DMA commands,
1204 or interrupt-driven no-data commands. */
1205 if((pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
1206 (qc->tf.flags & ATA_TFLAG_POLLING))
1207 return 1;
1208
1209 if((qc->flags & ATA_QCFLAG_DMAMAP) ||
1210 (qc->tf.protocol == ATA_PROT_NODATA))
1211 return 0;
1212
1213 return 1;
1214}
1215
Robert Hancockfbbb2622006-10-27 19:08:41 -07001216static void nv_adma_qc_prep(struct ata_queued_cmd *qc)
1217{
1218 struct nv_adma_port_priv *pp = qc->ap->private_data;
1219 struct nv_adma_cpb *cpb = &pp->cpb[qc->tag];
1220 u8 ctl_flags = NV_CPB_CTL_CPB_VALID |
Robert Hancockfbbb2622006-10-27 19:08:41 -07001221 NV_CPB_CTL_IEN;
1222
Robert Hancock382a6652007-02-05 16:26:02 -08001223 if (nv_adma_use_reg_mode(qc)) {
Robert Hancock2dec7552006-11-26 14:20:19 -06001224 nv_adma_register_mode(qc->ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001225 ata_qc_prep(qc);
1226 return;
1227 }
1228
1229 memset(cpb, 0, sizeof(struct nv_adma_cpb));
1230
1231 cpb->len = 3;
1232 cpb->tag = qc->tag;
1233 cpb->next_cpb_idx = 0;
1234
1235 /* turn on NCQ flags for NCQ commands */
1236 if (qc->tf.protocol == ATA_PROT_NCQ)
1237 ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA;
1238
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001239 VPRINTK("qc->flags = 0x%lx\n", qc->flags);
1240
Robert Hancockfbbb2622006-10-27 19:08:41 -07001241 nv_adma_tf_to_cpb(&qc->tf, cpb->tf);
1242
Robert Hancock382a6652007-02-05 16:26:02 -08001243 if(qc->flags & ATA_QCFLAG_DMAMAP) {
1244 nv_adma_fill_sg(qc, cpb);
1245 ctl_flags |= NV_CPB_CTL_APRD_VALID;
1246 } else
1247 memset(&cpb->aprd[0], 0, sizeof(struct nv_adma_prd) * 5);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001248
1249 /* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID until we are
1250 finished filling in all of the contents */
1251 wmb();
1252 cpb->ctl_flags = ctl_flags;
1253}
1254
1255static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc)
1256{
Robert Hancock2dec7552006-11-26 14:20:19 -06001257 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001258 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001259
1260 VPRINTK("ENTER\n");
1261
Robert Hancock382a6652007-02-05 16:26:02 -08001262 if (nv_adma_use_reg_mode(qc)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07001263 /* use ATA register mode */
Robert Hancock382a6652007-02-05 16:26:02 -08001264 VPRINTK("using ATA register mode: 0x%lx\n", qc->flags);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001265 nv_adma_register_mode(qc->ap);
1266 return ata_qc_issue_prot(qc);
1267 } else
1268 nv_adma_mode(qc->ap);
1269
1270 /* write append register, command tag in lower 8 bits
1271 and (number of cpbs to append -1) in top 8 bits */
1272 wmb();
1273 writew(qc->tag, mmio + NV_ADMA_APPEND);
1274
1275 DPRINTK("Issued tag %u\n",qc->tag);
1276
1277 return 0;
1278}
1279
David Howells7d12e782006-10-05 14:55:46 +01001280static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281{
Jeff Garzikcca39742006-08-24 03:19:22 -04001282 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 unsigned int i;
1284 unsigned int handled = 0;
1285 unsigned long flags;
1286
Jeff Garzikcca39742006-08-24 03:19:22 -04001287 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288
Jeff Garzikcca39742006-08-24 03:19:22 -04001289 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 struct ata_port *ap;
1291
Jeff Garzikcca39742006-08-24 03:19:22 -04001292 ap = host->ports[i];
Tejun Heoc1389502005-08-22 14:59:24 +09001293 if (ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -04001294 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 struct ata_queued_cmd *qc;
1296
1297 qc = ata_qc_from_tag(ap, ap->active_tag);
Albert Leee50362e2005-09-27 17:39:50 +08001298 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 handled += ata_host_intr(ap, qc);
Andrew Chewb8870302006-01-04 19:13:04 -08001300 else
1301 // No request pending? Clear interrupt status
1302 // anyway, in case there's one pending.
1303 ap->ops->check_status(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 }
1305
1306 }
1307
Jeff Garzikcca39742006-08-24 03:19:22 -04001308 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
1310 return IRQ_RETVAL(handled);
1311}
1312
Jeff Garzikcca39742006-08-24 03:19:22 -04001313static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat)
Tejun Heoada364e2006-06-17 15:49:56 +09001314{
1315 int i, handled = 0;
1316
Jeff Garzikcca39742006-08-24 03:19:22 -04001317 for (i = 0; i < host->n_ports; i++) {
1318 struct ata_port *ap = host->ports[i];
Tejun Heoada364e2006-06-17 15:49:56 +09001319
1320 if (ap && !(ap->flags & ATA_FLAG_DISABLED))
1321 handled += nv_host_intr(ap, irq_stat);
1322
1323 irq_stat >>= NV_INT_PORT_SHIFT;
1324 }
1325
1326 return IRQ_RETVAL(handled);
1327}
1328
David Howells7d12e782006-10-05 14:55:46 +01001329static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001330{
Jeff Garzikcca39742006-08-24 03:19:22 -04001331 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001332 u8 irq_stat;
1333 irqreturn_t ret;
1334
Jeff Garzikcca39742006-08-24 03:19:22 -04001335 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001336 irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
Jeff Garzikcca39742006-08-24 03:19:22 -04001337 ret = nv_do_interrupt(host, irq_stat);
1338 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001339
1340 return ret;
1341}
1342
David Howells7d12e782006-10-05 14:55:46 +01001343static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001344{
Jeff Garzikcca39742006-08-24 03:19:22 -04001345 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001346 u8 irq_stat;
1347 irqreturn_t ret;
1348
Jeff Garzikcca39742006-08-24 03:19:22 -04001349 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001350 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Jeff Garzikcca39742006-08-24 03:19:22 -04001351 ret = nv_do_interrupt(host, irq_stat);
1352 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001353
1354 return ret;
1355}
1356
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg)
1358{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 if (sc_reg > SCR_CONTROL)
1360 return 0xffffffffU;
1361
Tejun Heo0d5ff562007-02-01 15:06:36 +09001362 return ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363}
1364
1365static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
1366{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 if (sc_reg > SCR_CONTROL)
1368 return;
1369
Tejun Heo0d5ff562007-02-01 15:06:36 +09001370 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371}
1372
Tejun Heo39f87582006-06-17 15:49:56 +09001373static void nv_nf2_freeze(struct ata_port *ap)
1374{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001375 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001376 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1377 u8 mask;
1378
Tejun Heo0d5ff562007-02-01 15:06:36 +09001379 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001380 mask &= ~(NV_INT_ALL << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001381 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001382}
1383
1384static void nv_nf2_thaw(struct ata_port *ap)
1385{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001386 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001387 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1388 u8 mask;
1389
Tejun Heo0d5ff562007-02-01 15:06:36 +09001390 iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
Tejun Heo39f87582006-06-17 15:49:56 +09001391
Tejun Heo0d5ff562007-02-01 15:06:36 +09001392 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001393 mask |= (NV_INT_MASK << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001394 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001395}
1396
1397static void nv_ck804_freeze(struct ata_port *ap)
1398{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001399 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001400 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1401 u8 mask;
1402
1403 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1404 mask &= ~(NV_INT_ALL << shift);
1405 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1406}
1407
1408static void nv_ck804_thaw(struct ata_port *ap)
1409{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001410 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001411 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1412 u8 mask;
1413
1414 writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);
1415
1416 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1417 mask |= (NV_INT_MASK << shift);
1418 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1419}
1420
1421static int nv_hardreset(struct ata_port *ap, unsigned int *class)
1422{
1423 unsigned int dummy;
1424
1425 /* SATA hardreset fails to retrieve proper device signature on
1426 * some controllers. Don't classify on hardreset. For more
1427 * info, see http://bugme.osdl.org/show_bug.cgi?id=3352
1428 */
1429 return sata_std_hardreset(ap, &dummy);
1430}
1431
1432static void nv_error_handler(struct ata_port *ap)
1433{
1434 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1435 nv_hardreset, ata_std_postreset);
1436}
1437
Robert Hancockfbbb2622006-10-27 19:08:41 -07001438static void nv_adma_error_handler(struct ata_port *ap)
1439{
1440 struct nv_adma_port_priv *pp = ap->private_data;
1441 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001442 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001443 int i;
1444 u16 tmp;
1445
Robert Hancockfbbb2622006-10-27 19:08:41 -07001446 /* Push us back into port register mode for error handling. */
1447 nv_adma_register_mode(ap);
1448
Robert Hancockfbbb2622006-10-27 19:08:41 -07001449 /* Mark all of the CPBs as invalid to prevent them from being executed */
1450 for( i=0;i<NV_ADMA_MAX_CPBS;i++)
1451 pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID;
1452
1453 /* clear CPB fetch count */
1454 writew(0, mmio + NV_ADMA_CPB_COUNT);
1455
1456 /* Reset channel */
1457 tmp = readw(mmio + NV_ADMA_CTL);
1458 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1459 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1460 udelay(1);
1461 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1462 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1463 }
1464
1465 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1466 nv_hardreset, ata_std_postreset);
1467}
1468
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1470{
1471 static int printed_version = 0;
Jeff Garzik29da9f62006-09-25 21:56:33 -04001472 struct ata_port_info *ppi[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 struct ata_probe_ent *probe_ent;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001474 struct nv_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 int rc;
1476 u32 bar;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001477 void __iomem *base;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001478 unsigned long type = ent->driver_data;
1479 int mask_set = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
1481 // Make sure this is a SATA controller by counting the number of bars
1482 // (NVIDIA SATA controllers will always have six bars). Otherwise,
1483 // it's an IDE controller and we ignore it.
1484 for (bar=0; bar<6; bar++)
1485 if (pci_resource_start(pdev, bar) == 0)
1486 return -ENODEV;
1487
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001488 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001489 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Tejun Heo24dc5f32007-01-20 16:00:28 +09001491 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001493 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494
1495 rc = pci_request_regions(pdev, DRV_NAME);
1496 if (rc) {
Tejun Heo24dc5f32007-01-20 16:00:28 +09001497 pcim_pin_device(pdev);
1498 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499 }
1500
Robert Hancockfbbb2622006-10-27 19:08:41 -07001501 if(type >= CK804 && adma_enabled) {
1502 dev_printk(KERN_NOTICE, &pdev->dev, "Using ADMA mode\n");
1503 type = ADMA;
1504 if(!pci_set_dma_mask(pdev, DMA_64BIT_MASK) &&
1505 !pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK))
1506 mask_set = 1;
1507 }
1508
1509 if(!mask_set) {
1510 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
1511 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001512 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001513 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
1514 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001515 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001516 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
1518 rc = -ENOMEM;
1519
Tejun Heo24dc5f32007-01-20 16:00:28 +09001520 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001521 if (!hpriv)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001522 return -ENOMEM;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001523
Robert Hancockfbbb2622006-10-27 19:08:41 -07001524 ppi[0] = ppi[1] = &nv_port_info[type];
Jeff Garzik29da9f62006-09-25 21:56:33 -04001525 probe_ent = ata_pci_init_native_mode(pdev, ppi, ATA_PORT_PRIMARY | ATA_PORT_SECONDARY);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 if (!probe_ent)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001527 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Tejun Heo0d5ff562007-02-01 15:06:36 +09001529 if (!pcim_iomap(pdev, NV_MMIO_BAR, 0))
Tejun Heo24dc5f32007-01-20 16:00:28 +09001530 return -EIO;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001531 probe_ent->iomap = pcim_iomap_table(pdev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001532
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001533 probe_ent->private_data = hpriv;
1534 hpriv->type = type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535
Tejun Heo0d5ff562007-02-01 15:06:36 +09001536 base = probe_ent->iomap[NV_MMIO_BAR];
Jeff Garzik02cbd922006-03-22 23:59:46 -05001537 probe_ent->port[0].scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
1538 probe_ent->port[1].scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
1539
Tejun Heoada364e2006-06-17 15:49:56 +09001540 /* enable SATA space for CK804 */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001541 if (type >= CK804) {
Tejun Heoada364e2006-06-17 15:49:56 +09001542 u8 regval;
1543
1544 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1545 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1546 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1547 }
1548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 pci_set_master(pdev);
1550
Robert Hancockfbbb2622006-10-27 19:08:41 -07001551 if (type == ADMA) {
1552 rc = nv_adma_host_init(probe_ent);
1553 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001554 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001555 }
1556
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 rc = ata_device_add(probe_ent);
1558 if (rc != NV_PORTS)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001559 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
Tejun Heo24dc5f32007-01-20 16:00:28 +09001561 devm_kfree(&pdev->dev, probe_ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563}
1564
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001565static void nv_remove_one (struct pci_dev *pdev)
1566{
1567 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1568 struct nv_host_priv *hpriv = host->private_data;
1569
1570 ata_pci_remove_one(pdev);
1571 kfree(hpriv);
1572}
1573
1574static int nv_pci_device_resume(struct pci_dev *pdev)
1575{
1576 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1577 struct nv_host_priv *hpriv = host->private_data;
1578
1579 ata_pci_device_do_resume(pdev);
1580
1581 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1582 if(hpriv->type >= CK804) {
1583 u8 regval;
1584
1585 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1586 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1587 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1588 }
1589 if(hpriv->type == ADMA) {
1590 u32 tmp32;
1591 struct nv_adma_port_priv *pp;
1592 /* enable/disable ADMA on the ports appropriately */
1593 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1594
1595 pp = host->ports[0]->private_data;
1596 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1597 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1598 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1599 else
1600 tmp32 |= (NV_MCP_SATA_CFG_20_PORT0_EN |
1601 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1602 pp = host->ports[1]->private_data;
1603 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1604 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN |
1605 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1606 else
1607 tmp32 |= (NV_MCP_SATA_CFG_20_PORT1_EN |
1608 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1609
1610 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1611 }
1612 }
1613
1614 ata_host_resume(host);
1615
1616 return 0;
1617}
1618
Jeff Garzikcca39742006-08-24 03:19:22 -04001619static void nv_ck804_host_stop(struct ata_host *host)
Tejun Heoada364e2006-06-17 15:49:56 +09001620{
Jeff Garzikcca39742006-08-24 03:19:22 -04001621 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heoada364e2006-06-17 15:49:56 +09001622 u8 regval;
1623
1624 /* disable SATA space for CK804 */
1625 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1626 regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1627 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
Tejun Heoada364e2006-06-17 15:49:56 +09001628}
1629
Robert Hancockfbbb2622006-10-27 19:08:41 -07001630static void nv_adma_host_stop(struct ata_host *host)
1631{
1632 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001633 u32 tmp32;
1634
Robert Hancockfbbb2622006-10-27 19:08:41 -07001635 /* disable ADMA on the ports */
1636 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1637 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1638 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1639 NV_MCP_SATA_CFG_20_PORT1_EN |
1640 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1641
1642 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1643
1644 nv_ck804_host_stop(host);
1645}
1646
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647static int __init nv_init(void)
1648{
Pavel Roskinb7887192006-08-10 18:13:18 +09001649 return pci_register_driver(&nv_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650}
1651
1652static void __exit nv_exit(void)
1653{
1654 pci_unregister_driver(&nv_pci_driver);
1655}
1656
1657module_init(nv_init);
1658module_exit(nv_exit);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001659module_param_named(adma, adma_enabled, bool, 0444);
1660MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: true)");