blob: a8ba80088e3f9a7b217cb329f4c1799c7912fc49 [file] [log] [blame]
Sascha Hauerc84e3582015-06-24 08:17:04 +02001/*
2 * Copyright (c) 2015 Pengutronix, Sascha Hauer <kernel@pengutronix.de>
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13#include <linux/clk.h>
Paul Gortmakere50be5c2015-09-04 19:33:54 -040014#include <linux/init.h>
James Liao6078c652016-10-20 16:56:35 +080015#include <linux/io.h>
16#include <linux/mfd/syscon.h>
Sascha Hauerc84e3582015-06-24 08:17:04 +020017#include <linux/of_device.h>
18#include <linux/platform_device.h>
19#include <linux/pm_domain.h>
Sascha Hauer4688f382015-11-30 11:41:40 +010020#include <linux/regulator/consumer.h>
James Liao6078c652016-10-20 16:56:35 +080021#include <linux/soc/mediatek/infracfg.h>
22
Shunli Wang112ef182016-10-20 16:56:38 +080023#include <dt-bindings/power/mt2701-power.h>
Sascha Hauerc84e3582015-06-24 08:17:04 +020024#include <dt-bindings/power/mt8173-power.h>
25
26#define SPM_VDE_PWR_CON 0x0210
27#define SPM_MFG_PWR_CON 0x0214
28#define SPM_VEN_PWR_CON 0x0230
29#define SPM_ISP_PWR_CON 0x0238
30#define SPM_DIS_PWR_CON 0x023c
Shunli Wang112ef182016-10-20 16:56:38 +080031#define SPM_CONN_PWR_CON 0x0280
Sascha Hauerc84e3582015-06-24 08:17:04 +020032#define SPM_VEN2_PWR_CON 0x0298
Shunli Wang112ef182016-10-20 16:56:38 +080033#define SPM_AUDIO_PWR_CON 0x029c /* MT8173 */
34#define SPM_BDP_PWR_CON 0x029c /* MT2701 */
35#define SPM_ETH_PWR_CON 0x02a0
36#define SPM_HIF_PWR_CON 0x02a4
37#define SPM_IFR_MSC_PWR_CON 0x02a8
Sascha Hauerc84e3582015-06-24 08:17:04 +020038#define SPM_MFG_2D_PWR_CON 0x02c0
39#define SPM_MFG_ASYNC_PWR_CON 0x02c4
40#define SPM_USB_PWR_CON 0x02cc
James Liao6078c652016-10-20 16:56:35 +080041
Sascha Hauerc84e3582015-06-24 08:17:04 +020042#define SPM_PWR_STATUS 0x060c
43#define SPM_PWR_STATUS_2ND 0x0610
44
45#define PWR_RST_B_BIT BIT(0)
46#define PWR_ISO_BIT BIT(1)
47#define PWR_ON_BIT BIT(2)
48#define PWR_ON_2ND_BIT BIT(3)
49#define PWR_CLK_DIS_BIT BIT(4)
50
Shunli Wang112ef182016-10-20 16:56:38 +080051#define PWR_STATUS_CONN BIT(1)
Sascha Hauerc84e3582015-06-24 08:17:04 +020052#define PWR_STATUS_DISP BIT(3)
53#define PWR_STATUS_MFG BIT(4)
54#define PWR_STATUS_ISP BIT(5)
55#define PWR_STATUS_VDEC BIT(7)
Shunli Wang112ef182016-10-20 16:56:38 +080056#define PWR_STATUS_BDP BIT(14)
57#define PWR_STATUS_ETH BIT(15)
58#define PWR_STATUS_HIF BIT(16)
59#define PWR_STATUS_IFR_MSC BIT(17)
Sascha Hauerc84e3582015-06-24 08:17:04 +020060#define PWR_STATUS_VENC_LT BIT(20)
61#define PWR_STATUS_VENC BIT(21)
62#define PWR_STATUS_MFG_2D BIT(22)
63#define PWR_STATUS_MFG_ASYNC BIT(23)
64#define PWR_STATUS_AUDIO BIT(24)
65#define PWR_STATUS_USB BIT(25)
66
67enum clk_id {
James Liao6078c652016-10-20 16:56:35 +080068 CLK_NONE,
69 CLK_MM,
70 CLK_MFG,
71 CLK_VENC,
72 CLK_VENC_LT,
Shunli Wang112ef182016-10-20 16:56:38 +080073 CLK_ETHIF,
Mars Chenga3acbbf2017-04-08 09:20:32 +080074 CLK_VDEC,
James Liao6078c652016-10-20 16:56:35 +080075 CLK_MAX,
76};
77
78static const char * const clk_names[] = {
79 NULL,
80 "mm",
81 "mfg",
82 "venc",
83 "venc_lt",
Shunli Wang112ef182016-10-20 16:56:38 +080084 "ethif",
Mars Chenga3acbbf2017-04-08 09:20:32 +080085 "vdec",
James Liao6078c652016-10-20 16:56:35 +080086 NULL,
Sascha Hauerc84e3582015-06-24 08:17:04 +020087};
88
James Liao41b3e0f2015-10-07 17:14:40 +080089#define MAX_CLKS 2
90
Sascha Hauerc84e3582015-06-24 08:17:04 +020091struct scp_domain_data {
92 const char *name;
93 u32 sta_mask;
94 int ctl_offs;
95 u32 sram_pdn_bits;
96 u32 sram_pdn_ack_bits;
97 u32 bus_prot_mask;
James Liao41b3e0f2015-10-07 17:14:40 +080098 enum clk_id clk_id[MAX_CLKS];
Eddie Huang47e90152015-08-26 15:14:41 +080099 bool active_wakeup;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200100};
101
Sascha Hauerc84e3582015-06-24 08:17:04 +0200102struct scp;
103
104struct scp_domain {
105 struct generic_pm_domain genpd;
106 struct scp *scp;
James Liao41b3e0f2015-10-07 17:14:40 +0800107 struct clk *clk[MAX_CLKS];
Matthias Bruggerbe295232015-12-30 09:30:40 +0100108 const struct scp_domain_data *data;
Sascha Hauer4688f382015-11-30 11:41:40 +0100109 struct regulator *supply;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200110};
111
Mars Chengf1be4c42017-04-08 09:20:31 +0800112struct scp_ctrl_reg {
113 int pwr_sta_offs;
114 int pwr_sta2nd_offs;
115};
116
Sascha Hauerc84e3582015-06-24 08:17:04 +0200117struct scp {
James Liao6078c652016-10-20 16:56:35 +0800118 struct scp_domain *domains;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200119 struct genpd_onecell_data pd_data;
120 struct device *dev;
121 void __iomem *base;
122 struct regmap *infracfg;
Mars Chengf1be4c42017-04-08 09:20:31 +0800123 struct scp_ctrl_reg ctrl_reg;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200124};
125
126static int scpsys_domain_is_on(struct scp_domain *scpd)
127{
128 struct scp *scp = scpd->scp;
129
Mars Chengf1be4c42017-04-08 09:20:31 +0800130 u32 status = readl(scp->base + scp->ctrl_reg.pwr_sta_offs) &
131 scpd->data->sta_mask;
132 u32 status2 = readl(scp->base + scp->ctrl_reg.pwr_sta2nd_offs) &
133 scpd->data->sta_mask;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200134
135 /*
136 * A domain is on when both status bits are set. If only one is set
137 * return an error. This happens while powering up a domain
138 */
139
140 if (status && status2)
141 return true;
142 if (!status && !status2)
143 return false;
144
145 return -EINVAL;
146}
147
148static int scpsys_power_on(struct generic_pm_domain *genpd)
149{
150 struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
151 struct scp *scp = scpd->scp;
152 unsigned long timeout;
153 bool expired;
Matthias Bruggerbe295232015-12-30 09:30:40 +0100154 void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
155 u32 sram_pdn_ack = scpd->data->sram_pdn_ack_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200156 u32 val;
157 int ret;
James Liao41b3e0f2015-10-07 17:14:40 +0800158 int i;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200159
Sascha Hauer4688f382015-11-30 11:41:40 +0100160 if (scpd->supply) {
161 ret = regulator_enable(scpd->supply);
162 if (ret)
163 return ret;
164 }
165
James Liao41b3e0f2015-10-07 17:14:40 +0800166 for (i = 0; i < MAX_CLKS && scpd->clk[i]; i++) {
167 ret = clk_prepare_enable(scpd->clk[i]);
168 if (ret) {
169 for (--i; i >= 0; i--)
170 clk_disable_unprepare(scpd->clk[i]);
171
Sascha Hauerc84e3582015-06-24 08:17:04 +0200172 goto err_clk;
James Liao41b3e0f2015-10-07 17:14:40 +0800173 }
Sascha Hauerc84e3582015-06-24 08:17:04 +0200174 }
175
176 val = readl(ctl_addr);
177 val |= PWR_ON_BIT;
178 writel(val, ctl_addr);
179 val |= PWR_ON_2ND_BIT;
180 writel(val, ctl_addr);
181
182 /* wait until PWR_ACK = 1 */
183 timeout = jiffies + HZ;
184 expired = false;
185 while (1) {
186 ret = scpsys_domain_is_on(scpd);
187 if (ret > 0)
188 break;
189
190 if (expired) {
191 ret = -ETIMEDOUT;
192 goto err_pwr_ack;
193 }
194
195 cpu_relax();
196
197 if (time_after(jiffies, timeout))
198 expired = true;
199 }
200
201 val &= ~PWR_CLK_DIS_BIT;
202 writel(val, ctl_addr);
203
204 val &= ~PWR_ISO_BIT;
205 writel(val, ctl_addr);
206
207 val |= PWR_RST_B_BIT;
208 writel(val, ctl_addr);
209
Matthias Bruggerbe295232015-12-30 09:30:40 +0100210 val &= ~scpd->data->sram_pdn_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200211 writel(val, ctl_addr);
212
213 /* wait until SRAM_PDN_ACK all 0 */
214 timeout = jiffies + HZ;
215 expired = false;
216 while (sram_pdn_ack && (readl(ctl_addr) & sram_pdn_ack)) {
217
218 if (expired) {
219 ret = -ETIMEDOUT;
220 goto err_pwr_ack;
221 }
222
223 cpu_relax();
224
225 if (time_after(jiffies, timeout))
226 expired = true;
227 }
228
Matthias Bruggerbe295232015-12-30 09:30:40 +0100229 if (scpd->data->bus_prot_mask) {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200230 ret = mtk_infracfg_clear_bus_protection(scp->infracfg,
Matthias Bruggerbe295232015-12-30 09:30:40 +0100231 scpd->data->bus_prot_mask);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200232 if (ret)
233 goto err_pwr_ack;
234 }
235
236 return 0;
237
238err_pwr_ack:
James Liao41b3e0f2015-10-07 17:14:40 +0800239 for (i = MAX_CLKS - 1; i >= 0; i--) {
240 if (scpd->clk[i])
241 clk_disable_unprepare(scpd->clk[i]);
242 }
Sascha Hauerc84e3582015-06-24 08:17:04 +0200243err_clk:
Sascha Hauer4688f382015-11-30 11:41:40 +0100244 if (scpd->supply)
245 regulator_disable(scpd->supply);
246
Sascha Hauerc84e3582015-06-24 08:17:04 +0200247 dev_err(scp->dev, "Failed to power on domain %s\n", genpd->name);
248
249 return ret;
250}
251
252static int scpsys_power_off(struct generic_pm_domain *genpd)
253{
254 struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
255 struct scp *scp = scpd->scp;
256 unsigned long timeout;
257 bool expired;
Matthias Bruggerbe295232015-12-30 09:30:40 +0100258 void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
259 u32 pdn_ack = scpd->data->sram_pdn_ack_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200260 u32 val;
261 int ret;
James Liao41b3e0f2015-10-07 17:14:40 +0800262 int i;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200263
Matthias Bruggerbe295232015-12-30 09:30:40 +0100264 if (scpd->data->bus_prot_mask) {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200265 ret = mtk_infracfg_set_bus_protection(scp->infracfg,
Matthias Bruggerbe295232015-12-30 09:30:40 +0100266 scpd->data->bus_prot_mask);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200267 if (ret)
268 goto out;
269 }
270
271 val = readl(ctl_addr);
Matthias Bruggerbe295232015-12-30 09:30:40 +0100272 val |= scpd->data->sram_pdn_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200273 writel(val, ctl_addr);
274
275 /* wait until SRAM_PDN_ACK all 1 */
276 timeout = jiffies + HZ;
277 expired = false;
278 while (pdn_ack && (readl(ctl_addr) & pdn_ack) != pdn_ack) {
279 if (expired) {
280 ret = -ETIMEDOUT;
281 goto out;
282 }
283
284 cpu_relax();
285
286 if (time_after(jiffies, timeout))
287 expired = true;
288 }
289
290 val |= PWR_ISO_BIT;
291 writel(val, ctl_addr);
292
293 val &= ~PWR_RST_B_BIT;
294 writel(val, ctl_addr);
295
296 val |= PWR_CLK_DIS_BIT;
297 writel(val, ctl_addr);
298
299 val &= ~PWR_ON_BIT;
300 writel(val, ctl_addr);
301
302 val &= ~PWR_ON_2ND_BIT;
303 writel(val, ctl_addr);
304
305 /* wait until PWR_ACK = 0 */
306 timeout = jiffies + HZ;
307 expired = false;
308 while (1) {
309 ret = scpsys_domain_is_on(scpd);
310 if (ret == 0)
311 break;
312
313 if (expired) {
314 ret = -ETIMEDOUT;
315 goto out;
316 }
317
318 cpu_relax();
319
320 if (time_after(jiffies, timeout))
321 expired = true;
322 }
323
James Liao41b3e0f2015-10-07 17:14:40 +0800324 for (i = 0; i < MAX_CLKS && scpd->clk[i]; i++)
325 clk_disable_unprepare(scpd->clk[i]);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200326
Sascha Hauer4688f382015-11-30 11:41:40 +0100327 if (scpd->supply)
328 regulator_disable(scpd->supply);
329
Sascha Hauerc84e3582015-06-24 08:17:04 +0200330 return 0;
331
332out:
333 dev_err(scp->dev, "Failed to power off domain %s\n", genpd->name);
334
335 return ret;
336}
337
Eddie Huang47e90152015-08-26 15:14:41 +0800338static bool scpsys_active_wakeup(struct device *dev)
339{
340 struct generic_pm_domain *genpd;
341 struct scp_domain *scpd;
342
343 genpd = pd_to_genpd(dev->pm_domain);
344 scpd = container_of(genpd, struct scp_domain, genpd);
345
Matthias Bruggerbe295232015-12-30 09:30:40 +0100346 return scpd->data->active_wakeup;
Eddie Huang47e90152015-08-26 15:14:41 +0800347}
348
James Liao6078c652016-10-20 16:56:35 +0800349static void init_clks(struct platform_device *pdev, struct clk **clk)
350{
351 int i;
352
353 for (i = CLK_NONE + 1; i < CLK_MAX; i++)
354 clk[i] = devm_clk_get(&pdev->dev, clk_names[i]);
355}
356
357static struct scp *init_scp(struct platform_device *pdev,
Mars Chengf1be4c42017-04-08 09:20:31 +0800358 const struct scp_domain_data *scp_domain_data, int num,
359 struct scp_ctrl_reg *scp_ctrl_reg)
Sascha Hauerc84e3582015-06-24 08:17:04 +0200360{
361 struct genpd_onecell_data *pd_data;
362 struct resource *res;
James Liao6078c652016-10-20 16:56:35 +0800363 int i, j;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200364 struct scp *scp;
James Liao6078c652016-10-20 16:56:35 +0800365 struct clk *clk[CLK_MAX];
Sascha Hauerc84e3582015-06-24 08:17:04 +0200366
367 scp = devm_kzalloc(&pdev->dev, sizeof(*scp), GFP_KERNEL);
368 if (!scp)
James Liao6078c652016-10-20 16:56:35 +0800369 return ERR_PTR(-ENOMEM);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200370
Mars Chengf1be4c42017-04-08 09:20:31 +0800371 scp->ctrl_reg.pwr_sta_offs = scp_ctrl_reg->pwr_sta_offs;
372 scp->ctrl_reg.pwr_sta2nd_offs = scp_ctrl_reg->pwr_sta2nd_offs;
373
Sascha Hauerc84e3582015-06-24 08:17:04 +0200374 scp->dev = &pdev->dev;
375
376 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
377 scp->base = devm_ioremap_resource(&pdev->dev, res);
378 if (IS_ERR(scp->base))
James Liao6078c652016-10-20 16:56:35 +0800379 return ERR_CAST(scp->base);
380
381 scp->domains = devm_kzalloc(&pdev->dev,
382 sizeof(*scp->domains) * num, GFP_KERNEL);
383 if (!scp->domains)
384 return ERR_PTR(-ENOMEM);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200385
386 pd_data = &scp->pd_data;
387
388 pd_data->domains = devm_kzalloc(&pdev->dev,
James Liao6078c652016-10-20 16:56:35 +0800389 sizeof(*pd_data->domains) * num, GFP_KERNEL);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200390 if (!pd_data->domains)
James Liao6078c652016-10-20 16:56:35 +0800391 return ERR_PTR(-ENOMEM);
James Liao41b3e0f2015-10-07 17:14:40 +0800392
Sascha Hauerc84e3582015-06-24 08:17:04 +0200393 scp->infracfg = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
394 "infracfg");
395 if (IS_ERR(scp->infracfg)) {
396 dev_err(&pdev->dev, "Cannot find infracfg controller: %ld\n",
397 PTR_ERR(scp->infracfg));
James Liao6078c652016-10-20 16:56:35 +0800398 return ERR_CAST(scp->infracfg);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200399 }
400
James Liao6078c652016-10-20 16:56:35 +0800401 for (i = 0; i < num; i++) {
Sascha Hauer4688f382015-11-30 11:41:40 +0100402 struct scp_domain *scpd = &scp->domains[i];
403 const struct scp_domain_data *data = &scp_domain_data[i];
404
405 scpd->supply = devm_regulator_get_optional(&pdev->dev, data->name);
406 if (IS_ERR(scpd->supply)) {
407 if (PTR_ERR(scpd->supply) == -ENODEV)
408 scpd->supply = NULL;
409 else
James Liao6078c652016-10-20 16:56:35 +0800410 return ERR_CAST(scpd->supply);
Sascha Hauer4688f382015-11-30 11:41:40 +0100411 }
412 }
413
James Liao6078c652016-10-20 16:56:35 +0800414 pd_data->num_domains = num;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200415
James Liao6078c652016-10-20 16:56:35 +0800416 init_clks(pdev, clk);
417
418 for (i = 0; i < num; i++) {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200419 struct scp_domain *scpd = &scp->domains[i];
420 struct generic_pm_domain *genpd = &scpd->genpd;
421 const struct scp_domain_data *data = &scp_domain_data[i];
422
423 pd_data->domains[i] = genpd;
424 scpd->scp = scp;
425
Matthias Bruggerbe295232015-12-30 09:30:40 +0100426 scpd->data = data;
James Liao6078c652016-10-20 16:56:35 +0800427
428 for (j = 0; j < MAX_CLKS && data->clk_id[j]; j++) {
429 struct clk *c = clk[data->clk_id[j]];
430
431 if (IS_ERR(c)) {
432 dev_err(&pdev->dev, "%s: clk unavailable\n",
433 data->name);
434 return ERR_CAST(c);
435 }
436
437 scpd->clk[j] = c;
438 }
Sascha Hauerc84e3582015-06-24 08:17:04 +0200439
440 genpd->name = data->name;
441 genpd->power_off = scpsys_power_off;
442 genpd->power_on = scpsys_power_on;
Eddie Huang47e90152015-08-26 15:14:41 +0800443 genpd->dev_ops.active_wakeup = scpsys_active_wakeup;
James Liao6078c652016-10-20 16:56:35 +0800444 }
445
446 return scp;
447}
448
449static void mtk_register_power_domains(struct platform_device *pdev,
450 struct scp *scp, int num)
451{
452 struct genpd_onecell_data *pd_data;
453 int i, ret;
454
455 for (i = 0; i < num; i++) {
456 struct scp_domain *scpd = &scp->domains[i];
457 struct generic_pm_domain *genpd = &scpd->genpd;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200458
459 /*
James Liaod9c9f3b2016-04-12 16:34:30 +0800460 * Initially turn on all domains to make the domains usable
461 * with !CONFIG_PM and to get the hardware in sync with the
462 * software. The unused domains will be switched off during
463 * late_init time.
Sascha Hauerc84e3582015-06-24 08:17:04 +0200464 */
James Liaod9c9f3b2016-04-12 16:34:30 +0800465 genpd->power_on(genpd);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200466
James Liaod9c9f3b2016-04-12 16:34:30 +0800467 pm_genpd_init(genpd, NULL, false);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200468 }
469
470 /*
471 * We are not allowed to fail here since there is no way to unregister
472 * a power domain. Once registered above we have to keep the domains
473 * valid.
474 */
475
James Liao6078c652016-10-20 16:56:35 +0800476 pd_data = &scp->pd_data;
477
478 ret = of_genpd_add_provider_onecell(pdev->dev.of_node, pd_data);
479 if (ret)
480 dev_err(&pdev->dev, "Failed to add OF provider: %d\n", ret);
481}
482
483/*
Shunli Wang112ef182016-10-20 16:56:38 +0800484 * MT2701 power domain support
485 */
486
487static const struct scp_domain_data scp_domain_data_mt2701[] = {
488 [MT2701_POWER_DOMAIN_CONN] = {
489 .name = "conn",
490 .sta_mask = PWR_STATUS_CONN,
491 .ctl_offs = SPM_CONN_PWR_CON,
492 .bus_prot_mask = 0x0104,
493 .clk_id = {CLK_NONE},
494 .active_wakeup = true,
495 },
496 [MT2701_POWER_DOMAIN_DISP] = {
497 .name = "disp",
498 .sta_mask = PWR_STATUS_DISP,
499 .ctl_offs = SPM_DIS_PWR_CON,
500 .sram_pdn_bits = GENMASK(11, 8),
501 .clk_id = {CLK_MM},
502 .bus_prot_mask = 0x0002,
503 .active_wakeup = true,
504 },
505 [MT2701_POWER_DOMAIN_MFG] = {
506 .name = "mfg",
507 .sta_mask = PWR_STATUS_MFG,
508 .ctl_offs = SPM_MFG_PWR_CON,
509 .sram_pdn_bits = GENMASK(11, 8),
510 .sram_pdn_ack_bits = GENMASK(12, 12),
511 .clk_id = {CLK_MFG},
512 .active_wakeup = true,
513 },
514 [MT2701_POWER_DOMAIN_VDEC] = {
515 .name = "vdec",
516 .sta_mask = PWR_STATUS_VDEC,
517 .ctl_offs = SPM_VDE_PWR_CON,
518 .sram_pdn_bits = GENMASK(11, 8),
519 .sram_pdn_ack_bits = GENMASK(12, 12),
520 .clk_id = {CLK_MM},
521 .active_wakeup = true,
522 },
523 [MT2701_POWER_DOMAIN_ISP] = {
524 .name = "isp",
525 .sta_mask = PWR_STATUS_ISP,
526 .ctl_offs = SPM_ISP_PWR_CON,
527 .sram_pdn_bits = GENMASK(11, 8),
528 .sram_pdn_ack_bits = GENMASK(13, 12),
529 .clk_id = {CLK_MM},
530 .active_wakeup = true,
531 },
532 [MT2701_POWER_DOMAIN_BDP] = {
533 .name = "bdp",
534 .sta_mask = PWR_STATUS_BDP,
535 .ctl_offs = SPM_BDP_PWR_CON,
536 .sram_pdn_bits = GENMASK(11, 8),
537 .clk_id = {CLK_NONE},
538 .active_wakeup = true,
539 },
540 [MT2701_POWER_DOMAIN_ETH] = {
541 .name = "eth",
542 .sta_mask = PWR_STATUS_ETH,
543 .ctl_offs = SPM_ETH_PWR_CON,
544 .sram_pdn_bits = GENMASK(11, 8),
545 .sram_pdn_ack_bits = GENMASK(15, 12),
546 .clk_id = {CLK_ETHIF},
547 .active_wakeup = true,
548 },
549 [MT2701_POWER_DOMAIN_HIF] = {
550 .name = "hif",
551 .sta_mask = PWR_STATUS_HIF,
552 .ctl_offs = SPM_HIF_PWR_CON,
553 .sram_pdn_bits = GENMASK(11, 8),
554 .sram_pdn_ack_bits = GENMASK(15, 12),
555 .clk_id = {CLK_ETHIF},
556 .active_wakeup = true,
557 },
558 [MT2701_POWER_DOMAIN_IFR_MSC] = {
559 .name = "ifr_msc",
560 .sta_mask = PWR_STATUS_IFR_MSC,
561 .ctl_offs = SPM_IFR_MSC_PWR_CON,
562 .clk_id = {CLK_NONE},
563 .active_wakeup = true,
564 },
565};
566
567#define NUM_DOMAINS_MT2701 ARRAY_SIZE(scp_domain_data_mt2701)
568
569static int __init scpsys_probe_mt2701(struct platform_device *pdev)
570{
571 struct scp *scp;
Mars Chengf1be4c42017-04-08 09:20:31 +0800572 struct scp_ctrl_reg scp_reg;
Shunli Wang112ef182016-10-20 16:56:38 +0800573
Mars Chengf1be4c42017-04-08 09:20:31 +0800574 scp_reg.pwr_sta_offs = SPM_PWR_STATUS;
575 scp_reg.pwr_sta2nd_offs = SPM_PWR_STATUS_2ND;
576
577 scp = init_scp(pdev, scp_domain_data_mt2701, NUM_DOMAINS_MT2701,
578 &scp_reg);
Shunli Wang112ef182016-10-20 16:56:38 +0800579 if (IS_ERR(scp))
580 return PTR_ERR(scp);
581
582 mtk_register_power_domains(pdev, scp, NUM_DOMAINS_MT2701);
583
584 return 0;
585}
586
587/*
James Liao6078c652016-10-20 16:56:35 +0800588 * MT8173 power domain support
589 */
590
591static const struct scp_domain_data scp_domain_data_mt8173[] = {
592 [MT8173_POWER_DOMAIN_VDEC] = {
593 .name = "vdec",
594 .sta_mask = PWR_STATUS_VDEC,
595 .ctl_offs = SPM_VDE_PWR_CON,
596 .sram_pdn_bits = GENMASK(11, 8),
597 .sram_pdn_ack_bits = GENMASK(12, 12),
598 .clk_id = {CLK_MM},
599 },
600 [MT8173_POWER_DOMAIN_VENC] = {
601 .name = "venc",
602 .sta_mask = PWR_STATUS_VENC,
603 .ctl_offs = SPM_VEN_PWR_CON,
604 .sram_pdn_bits = GENMASK(11, 8),
605 .sram_pdn_ack_bits = GENMASK(15, 12),
606 .clk_id = {CLK_MM, CLK_VENC},
607 },
608 [MT8173_POWER_DOMAIN_ISP] = {
609 .name = "isp",
610 .sta_mask = PWR_STATUS_ISP,
611 .ctl_offs = SPM_ISP_PWR_CON,
612 .sram_pdn_bits = GENMASK(11, 8),
613 .sram_pdn_ack_bits = GENMASK(13, 12),
614 .clk_id = {CLK_MM},
615 },
616 [MT8173_POWER_DOMAIN_MM] = {
617 .name = "mm",
618 .sta_mask = PWR_STATUS_DISP,
619 .ctl_offs = SPM_DIS_PWR_CON,
620 .sram_pdn_bits = GENMASK(11, 8),
621 .sram_pdn_ack_bits = GENMASK(12, 12),
622 .clk_id = {CLK_MM},
623 .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MM_M0 |
624 MT8173_TOP_AXI_PROT_EN_MM_M1,
625 },
626 [MT8173_POWER_DOMAIN_VENC_LT] = {
627 .name = "venc_lt",
628 .sta_mask = PWR_STATUS_VENC_LT,
629 .ctl_offs = SPM_VEN2_PWR_CON,
630 .sram_pdn_bits = GENMASK(11, 8),
631 .sram_pdn_ack_bits = GENMASK(15, 12),
632 .clk_id = {CLK_MM, CLK_VENC_LT},
633 },
634 [MT8173_POWER_DOMAIN_AUDIO] = {
635 .name = "audio",
636 .sta_mask = PWR_STATUS_AUDIO,
637 .ctl_offs = SPM_AUDIO_PWR_CON,
638 .sram_pdn_bits = GENMASK(11, 8),
639 .sram_pdn_ack_bits = GENMASK(15, 12),
640 .clk_id = {CLK_NONE},
641 },
642 [MT8173_POWER_DOMAIN_USB] = {
643 .name = "usb",
644 .sta_mask = PWR_STATUS_USB,
645 .ctl_offs = SPM_USB_PWR_CON,
646 .sram_pdn_bits = GENMASK(11, 8),
647 .sram_pdn_ack_bits = GENMASK(15, 12),
648 .clk_id = {CLK_NONE},
649 .active_wakeup = true,
650 },
651 [MT8173_POWER_DOMAIN_MFG_ASYNC] = {
652 .name = "mfg_async",
653 .sta_mask = PWR_STATUS_MFG_ASYNC,
654 .ctl_offs = SPM_MFG_ASYNC_PWR_CON,
655 .sram_pdn_bits = GENMASK(11, 8),
656 .sram_pdn_ack_bits = 0,
657 .clk_id = {CLK_MFG},
658 },
659 [MT8173_POWER_DOMAIN_MFG_2D] = {
660 .name = "mfg_2d",
661 .sta_mask = PWR_STATUS_MFG_2D,
662 .ctl_offs = SPM_MFG_2D_PWR_CON,
663 .sram_pdn_bits = GENMASK(11, 8),
664 .sram_pdn_ack_bits = GENMASK(13, 12),
665 .clk_id = {CLK_NONE},
666 },
667 [MT8173_POWER_DOMAIN_MFG] = {
668 .name = "mfg",
669 .sta_mask = PWR_STATUS_MFG,
670 .ctl_offs = SPM_MFG_PWR_CON,
671 .sram_pdn_bits = GENMASK(13, 8),
672 .sram_pdn_ack_bits = GENMASK(21, 16),
673 .clk_id = {CLK_NONE},
674 .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MFG_S |
675 MT8173_TOP_AXI_PROT_EN_MFG_M0 |
676 MT8173_TOP_AXI_PROT_EN_MFG_M1 |
677 MT8173_TOP_AXI_PROT_EN_MFG_SNOOP_OUT,
678 },
679};
680
681#define NUM_DOMAINS_MT8173 ARRAY_SIZE(scp_domain_data_mt8173)
682
683static int __init scpsys_probe_mt8173(struct platform_device *pdev)
684{
685 struct scp *scp;
686 struct genpd_onecell_data *pd_data;
687 int ret;
Mars Chengf1be4c42017-04-08 09:20:31 +0800688 struct scp_ctrl_reg scp_reg;
James Liao6078c652016-10-20 16:56:35 +0800689
Mars Chengf1be4c42017-04-08 09:20:31 +0800690 scp_reg.pwr_sta_offs = SPM_PWR_STATUS;
691 scp_reg.pwr_sta2nd_offs = SPM_PWR_STATUS_2ND;
692
693 scp = init_scp(pdev, scp_domain_data_mt8173, NUM_DOMAINS_MT8173,
694 &scp_reg);
James Liao6078c652016-10-20 16:56:35 +0800695 if (IS_ERR(scp))
696 return PTR_ERR(scp);
697
698 mtk_register_power_domains(pdev, scp, NUM_DOMAINS_MT8173);
699
700 pd_data = &scp->pd_data;
701
Sascha Hauerc84e3582015-06-24 08:17:04 +0200702 ret = pm_genpd_add_subdomain(pd_data->domains[MT8173_POWER_DOMAIN_MFG_ASYNC],
703 pd_data->domains[MT8173_POWER_DOMAIN_MFG_2D]);
704 if (ret && IS_ENABLED(CONFIG_PM))
705 dev_err(&pdev->dev, "Failed to add subdomain: %d\n", ret);
706
707 ret = pm_genpd_add_subdomain(pd_data->domains[MT8173_POWER_DOMAIN_MFG_2D],
708 pd_data->domains[MT8173_POWER_DOMAIN_MFG]);
709 if (ret && IS_ENABLED(CONFIG_PM))
710 dev_err(&pdev->dev, "Failed to add subdomain: %d\n", ret);
711
Sascha Hauerc84e3582015-06-24 08:17:04 +0200712 return 0;
713}
714
James Liao6078c652016-10-20 16:56:35 +0800715/*
716 * scpsys driver init
717 */
718
Sascha Hauerc84e3582015-06-24 08:17:04 +0200719static const struct of_device_id of_scpsys_match_tbl[] = {
720 {
Shunli Wang112ef182016-10-20 16:56:38 +0800721 .compatible = "mediatek,mt2701-scpsys",
722 .data = scpsys_probe_mt2701,
723 }, {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200724 .compatible = "mediatek,mt8173-scpsys",
James Liao6078c652016-10-20 16:56:35 +0800725 .data = scpsys_probe_mt8173,
Sascha Hauerc84e3582015-06-24 08:17:04 +0200726 }, {
727 /* sentinel */
728 }
729};
730
James Liao6078c652016-10-20 16:56:35 +0800731static int scpsys_probe(struct platform_device *pdev)
732{
733 int (*probe)(struct platform_device *);
734 const struct of_device_id *of_id;
735
736 of_id = of_match_node(of_scpsys_match_tbl, pdev->dev.of_node);
737 if (!of_id || !of_id->data)
738 return -EINVAL;
739
740 probe = of_id->data;
741
742 return probe(pdev);
743}
744
Sascha Hauerc84e3582015-06-24 08:17:04 +0200745static struct platform_driver scpsys_drv = {
Matthias Bruggerbe295232015-12-30 09:30:40 +0100746 .probe = scpsys_probe,
Sascha Hauerc84e3582015-06-24 08:17:04 +0200747 .driver = {
748 .name = "mtk-scpsys",
Matthias Bruggerbe295232015-12-30 09:30:40 +0100749 .suppress_bind_attrs = true,
Sascha Hauerc84e3582015-06-24 08:17:04 +0200750 .owner = THIS_MODULE,
751 .of_match_table = of_match_ptr(of_scpsys_match_tbl),
752 },
753};
Matthias Bruggerbe295232015-12-30 09:30:40 +0100754builtin_platform_driver(scpsys_drv);