blob: e420085a57effa34a373b3aeeaca91185f248109 [file] [log] [blame]
Andrew Victor877d7722007-05-11 20:49:56 +01001/*
2 * arch/arm/mach-at91/at91sam9rl.c
3 *
4 * Copyright (C) 2005 SAN People
5 * Copyright (C) 2007 Atmel Corporation
6 *
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive for
9 * more details.
10 */
11
12#include <linux/module.h>
13
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040014#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000015#include <asm/irq.h>
Andrew Victor877d7722007-05-11 20:49:56 +010016#include <asm/mach/arch.h>
17#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010018#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010019#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +080020#include <mach/at91_dbgu.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/at91sam9rl.h>
22#include <mach/at91_pmc.h>
23#include <mach/at91_rstc.h>
Andrew Victor877d7722007-05-11 20:49:56 +010024
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080025#include "soc.h"
Andrew Victor877d7722007-05-11 20:49:56 +010026#include "generic.h"
27#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080028#include "sam9_smc.h"
Andrew Victor877d7722007-05-11 20:49:56 +010029
Andrew Victor877d7722007-05-11 20:49:56 +010030/* --------------------------------------------------------------------
31 * Clocks
32 * -------------------------------------------------------------------- */
33
34/*
35 * The peripheral clocks.
36 */
37static struct clk pioA_clk = {
38 .name = "pioA_clk",
39 .pmc_mask = 1 << AT91SAM9RL_ID_PIOA,
40 .type = CLK_TYPE_PERIPHERAL,
41};
42static struct clk pioB_clk = {
43 .name = "pioB_clk",
44 .pmc_mask = 1 << AT91SAM9RL_ID_PIOB,
45 .type = CLK_TYPE_PERIPHERAL,
46};
47static struct clk pioC_clk = {
48 .name = "pioC_clk",
49 .pmc_mask = 1 << AT91SAM9RL_ID_PIOC,
50 .type = CLK_TYPE_PERIPHERAL,
51};
52static struct clk pioD_clk = {
53 .name = "pioD_clk",
54 .pmc_mask = 1 << AT91SAM9RL_ID_PIOD,
55 .type = CLK_TYPE_PERIPHERAL,
56};
57static struct clk usart0_clk = {
58 .name = "usart0_clk",
59 .pmc_mask = 1 << AT91SAM9RL_ID_US0,
60 .type = CLK_TYPE_PERIPHERAL,
61};
62static struct clk usart1_clk = {
63 .name = "usart1_clk",
64 .pmc_mask = 1 << AT91SAM9RL_ID_US1,
65 .type = CLK_TYPE_PERIPHERAL,
66};
67static struct clk usart2_clk = {
68 .name = "usart2_clk",
69 .pmc_mask = 1 << AT91SAM9RL_ID_US2,
70 .type = CLK_TYPE_PERIPHERAL,
71};
72static struct clk usart3_clk = {
73 .name = "usart3_clk",
74 .pmc_mask = 1 << AT91SAM9RL_ID_US3,
75 .type = CLK_TYPE_PERIPHERAL,
76};
77static struct clk mmc_clk = {
78 .name = "mci_clk",
79 .pmc_mask = 1 << AT91SAM9RL_ID_MCI,
80 .type = CLK_TYPE_PERIPHERAL,
81};
82static struct clk twi0_clk = {
83 .name = "twi0_clk",
84 .pmc_mask = 1 << AT91SAM9RL_ID_TWI0,
85 .type = CLK_TYPE_PERIPHERAL,
86};
87static struct clk twi1_clk = {
88 .name = "twi1_clk",
89 .pmc_mask = 1 << AT91SAM9RL_ID_TWI1,
90 .type = CLK_TYPE_PERIPHERAL,
91};
92static struct clk spi_clk = {
93 .name = "spi_clk",
94 .pmc_mask = 1 << AT91SAM9RL_ID_SPI,
95 .type = CLK_TYPE_PERIPHERAL,
96};
97static struct clk ssc0_clk = {
98 .name = "ssc0_clk",
99 .pmc_mask = 1 << AT91SAM9RL_ID_SSC0,
100 .type = CLK_TYPE_PERIPHERAL,
101};
102static struct clk ssc1_clk = {
103 .name = "ssc1_clk",
104 .pmc_mask = 1 << AT91SAM9RL_ID_SSC1,
105 .type = CLK_TYPE_PERIPHERAL,
106};
107static struct clk tc0_clk = {
108 .name = "tc0_clk",
109 .pmc_mask = 1 << AT91SAM9RL_ID_TC0,
110 .type = CLK_TYPE_PERIPHERAL,
111};
112static struct clk tc1_clk = {
113 .name = "tc1_clk",
114 .pmc_mask = 1 << AT91SAM9RL_ID_TC1,
115 .type = CLK_TYPE_PERIPHERAL,
116};
117static struct clk tc2_clk = {
118 .name = "tc2_clk",
119 .pmc_mask = 1 << AT91SAM9RL_ID_TC2,
120 .type = CLK_TYPE_PERIPHERAL,
121};
Andrew Victorbb1ad682008-09-18 19:42:37 +0100122static struct clk pwm_clk = {
123 .name = "pwm_clk",
Andrew Victor877d7722007-05-11 20:49:56 +0100124 .pmc_mask = 1 << AT91SAM9RL_ID_PWMC,
125 .type = CLK_TYPE_PERIPHERAL,
126};
127static struct clk tsc_clk = {
128 .name = "tsc_clk",
129 .pmc_mask = 1 << AT91SAM9RL_ID_TSC,
130 .type = CLK_TYPE_PERIPHERAL,
131};
132static struct clk dma_clk = {
133 .name = "dma_clk",
134 .pmc_mask = 1 << AT91SAM9RL_ID_DMA,
135 .type = CLK_TYPE_PERIPHERAL,
136};
137static struct clk udphs_clk = {
138 .name = "udphs_clk",
139 .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS,
140 .type = CLK_TYPE_PERIPHERAL,
141};
142static struct clk lcdc_clk = {
143 .name = "lcdc_clk",
144 .pmc_mask = 1 << AT91SAM9RL_ID_LCDC,
145 .type = CLK_TYPE_PERIPHERAL,
146};
147static struct clk ac97_clk = {
148 .name = "ac97_clk",
149 .pmc_mask = 1 << AT91SAM9RL_ID_AC97C,
150 .type = CLK_TYPE_PERIPHERAL,
151};
152
153static struct clk *periph_clocks[] __initdata = {
154 &pioA_clk,
155 &pioB_clk,
156 &pioC_clk,
157 &pioD_clk,
158 &usart0_clk,
159 &usart1_clk,
160 &usart2_clk,
161 &usart3_clk,
162 &mmc_clk,
163 &twi0_clk,
164 &twi1_clk,
165 &spi_clk,
166 &ssc0_clk,
167 &ssc1_clk,
168 &tc0_clk,
169 &tc1_clk,
170 &tc2_clk,
Andrew Victorbb1ad682008-09-18 19:42:37 +0100171 &pwm_clk,
Andrew Victor877d7722007-05-11 20:49:56 +0100172 &tsc_clk,
173 &dma_clk,
174 &udphs_clk,
175 &lcdc_clk,
176 &ac97_clk,
177 // irq0
178};
179
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100180static struct clk_lookup periph_clocks_lookups[] = {
Jean-Christophe PLAGNIOL-VILLARD9d871592011-06-21 14:24:33 +0800181 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
182 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100183 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
184 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
185 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
186 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
187 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800188 CLKDEV_CON_ID("pioA", &pioA_clk),
189 CLKDEV_CON_ID("pioB", &pioB_clk),
190 CLKDEV_CON_ID("pioC", &pioC_clk),
191 CLKDEV_CON_ID("pioD", &pioD_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100192};
193
194static struct clk_lookup usart_clocks_lookups[] = {
195 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
196 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
197 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
198 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
199 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
200};
201
Andrew Victor877d7722007-05-11 20:49:56 +0100202/*
203 * The two programmable clocks.
204 * You must configure pin multiplexing to bring these signals out.
205 */
206static struct clk pck0 = {
207 .name = "pck0",
208 .pmc_mask = AT91_PMC_PCK0,
209 .type = CLK_TYPE_PROGRAMMABLE,
210 .id = 0,
211};
212static struct clk pck1 = {
213 .name = "pck1",
214 .pmc_mask = AT91_PMC_PCK1,
215 .type = CLK_TYPE_PROGRAMMABLE,
216 .id = 1,
217};
218
219static void __init at91sam9rl_register_clocks(void)
220{
221 int i;
222
223 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
224 clk_register(periph_clocks[i]);
225
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100226 clkdev_add_table(periph_clocks_lookups,
227 ARRAY_SIZE(periph_clocks_lookups));
228 clkdev_add_table(usart_clocks_lookups,
229 ARRAY_SIZE(usart_clocks_lookups));
230
Andrew Victor877d7722007-05-11 20:49:56 +0100231 clk_register(&pck0);
232 clk_register(&pck1);
233}
234
235/* --------------------------------------------------------------------
236 * GPIO
237 * -------------------------------------------------------------------- */
238
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800239static struct at91_gpio_bank at91sam9rl_gpio[] __initdata = {
Andrew Victor877d7722007-05-11 20:49:56 +0100240 {
241 .id = AT91SAM9RL_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800242 .regbase = AT91SAM9RL_BASE_PIOA,
Andrew Victor877d7722007-05-11 20:49:56 +0100243 }, {
244 .id = AT91SAM9RL_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800245 .regbase = AT91SAM9RL_BASE_PIOB,
Andrew Victor877d7722007-05-11 20:49:56 +0100246 }, {
247 .id = AT91SAM9RL_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800248 .regbase = AT91SAM9RL_BASE_PIOC,
Andrew Victor877d7722007-05-11 20:49:56 +0100249 }, {
250 .id = AT91SAM9RL_ID_PIOD,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800251 .regbase = AT91SAM9RL_BASE_PIOD,
Andrew Victor877d7722007-05-11 20:49:56 +0100252 }
253};
254
Andrew Victor877d7722007-05-11 20:49:56 +0100255/* --------------------------------------------------------------------
256 * AT91SAM9RL processor initialization
257 * -------------------------------------------------------------------- */
258
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800259static void __init at91sam9rl_map_io(void)
Andrew Victor877d7722007-05-11 20:49:56 +0100260{
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800261 unsigned long sram_size;
Andrew Victor877d7722007-05-11 20:49:56 +0100262
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800263 switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
Andrew Victor877d7722007-05-11 20:49:56 +0100264 case AT91_CIDR_SRAMSIZ_32K:
265 sram_size = 2 * SZ_16K;
266 break;
267 case AT91_CIDR_SRAMSIZ_16K:
268 default:
269 sram_size = SZ_16K;
270 }
271
Andrew Victor877d7722007-05-11 20:49:56 +0100272 /* Map SRAM */
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800273 at91_init_sram(0, AT91SAM9RL_SRAM_BASE, sram_size);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800274}
Andrew Victor877d7722007-05-11 20:49:56 +0100275
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800276static void __init at91sam9rl_ioremap_registers(void)
277{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800278 at91_ioremap_shdwc(AT91SAM9RL_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800279 at91_ioremap_rstc(AT91SAM9RL_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800280 at91_ioremap_ramc(0, AT91SAM9RL_BASE_SDRAMC, 512);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800281 at91sam926x_ioremap_pit(AT91SAM9RL_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800282 at91sam9_ioremap_smc(0, AT91SAM9RL_BASE_SMC);
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800283 at91_ioremap_matrix(AT91SAM9RL_BASE_MATRIX);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800284}
285
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800286static void __init at91sam9rl_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800287{
Jean-Christophe PLAGNIOL-VILLARD0d781712012-02-05 20:25:32 +0800288 arm_pm_idle = at91sam9_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000289 arm_pm_restart = at91sam9_alt_restart;
Andrew Victor877d7722007-05-11 20:49:56 +0100290 at91_extern_irq = (1 << AT91SAM9RL_ID_IRQ0);
291
Andrew Victor877d7722007-05-11 20:49:56 +0100292 /* Register GPIO subsystem */
293 at91_gpio_init(at91sam9rl_gpio, 4);
294}
295
296/* --------------------------------------------------------------------
297 * Interrupt initialization
298 * -------------------------------------------------------------------- */
299
300/*
301 * The default interrupt priority levels (0 = lowest, 7 = highest).
302 */
303static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = {
304 7, /* Advanced Interrupt Controller */
305 7, /* System Peripherals */
306 1, /* Parallel IO Controller A */
307 1, /* Parallel IO Controller B */
308 1, /* Parallel IO Controller C */
309 1, /* Parallel IO Controller D */
310 5, /* USART 0 */
311 5, /* USART 1 */
312 5, /* USART 2 */
313 5, /* USART 3 */
314 0, /* Multimedia Card Interface */
315 6, /* Two-Wire Interface 0 */
316 6, /* Two-Wire Interface 1 */
317 5, /* Serial Peripheral Interface */
318 4, /* Serial Synchronous Controller 0 */
319 4, /* Serial Synchronous Controller 1 */
320 0, /* Timer Counter 0 */
321 0, /* Timer Counter 1 */
322 0, /* Timer Counter 2 */
323 0,
324 0, /* Touch Screen Controller */
325 0, /* DMA Controller */
326 2, /* USB Device High speed port */
327 2, /* LCD Controller */
328 6, /* AC97 Controller */
329 0,
330 0,
331 0,
332 0,
333 0,
334 0,
335 0, /* Advanced Interrupt Controller */
336};
337
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800338struct at91_init_soc __initdata at91sam9rl_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800339 .map_io = at91sam9rl_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800340 .default_irq_priority = at91sam9rl_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800341 .ioremap_registers = at91sam9rl_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800342 .register_clocks = at91sam9rl_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800343 .init = at91sam9rl_initialize,
344};