blob: 1367b92edb3dfe15a063dc98f2c8d702fda72362 [file] [log] [blame]
Haavard Skinnemoen89e57852006-11-09 14:51:17 +01001/*
2 * Atmel MACB Ethernet Controller driver
3 *
4 * Copyright (C) 2004-2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#ifndef _MACB_H
11#define _MACB_H
12
13/* MACB register offsets */
14#define MACB_NCR 0x0000
15#define MACB_NCFGR 0x0004
16#define MACB_NSR 0x0008
17#define MACB_TSR 0x0014
18#define MACB_RBQP 0x0018
19#define MACB_TBQP 0x001c
20#define MACB_RSR 0x0020
21#define MACB_ISR 0x0024
22#define MACB_IER 0x0028
23#define MACB_IDR 0x002c
24#define MACB_IMR 0x0030
25#define MACB_MAN 0x0034
26#define MACB_PTR 0x0038
27#define MACB_PFR 0x003c
28#define MACB_FTO 0x0040
29#define MACB_SCF 0x0044
30#define MACB_MCF 0x0048
31#define MACB_FRO 0x004c
32#define MACB_FCSE 0x0050
33#define MACB_ALE 0x0054
34#define MACB_DTF 0x0058
35#define MACB_LCOL 0x005c
36#define MACB_EXCOL 0x0060
37#define MACB_TUND 0x0064
38#define MACB_CSE 0x0068
39#define MACB_RRE 0x006c
40#define MACB_ROVR 0x0070
41#define MACB_RSE 0x0074
42#define MACB_ELE 0x0078
43#define MACB_RJA 0x007c
44#define MACB_USF 0x0080
45#define MACB_STE 0x0084
46#define MACB_RLE 0x0088
47#define MACB_TPF 0x008c
48#define MACB_HRB 0x0090
49#define MACB_HRT 0x0094
50#define MACB_SA1B 0x0098
51#define MACB_SA1T 0x009c
52#define MACB_SA2B 0x00a0
53#define MACB_SA2T 0x00a4
54#define MACB_SA3B 0x00a8
55#define MACB_SA3T 0x00ac
56#define MACB_SA4B 0x00b0
57#define MACB_SA4T 0x00b4
58#define MACB_TID 0x00b8
59#define MACB_TPQ 0x00bc
60#define MACB_USRIO 0x00c0
61#define MACB_WOL 0x00c4
Jamie Ilesf75ba502011-11-08 10:12:32 +000062#define MACB_MID 0x00fc
63
64/* GEM register offsets. */
65#define GEM_NCFGR 0x0004
66#define GEM_USRIO 0x000c
67#define GEM_HRB 0x0080
68#define GEM_HRT 0x0084
69#define GEM_SA1B 0x0088
70#define GEM_SA1T 0x008C
Jamie Ilesa494ed82011-03-09 16:26:35 +000071#define GEM_OTX 0x0100
Haavard Skinnemoen89e57852006-11-09 14:51:17 +010072
73/* Bitfields in NCR */
74#define MACB_LB_OFFSET 0
75#define MACB_LB_SIZE 1
76#define MACB_LLB_OFFSET 1
77#define MACB_LLB_SIZE 1
78#define MACB_RE_OFFSET 2
79#define MACB_RE_SIZE 1
80#define MACB_TE_OFFSET 3
81#define MACB_TE_SIZE 1
82#define MACB_MPE_OFFSET 4
83#define MACB_MPE_SIZE 1
84#define MACB_CLRSTAT_OFFSET 5
85#define MACB_CLRSTAT_SIZE 1
86#define MACB_INCSTAT_OFFSET 6
87#define MACB_INCSTAT_SIZE 1
88#define MACB_WESTAT_OFFSET 7
89#define MACB_WESTAT_SIZE 1
90#define MACB_BP_OFFSET 8
91#define MACB_BP_SIZE 1
92#define MACB_TSTART_OFFSET 9
93#define MACB_TSTART_SIZE 1
94#define MACB_THALT_OFFSET 10
95#define MACB_THALT_SIZE 1
96#define MACB_NCR_TPF_OFFSET 11
97#define MACB_NCR_TPF_SIZE 1
98#define MACB_TZQ_OFFSET 12
99#define MACB_TZQ_SIZE 1
100
101/* Bitfields in NCFGR */
102#define MACB_SPD_OFFSET 0
103#define MACB_SPD_SIZE 1
104#define MACB_FD_OFFSET 1
105#define MACB_FD_SIZE 1
106#define MACB_BIT_RATE_OFFSET 2
107#define MACB_BIT_RATE_SIZE 1
108#define MACB_JFRAME_OFFSET 3
109#define MACB_JFRAME_SIZE 1
110#define MACB_CAF_OFFSET 4
111#define MACB_CAF_SIZE 1
112#define MACB_NBC_OFFSET 5
113#define MACB_NBC_SIZE 1
114#define MACB_NCFGR_MTI_OFFSET 6
115#define MACB_NCFGR_MTI_SIZE 1
116#define MACB_UNI_OFFSET 7
117#define MACB_UNI_SIZE 1
118#define MACB_BIG_OFFSET 8
119#define MACB_BIG_SIZE 1
120#define MACB_EAE_OFFSET 9
121#define MACB_EAE_SIZE 1
122#define MACB_CLK_OFFSET 10
123#define MACB_CLK_SIZE 2
124#define MACB_RTY_OFFSET 12
125#define MACB_RTY_SIZE 1
126#define MACB_PAE_OFFSET 13
127#define MACB_PAE_SIZE 1
128#define MACB_RBOF_OFFSET 14
129#define MACB_RBOF_SIZE 2
130#define MACB_RLCE_OFFSET 16
131#define MACB_RLCE_SIZE 1
132#define MACB_DRFCS_OFFSET 17
133#define MACB_DRFCS_SIZE 1
134#define MACB_EFRHD_OFFSET 18
135#define MACB_EFRHD_SIZE 1
136#define MACB_IRXFCS_OFFSET 19
137#define MACB_IRXFCS_SIZE 1
138
Jamie Iles70c9f3d2011-03-09 16:22:54 +0000139/* GEM specific NCFGR bitfields. */
140#define GEM_CLK_OFFSET 18
141#define GEM_CLK_SIZE 3
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100142/* Bitfields in NSR */
143#define MACB_NSR_LINK_OFFSET 0
144#define MACB_NSR_LINK_SIZE 1
145#define MACB_MDIO_OFFSET 1
146#define MACB_MDIO_SIZE 1
147#define MACB_IDLE_OFFSET 2
148#define MACB_IDLE_SIZE 1
149
150/* Bitfields in TSR */
151#define MACB_UBR_OFFSET 0
152#define MACB_UBR_SIZE 1
153#define MACB_COL_OFFSET 1
154#define MACB_COL_SIZE 1
155#define MACB_TSR_RLE_OFFSET 2
156#define MACB_TSR_RLE_SIZE 1
157#define MACB_TGO_OFFSET 3
158#define MACB_TGO_SIZE 1
159#define MACB_BEX_OFFSET 4
160#define MACB_BEX_SIZE 1
161#define MACB_COMP_OFFSET 5
162#define MACB_COMP_SIZE 1
163#define MACB_UND_OFFSET 6
164#define MACB_UND_SIZE 1
165
166/* Bitfields in RSR */
167#define MACB_BNA_OFFSET 0
168#define MACB_BNA_SIZE 1
169#define MACB_REC_OFFSET 1
170#define MACB_REC_SIZE 1
171#define MACB_OVR_OFFSET 2
172#define MACB_OVR_SIZE 1
173
174/* Bitfields in ISR/IER/IDR/IMR */
175#define MACB_MFD_OFFSET 0
176#define MACB_MFD_SIZE 1
177#define MACB_RCOMP_OFFSET 1
178#define MACB_RCOMP_SIZE 1
179#define MACB_RXUBR_OFFSET 2
180#define MACB_RXUBR_SIZE 1
181#define MACB_TXUBR_OFFSET 3
182#define MACB_TXUBR_SIZE 1
183#define MACB_ISR_TUND_OFFSET 4
184#define MACB_ISR_TUND_SIZE 1
185#define MACB_ISR_RLE_OFFSET 5
186#define MACB_ISR_RLE_SIZE 1
187#define MACB_TXERR_OFFSET 6
188#define MACB_TXERR_SIZE 1
189#define MACB_TCOMP_OFFSET 7
190#define MACB_TCOMP_SIZE 1
191#define MACB_ISR_LINK_OFFSET 9
192#define MACB_ISR_LINK_SIZE 1
193#define MACB_ISR_ROVR_OFFSET 10
194#define MACB_ISR_ROVR_SIZE 1
195#define MACB_HRESP_OFFSET 11
196#define MACB_HRESP_SIZE 1
197#define MACB_PFR_OFFSET 12
198#define MACB_PFR_SIZE 1
199#define MACB_PTZ_OFFSET 13
200#define MACB_PTZ_SIZE 1
201
202/* Bitfields in MAN */
203#define MACB_DATA_OFFSET 0
204#define MACB_DATA_SIZE 16
205#define MACB_CODE_OFFSET 16
206#define MACB_CODE_SIZE 2
207#define MACB_REGA_OFFSET 18
208#define MACB_REGA_SIZE 5
209#define MACB_PHYA_OFFSET 23
210#define MACB_PHYA_SIZE 5
211#define MACB_RW_OFFSET 28
212#define MACB_RW_SIZE 2
213#define MACB_SOF_OFFSET 30
214#define MACB_SOF_SIZE 2
215
Andrew Victor0cc86742007-02-07 16:40:44 +0100216/* Bitfields in USRIO (AVR32) */
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100217#define MACB_MII_OFFSET 0
218#define MACB_MII_SIZE 1
219#define MACB_EAM_OFFSET 1
220#define MACB_EAM_SIZE 1
221#define MACB_TX_PAUSE_OFFSET 2
222#define MACB_TX_PAUSE_SIZE 1
223#define MACB_TX_PAUSE_ZERO_OFFSET 3
224#define MACB_TX_PAUSE_ZERO_SIZE 1
225
Andrew Victor0cc86742007-02-07 16:40:44 +0100226/* Bitfields in USRIO (AT91) */
227#define MACB_RMII_OFFSET 0
228#define MACB_RMII_SIZE 1
229#define MACB_CLKEN_OFFSET 1
230#define MACB_CLKEN_SIZE 1
231
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100232/* Bitfields in WOL */
233#define MACB_IP_OFFSET 0
234#define MACB_IP_SIZE 16
235#define MACB_MAG_OFFSET 16
236#define MACB_MAG_SIZE 1
237#define MACB_ARP_OFFSET 17
238#define MACB_ARP_SIZE 1
239#define MACB_SA1_OFFSET 18
240#define MACB_SA1_SIZE 1
241#define MACB_WOL_MTI_OFFSET 19
242#define MACB_WOL_MTI_SIZE 1
243
Jamie Ilesf75ba502011-11-08 10:12:32 +0000244/* Bitfields in MID */
245#define MACB_IDNUM_OFFSET 16
246#define MACB_IDNUM_SIZE 16
247#define MACB_REV_OFFSET 0
248#define MACB_REV_SIZE 16
249
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100250/* Constants for CLK */
251#define MACB_CLK_DIV8 0
252#define MACB_CLK_DIV16 1
253#define MACB_CLK_DIV32 2
254#define MACB_CLK_DIV64 3
255
Jamie Iles70c9f3d2011-03-09 16:22:54 +0000256/* GEM specific constants for CLK. */
257#define GEM_CLK_DIV8 0
258#define GEM_CLK_DIV16 1
259#define GEM_CLK_DIV32 2
260#define GEM_CLK_DIV48 3
261#define GEM_CLK_DIV64 4
262#define GEM_CLK_DIV96 5
263
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100264/* Constants for MAN register */
265#define MACB_MAN_SOF 1
266#define MACB_MAN_WRITE 1
267#define MACB_MAN_READ 2
268#define MACB_MAN_CODE 2
269
270/* Bit manipulation macros */
271#define MACB_BIT(name) \
272 (1 << MACB_##name##_OFFSET)
273#define MACB_BF(name,value) \
274 (((value) & ((1 << MACB_##name##_SIZE) - 1)) \
275 << MACB_##name##_OFFSET)
276#define MACB_BFEXT(name,value)\
277 (((value) >> MACB_##name##_OFFSET) \
278 & ((1 << MACB_##name##_SIZE) - 1))
279#define MACB_BFINS(name,value,old) \
280 (((old) & ~(((1 << MACB_##name##_SIZE) - 1) \
281 << MACB_##name##_OFFSET)) \
282 | MACB_BF(name,value))
283
Jamie Ilesf75ba502011-11-08 10:12:32 +0000284#define GEM_BIT(name) \
285 (1 << GEM_##name##_OFFSET)
286#define GEM_BF(name, value) \
287 (((value) & ((1 << GEM_##name##_SIZE) - 1)) \
288 << GEM_##name##_OFFSET)
289#define GEM_BFEXT(name, value)\
290 (((value) >> GEM_##name##_OFFSET) \
291 & ((1 << GEM_##name##_SIZE) - 1))
292#define GEM_BFINS(name, value, old) \
293 (((old) & ~(((1 << GEM_##name##_SIZE) - 1) \
294 << GEM_##name##_OFFSET)) \
295 | GEM_BF(name, value))
296
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100297/* Register access macros */
298#define macb_readl(port,reg) \
Haavard Skinnemoen0f0d84e2006-12-08 14:38:30 +0100299 __raw_readl((port)->regs + MACB_##reg)
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100300#define macb_writel(port,reg,value) \
Haavard Skinnemoen0f0d84e2006-12-08 14:38:30 +0100301 __raw_writel((value), (port)->regs + MACB_##reg)
Jamie Ilesf75ba502011-11-08 10:12:32 +0000302#define gem_readl(port, reg) \
303 __raw_readl((port)->regs + GEM_##reg)
304#define gem_writel(port, reg, value) \
305 __raw_writel((value), (port)->regs + GEM_##reg)
306
307/*
308 * Conditional GEM/MACB macros. These perform the operation to the correct
309 * register dependent on whether the device is a GEM or a MACB. For registers
310 * and bitfields that are common across both devices, use macb_{read,write}l
311 * to avoid the cost of the conditional.
312 */
313#define macb_or_gem_writel(__bp, __reg, __value) \
314 ({ \
315 if (macb_is_gem((__bp))) \
316 gem_writel((__bp), __reg, __value); \
317 else \
318 macb_writel((__bp), __reg, __value); \
319 })
320
321#define macb_or_gem_readl(__bp, __reg) \
322 ({ \
323 u32 __v; \
324 if (macb_is_gem((__bp))) \
325 __v = gem_readl((__bp), __reg); \
326 else \
327 __v = macb_readl((__bp), __reg); \
328 __v; \
329 })
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100330
331struct dma_desc {
332 u32 addr;
333 u32 ctrl;
334};
335
336/* DMA descriptor bitfields */
337#define MACB_RX_USED_OFFSET 0
338#define MACB_RX_USED_SIZE 1
339#define MACB_RX_WRAP_OFFSET 1
340#define MACB_RX_WRAP_SIZE 1
341#define MACB_RX_WADDR_OFFSET 2
342#define MACB_RX_WADDR_SIZE 30
343
344#define MACB_RX_FRMLEN_OFFSET 0
345#define MACB_RX_FRMLEN_SIZE 12
346#define MACB_RX_OFFSET_OFFSET 12
347#define MACB_RX_OFFSET_SIZE 2
348#define MACB_RX_SOF_OFFSET 14
349#define MACB_RX_SOF_SIZE 1
350#define MACB_RX_EOF_OFFSET 15
351#define MACB_RX_EOF_SIZE 1
352#define MACB_RX_CFI_OFFSET 16
353#define MACB_RX_CFI_SIZE 1
354#define MACB_RX_VLAN_PRI_OFFSET 17
355#define MACB_RX_VLAN_PRI_SIZE 3
356#define MACB_RX_PRI_TAG_OFFSET 20
357#define MACB_RX_PRI_TAG_SIZE 1
358#define MACB_RX_VLAN_TAG_OFFSET 21
359#define MACB_RX_VLAN_TAG_SIZE 1
360#define MACB_RX_TYPEID_MATCH_OFFSET 22
361#define MACB_RX_TYPEID_MATCH_SIZE 1
362#define MACB_RX_SA4_MATCH_OFFSET 23
363#define MACB_RX_SA4_MATCH_SIZE 1
364#define MACB_RX_SA3_MATCH_OFFSET 24
365#define MACB_RX_SA3_MATCH_SIZE 1
366#define MACB_RX_SA2_MATCH_OFFSET 25
367#define MACB_RX_SA2_MATCH_SIZE 1
368#define MACB_RX_SA1_MATCH_OFFSET 26
369#define MACB_RX_SA1_MATCH_SIZE 1
370#define MACB_RX_EXT_MATCH_OFFSET 28
371#define MACB_RX_EXT_MATCH_SIZE 1
372#define MACB_RX_UHASH_MATCH_OFFSET 29
373#define MACB_RX_UHASH_MATCH_SIZE 1
374#define MACB_RX_MHASH_MATCH_OFFSET 30
375#define MACB_RX_MHASH_MATCH_SIZE 1
376#define MACB_RX_BROADCAST_OFFSET 31
377#define MACB_RX_BROADCAST_SIZE 1
378
379#define MACB_TX_FRMLEN_OFFSET 0
380#define MACB_TX_FRMLEN_SIZE 11
381#define MACB_TX_LAST_OFFSET 15
382#define MACB_TX_LAST_SIZE 1
383#define MACB_TX_NOCRC_OFFSET 16
384#define MACB_TX_NOCRC_SIZE 1
385#define MACB_TX_BUF_EXHAUSTED_OFFSET 27
386#define MACB_TX_BUF_EXHAUSTED_SIZE 1
387#define MACB_TX_UNDERRUN_OFFSET 28
388#define MACB_TX_UNDERRUN_SIZE 1
389#define MACB_TX_ERROR_OFFSET 29
390#define MACB_TX_ERROR_SIZE 1
391#define MACB_TX_WRAP_OFFSET 30
392#define MACB_TX_WRAP_SIZE 1
393#define MACB_TX_USED_OFFSET 31
394#define MACB_TX_USED_SIZE 1
395
396struct ring_info {
397 struct sk_buff *skb;
398 dma_addr_t mapping;
399};
400
401/*
402 * Hardware-collected statistics. Used when updating the network
403 * device stats by a periodic timer.
404 */
405struct macb_stats {
406 u32 rx_pause_frames;
407 u32 tx_ok;
408 u32 tx_single_cols;
409 u32 tx_multiple_cols;
410 u32 rx_ok;
411 u32 rx_fcs_errors;
412 u32 rx_align_errors;
413 u32 tx_deferred;
414 u32 tx_late_cols;
415 u32 tx_excessive_cols;
416 u32 tx_underruns;
417 u32 tx_carrier_errors;
418 u32 rx_resource_errors;
419 u32 rx_overruns;
420 u32 rx_symbol_errors;
421 u32 rx_oversize_pkts;
422 u32 rx_jabbers;
423 u32 rx_undersize_pkts;
424 u32 sqe_test_errors;
425 u32 rx_length_mismatch;
426 u32 tx_pause_frames;
427};
428
Jamie Ilesa494ed82011-03-09 16:26:35 +0000429struct gem_stats {
430 u32 tx_octets_31_0;
431 u32 tx_octets_47_32;
432 u32 tx_frames;
433 u32 tx_broadcast_frames;
434 u32 tx_multicast_frames;
435 u32 tx_pause_frames;
436 u32 tx_64_byte_frames;
437 u32 tx_65_127_byte_frames;
438 u32 tx_128_255_byte_frames;
439 u32 tx_256_511_byte_frames;
440 u32 tx_512_1023_byte_frames;
441 u32 tx_1024_1518_byte_frames;
442 u32 tx_greater_than_1518_byte_frames;
443 u32 tx_underrun;
444 u32 tx_single_collision_frames;
445 u32 tx_multiple_collision_frames;
446 u32 tx_excessive_collisions;
447 u32 tx_late_collisions;
448 u32 tx_deferred_frames;
449 u32 tx_carrier_sense_errors;
450 u32 rx_octets_31_0;
451 u32 rx_octets_47_32;
452 u32 rx_frames;
453 u32 rx_broadcast_frames;
454 u32 rx_multicast_frames;
455 u32 rx_pause_frames;
456 u32 rx_64_byte_frames;
457 u32 rx_65_127_byte_frames;
458 u32 rx_128_255_byte_frames;
459 u32 rx_256_511_byte_frames;
460 u32 rx_512_1023_byte_frames;
461 u32 rx_1024_1518_byte_frames;
462 u32 rx_greater_than_1518_byte_frames;
463 u32 rx_undersized_frames;
464 u32 rx_oversize_frames;
465 u32 rx_jabbers;
466 u32 rx_frame_check_sequence_errors;
467 u32 rx_length_field_frame_errors;
468 u32 rx_symbol_errors;
469 u32 rx_alignment_errors;
470 u32 rx_resource_errors;
471 u32 rx_overruns;
472 u32 rx_ip_header_checksum_errors;
473 u32 rx_tcp_checksum_errors;
474 u32 rx_udp_checksum_errors;
475};
476
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100477struct macb {
478 void __iomem *regs;
479
480 unsigned int rx_tail;
481 struct dma_desc *rx_ring;
482 void *rx_buffers;
483
484 unsigned int tx_head, tx_tail;
485 struct dma_desc *tx_ring;
486 struct ring_info *tx_skb;
487
488 spinlock_t lock;
489 struct platform_device *pdev;
490 struct clk *pclk;
491 struct clk *hclk;
492 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700493 struct napi_struct napi;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100494 struct net_device_stats stats;
Jamie Ilesa494ed82011-03-09 16:26:35 +0000495 union {
496 struct macb_stats macb;
497 struct gem_stats gem;
498 } hw_stats;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100499
500 dma_addr_t rx_ring_dma;
501 dma_addr_t tx_ring_dma;
502 dma_addr_t rx_buffers_dma;
503
504 unsigned int rx_pending, tx_pending;
505
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -0700506 struct mii_bus *mii_bus;
frederic RODO6c36a702007-07-12 19:07:24 +0200507 struct phy_device *phy_dev;
508 unsigned int link;
509 unsigned int speed;
510 unsigned int duplex;
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100511};
512
Jamie Ilesf75ba502011-11-08 10:12:32 +0000513static inline bool macb_is_gem(struct macb *bp)
514{
515 return MACB_BFEXT(IDNUM, macb_readl(bp, MID)) == 0x2;
516}
517
Haavard Skinnemoen89e57852006-11-09 14:51:17 +0100518#endif /* _MACB_H */