blob: 148b4b976474c0276049f609d87e2e8079bb14bf [file] [log] [blame]
Johannes Bergab69bde2013-06-17 22:44:02 +02001/*
2 * Copyright (c) 2013 Johannes Berg <johannes@sipsolutions.net>
3 *
4 * This file is free software: you may copy, redistribute and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation, either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This file is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
12 * General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 *
17 * This file incorporates work covered by the following copyright and
18 * permission notice:
19 *
20 * Copyright (c) 2012 Qualcomm Atheros, Inc.
21 *
22 * Permission to use, copy, modify, and/or distribute this software for any
23 * purpose with or without fee is hereby granted, provided that the above
24 * copyright notice and this permission notice appear in all copies.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
27 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
28 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
29 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
30 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
31 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
32 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
33 */
34
35#include <linux/module.h>
36#include <linux/pci.h>
37#include <linux/interrupt.h>
38#include <linux/ip.h>
39#include <linux/ipv6.h>
40#include <linux/if_vlan.h>
41#include <linux/mdio.h>
42#include <linux/aer.h>
43#include <linux/bitops.h>
44#include <linux/netdevice.h>
45#include <linux/etherdevice.h>
46#include <net/ip6_checksum.h>
47#include <linux/crc32.h>
48#include "alx.h"
49#include "hw.h"
50#include "reg.h"
51
52const char alx_drv_name[] = "alx";
53
54
55static void alx_free_txbuf(struct alx_priv *alx, int entry)
56{
57 struct alx_buffer *txb = &alx->txq.bufs[entry];
58
59 if (dma_unmap_len(txb, size)) {
60 dma_unmap_single(&alx->hw.pdev->dev,
61 dma_unmap_addr(txb, dma),
62 dma_unmap_len(txb, size),
63 DMA_TO_DEVICE);
64 dma_unmap_len_set(txb, size, 0);
65 }
66
67 if (txb->skb) {
68 dev_kfree_skb_any(txb->skb);
69 txb->skb = NULL;
70 }
71}
72
73static int alx_refill_rx_ring(struct alx_priv *alx, gfp_t gfp)
74{
75 struct alx_rx_queue *rxq = &alx->rxq;
76 struct sk_buff *skb;
77 struct alx_buffer *cur_buf;
78 dma_addr_t dma;
79 u16 cur, next, count = 0;
80
81 next = cur = rxq->write_idx;
82 if (++next == alx->rx_ringsz)
83 next = 0;
84 cur_buf = &rxq->bufs[cur];
85
86 while (!cur_buf->skb && next != rxq->read_idx) {
87 struct alx_rfd *rfd = &rxq->rfd[cur];
88
89 skb = __netdev_alloc_skb(alx->dev, alx->rxbuf_size, gfp);
90 if (!skb)
91 break;
92 dma = dma_map_single(&alx->hw.pdev->dev,
93 skb->data, alx->rxbuf_size,
94 DMA_FROM_DEVICE);
95 if (dma_mapping_error(&alx->hw.pdev->dev, dma)) {
96 dev_kfree_skb(skb);
97 break;
98 }
99
100 /* Unfortunately, RX descriptor buffers must be 4-byte
101 * aligned, so we can't use IP alignment.
102 */
103 if (WARN_ON(dma & 3)) {
104 dev_kfree_skb(skb);
105 break;
106 }
107
108 cur_buf->skb = skb;
109 dma_unmap_len_set(cur_buf, size, alx->rxbuf_size);
110 dma_unmap_addr_set(cur_buf, dma, dma);
111 rfd->addr = cpu_to_le64(dma);
112
113 cur = next;
114 if (++next == alx->rx_ringsz)
115 next = 0;
116 cur_buf = &rxq->bufs[cur];
117 count++;
118 }
119
120 if (count) {
121 /* flush all updates before updating hardware */
122 wmb();
123 rxq->write_idx = cur;
124 alx_write_mem16(&alx->hw, ALX_RFD_PIDX, cur);
125 }
126
127 return count;
128}
129
130static inline int alx_tpd_avail(struct alx_priv *alx)
131{
132 struct alx_tx_queue *txq = &alx->txq;
133
134 if (txq->write_idx >= txq->read_idx)
135 return alx->tx_ringsz + txq->read_idx - txq->write_idx - 1;
136 return txq->read_idx - txq->write_idx - 1;
137}
138
139static bool alx_clean_tx_irq(struct alx_priv *alx)
140{
141 struct alx_tx_queue *txq = &alx->txq;
142 u16 hw_read_idx, sw_read_idx;
143 unsigned int total_bytes = 0, total_packets = 0;
144 int budget = ALX_DEFAULT_TX_WORK;
145
146 sw_read_idx = txq->read_idx;
147 hw_read_idx = alx_read_mem16(&alx->hw, ALX_TPD_PRI0_CIDX);
148
149 if (sw_read_idx != hw_read_idx) {
150 while (sw_read_idx != hw_read_idx && budget > 0) {
151 struct sk_buff *skb;
152
153 skb = txq->bufs[sw_read_idx].skb;
154 if (skb) {
155 total_bytes += skb->len;
156 total_packets++;
157 budget--;
158 }
159
160 alx_free_txbuf(alx, sw_read_idx);
161
162 if (++sw_read_idx == alx->tx_ringsz)
163 sw_read_idx = 0;
164 }
165 txq->read_idx = sw_read_idx;
166
167 netdev_completed_queue(alx->dev, total_packets, total_bytes);
168 }
169
170 if (netif_queue_stopped(alx->dev) && netif_carrier_ok(alx->dev) &&
171 alx_tpd_avail(alx) > alx->tx_ringsz/4)
172 netif_wake_queue(alx->dev);
173
174 return sw_read_idx == hw_read_idx;
175}
176
177static void alx_schedule_link_check(struct alx_priv *alx)
178{
179 schedule_work(&alx->link_check_wk);
180}
181
182static void alx_schedule_reset(struct alx_priv *alx)
183{
184 schedule_work(&alx->reset_wk);
185}
186
187static bool alx_clean_rx_irq(struct alx_priv *alx, int budget)
188{
189 struct alx_rx_queue *rxq = &alx->rxq;
190 struct alx_rrd *rrd;
191 struct alx_buffer *rxb;
192 struct sk_buff *skb;
193 u16 length, rfd_cleaned = 0;
194
195 while (budget > 0) {
196 rrd = &rxq->rrd[rxq->rrd_read_idx];
197 if (!(rrd->word3 & cpu_to_le32(1 << RRD_UPDATED_SHIFT)))
198 break;
199 rrd->word3 &= ~cpu_to_le32(1 << RRD_UPDATED_SHIFT);
200
201 if (ALX_GET_FIELD(le32_to_cpu(rrd->word0),
202 RRD_SI) != rxq->read_idx ||
203 ALX_GET_FIELD(le32_to_cpu(rrd->word0),
204 RRD_NOR) != 1) {
205 alx_schedule_reset(alx);
206 return 0;
207 }
208
209 rxb = &rxq->bufs[rxq->read_idx];
210 dma_unmap_single(&alx->hw.pdev->dev,
211 dma_unmap_addr(rxb, dma),
212 dma_unmap_len(rxb, size),
213 DMA_FROM_DEVICE);
214 dma_unmap_len_set(rxb, size, 0);
215 skb = rxb->skb;
216 rxb->skb = NULL;
217
218 if (rrd->word3 & cpu_to_le32(1 << RRD_ERR_RES_SHIFT) ||
219 rrd->word3 & cpu_to_le32(1 << RRD_ERR_LEN_SHIFT)) {
220 rrd->word3 = 0;
221 dev_kfree_skb_any(skb);
222 goto next_pkt;
223 }
224
225 length = ALX_GET_FIELD(le32_to_cpu(rrd->word3),
226 RRD_PKTLEN) - ETH_FCS_LEN;
227 skb_put(skb, length);
228 skb->protocol = eth_type_trans(skb, alx->dev);
229
230 skb_checksum_none_assert(skb);
231 if (alx->dev->features & NETIF_F_RXCSUM &&
232 !(rrd->word3 & (cpu_to_le32(1 << RRD_ERR_L4_SHIFT) |
233 cpu_to_le32(1 << RRD_ERR_IPV4_SHIFT)))) {
234 switch (ALX_GET_FIELD(le32_to_cpu(rrd->word2),
235 RRD_PID)) {
236 case RRD_PID_IPV6UDP:
237 case RRD_PID_IPV4UDP:
238 case RRD_PID_IPV4TCP:
239 case RRD_PID_IPV6TCP:
240 skb->ip_summed = CHECKSUM_UNNECESSARY;
241 break;
242 }
243 }
244
245 napi_gro_receive(&alx->napi, skb);
246 budget--;
247
248next_pkt:
249 if (++rxq->read_idx == alx->rx_ringsz)
250 rxq->read_idx = 0;
251 if (++rxq->rrd_read_idx == alx->rx_ringsz)
252 rxq->rrd_read_idx = 0;
253
254 if (++rfd_cleaned > ALX_RX_ALLOC_THRESH)
255 rfd_cleaned -= alx_refill_rx_ring(alx, GFP_ATOMIC);
256 }
257
258 if (rfd_cleaned)
259 alx_refill_rx_ring(alx, GFP_ATOMIC);
260
261 return budget > 0;
262}
263
264static int alx_poll(struct napi_struct *napi, int budget)
265{
266 struct alx_priv *alx = container_of(napi, struct alx_priv, napi);
267 struct alx_hw *hw = &alx->hw;
268 bool complete = true;
269 unsigned long flags;
270
271 complete = alx_clean_tx_irq(alx) &&
272 alx_clean_rx_irq(alx, budget);
273
274 if (!complete)
275 return 1;
276
277 napi_complete(&alx->napi);
278
279 /* enable interrupt */
280 spin_lock_irqsave(&alx->irq_lock, flags);
281 alx->int_mask |= ALX_ISR_TX_Q0 | ALX_ISR_RX_Q0;
282 alx_write_mem32(hw, ALX_IMR, alx->int_mask);
283 spin_unlock_irqrestore(&alx->irq_lock, flags);
284
285 alx_post_write(hw);
286
287 return 0;
288}
289
290static irqreturn_t alx_intr_handle(struct alx_priv *alx, u32 intr)
291{
292 struct alx_hw *hw = &alx->hw;
293 bool write_int_mask = false;
294
295 spin_lock(&alx->irq_lock);
296
297 /* ACK interrupt */
298 alx_write_mem32(hw, ALX_ISR, intr | ALX_ISR_DIS);
299 intr &= alx->int_mask;
300
301 if (intr & ALX_ISR_FATAL) {
302 netif_warn(alx, hw, alx->dev,
303 "fatal interrupt 0x%x, resetting\n", intr);
304 alx_schedule_reset(alx);
305 goto out;
306 }
307
308 if (intr & ALX_ISR_ALERT)
309 netdev_warn(alx->dev, "alert interrupt: 0x%x\n", intr);
310
311 if (intr & ALX_ISR_PHY) {
312 /* suppress PHY interrupt, because the source
313 * is from PHY internal. only the internal status
314 * is cleared, the interrupt status could be cleared.
315 */
316 alx->int_mask &= ~ALX_ISR_PHY;
317 write_int_mask = true;
318 alx_schedule_link_check(alx);
319 }
320
321 if (intr & (ALX_ISR_TX_Q0 | ALX_ISR_RX_Q0)) {
322 napi_schedule(&alx->napi);
323 /* mask rx/tx interrupt, enable them when napi complete */
324 alx->int_mask &= ~ALX_ISR_ALL_QUEUES;
325 write_int_mask = true;
326 }
327
328 if (write_int_mask)
329 alx_write_mem32(hw, ALX_IMR, alx->int_mask);
330
331 alx_write_mem32(hw, ALX_ISR, 0);
332
333 out:
334 spin_unlock(&alx->irq_lock);
335 return IRQ_HANDLED;
336}
337
338static irqreturn_t alx_intr_msi(int irq, void *data)
339{
340 struct alx_priv *alx = data;
341
342 return alx_intr_handle(alx, alx_read_mem32(&alx->hw, ALX_ISR));
343}
344
345static irqreturn_t alx_intr_legacy(int irq, void *data)
346{
347 struct alx_priv *alx = data;
348 struct alx_hw *hw = &alx->hw;
349 u32 intr;
350
351 intr = alx_read_mem32(hw, ALX_ISR);
352
353 if (intr & ALX_ISR_DIS || !(intr & alx->int_mask))
354 return IRQ_NONE;
355
356 return alx_intr_handle(alx, intr);
357}
358
359static void alx_init_ring_ptrs(struct alx_priv *alx)
360{
361 struct alx_hw *hw = &alx->hw;
362 u32 addr_hi = ((u64)alx->descmem.dma) >> 32;
363
364 alx->rxq.read_idx = 0;
365 alx->rxq.write_idx = 0;
366 alx->rxq.rrd_read_idx = 0;
367 alx_write_mem32(hw, ALX_RX_BASE_ADDR_HI, addr_hi);
368 alx_write_mem32(hw, ALX_RRD_ADDR_LO, alx->rxq.rrd_dma);
369 alx_write_mem32(hw, ALX_RRD_RING_SZ, alx->rx_ringsz);
370 alx_write_mem32(hw, ALX_RFD_ADDR_LO, alx->rxq.rfd_dma);
371 alx_write_mem32(hw, ALX_RFD_RING_SZ, alx->rx_ringsz);
372 alx_write_mem32(hw, ALX_RFD_BUF_SZ, alx->rxbuf_size);
373
374 alx->txq.read_idx = 0;
375 alx->txq.write_idx = 0;
376 alx_write_mem32(hw, ALX_TX_BASE_ADDR_HI, addr_hi);
377 alx_write_mem32(hw, ALX_TPD_PRI0_ADDR_LO, alx->txq.tpd_dma);
378 alx_write_mem32(hw, ALX_TPD_RING_SZ, alx->tx_ringsz);
379
380 /* load these pointers into the chip */
381 alx_write_mem32(hw, ALX_SRAM9, ALX_SRAM_LOAD_PTR);
382}
383
384static void alx_free_txring_buf(struct alx_priv *alx)
385{
386 struct alx_tx_queue *txq = &alx->txq;
387 int i;
388
389 if (!txq->bufs)
390 return;
391
392 for (i = 0; i < alx->tx_ringsz; i++)
393 alx_free_txbuf(alx, i);
394
395 memset(txq->bufs, 0, alx->tx_ringsz * sizeof(struct alx_buffer));
396 memset(txq->tpd, 0, alx->tx_ringsz * sizeof(struct alx_txd));
397 txq->write_idx = 0;
398 txq->read_idx = 0;
399
400 netdev_reset_queue(alx->dev);
401}
402
403static void alx_free_rxring_buf(struct alx_priv *alx)
404{
405 struct alx_rx_queue *rxq = &alx->rxq;
406 struct alx_buffer *cur_buf;
407 u16 i;
408
409 if (rxq == NULL)
410 return;
411
412 for (i = 0; i < alx->rx_ringsz; i++) {
413 cur_buf = rxq->bufs + i;
414 if (cur_buf->skb) {
415 dma_unmap_single(&alx->hw.pdev->dev,
416 dma_unmap_addr(cur_buf, dma),
417 dma_unmap_len(cur_buf, size),
418 DMA_FROM_DEVICE);
419 dev_kfree_skb(cur_buf->skb);
420 cur_buf->skb = NULL;
421 dma_unmap_len_set(cur_buf, size, 0);
422 dma_unmap_addr_set(cur_buf, dma, 0);
423 }
424 }
425
426 rxq->write_idx = 0;
427 rxq->read_idx = 0;
428 rxq->rrd_read_idx = 0;
429}
430
431static void alx_free_buffers(struct alx_priv *alx)
432{
433 alx_free_txring_buf(alx);
434 alx_free_rxring_buf(alx);
435}
436
437static int alx_reinit_rings(struct alx_priv *alx)
438{
439 alx_free_buffers(alx);
440
441 alx_init_ring_ptrs(alx);
442
443 if (!alx_refill_rx_ring(alx, GFP_KERNEL))
444 return -ENOMEM;
445
446 return 0;
447}
448
449static void alx_add_mc_addr(struct alx_hw *hw, const u8 *addr, u32 *mc_hash)
450{
451 u32 crc32, bit, reg;
452
453 crc32 = ether_crc(ETH_ALEN, addr);
454 reg = (crc32 >> 31) & 0x1;
455 bit = (crc32 >> 26) & 0x1F;
456
457 mc_hash[reg] |= BIT(bit);
458}
459
460static void __alx_set_rx_mode(struct net_device *netdev)
461{
462 struct alx_priv *alx = netdev_priv(netdev);
463 struct alx_hw *hw = &alx->hw;
464 struct netdev_hw_addr *ha;
465 u32 mc_hash[2] = {};
466
467 if (!(netdev->flags & IFF_ALLMULTI)) {
468 netdev_for_each_mc_addr(ha, netdev)
469 alx_add_mc_addr(hw, ha->addr, mc_hash);
470
471 alx_write_mem32(hw, ALX_HASH_TBL0, mc_hash[0]);
472 alx_write_mem32(hw, ALX_HASH_TBL1, mc_hash[1]);
473 }
474
475 hw->rx_ctrl &= ~(ALX_MAC_CTRL_MULTIALL_EN | ALX_MAC_CTRL_PROMISC_EN);
476 if (netdev->flags & IFF_PROMISC)
477 hw->rx_ctrl |= ALX_MAC_CTRL_PROMISC_EN;
478 if (netdev->flags & IFF_ALLMULTI)
479 hw->rx_ctrl |= ALX_MAC_CTRL_MULTIALL_EN;
480
481 alx_write_mem32(hw, ALX_MAC_CTRL, hw->rx_ctrl);
482}
483
484static void alx_set_rx_mode(struct net_device *netdev)
485{
486 __alx_set_rx_mode(netdev);
487}
488
489static int alx_set_mac_address(struct net_device *netdev, void *data)
490{
491 struct alx_priv *alx = netdev_priv(netdev);
492 struct alx_hw *hw = &alx->hw;
493 struct sockaddr *addr = data;
494
495 if (!is_valid_ether_addr(addr->sa_data))
496 return -EADDRNOTAVAIL;
497
498 if (netdev->addr_assign_type & NET_ADDR_RANDOM)
499 netdev->addr_assign_type ^= NET_ADDR_RANDOM;
500
501 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
502 memcpy(hw->mac_addr, addr->sa_data, netdev->addr_len);
503 alx_set_macaddr(hw, hw->mac_addr);
504
505 return 0;
506}
507
508static int alx_alloc_descriptors(struct alx_priv *alx)
509{
510 alx->txq.bufs = kcalloc(alx->tx_ringsz,
511 sizeof(struct alx_buffer),
512 GFP_KERNEL);
513 if (!alx->txq.bufs)
514 return -ENOMEM;
515
516 alx->rxq.bufs = kcalloc(alx->rx_ringsz,
517 sizeof(struct alx_buffer),
518 GFP_KERNEL);
519 if (!alx->rxq.bufs)
520 goto out_free;
521
522 /* physical tx/rx ring descriptors
523 *
524 * Allocate them as a single chunk because they must not cross a
525 * 4G boundary (hardware has a single register for high 32 bits
526 * of addresses only)
527 */
528 alx->descmem.size = sizeof(struct alx_txd) * alx->tx_ringsz +
529 sizeof(struct alx_rrd) * alx->rx_ringsz +
530 sizeof(struct alx_rfd) * alx->rx_ringsz;
531 alx->descmem.virt = dma_zalloc_coherent(&alx->hw.pdev->dev,
532 alx->descmem.size,
533 &alx->descmem.dma,
534 GFP_KERNEL);
535 if (!alx->descmem.virt)
536 goto out_free;
537
538 alx->txq.tpd = (void *)alx->descmem.virt;
539 alx->txq.tpd_dma = alx->descmem.dma;
540
541 /* alignment requirement for next block */
542 BUILD_BUG_ON(sizeof(struct alx_txd) % 8);
543
544 alx->rxq.rrd =
545 (void *)((u8 *)alx->descmem.virt +
546 sizeof(struct alx_txd) * alx->tx_ringsz);
547 alx->rxq.rrd_dma = alx->descmem.dma +
548 sizeof(struct alx_txd) * alx->tx_ringsz;
549
550 /* alignment requirement for next block */
551 BUILD_BUG_ON(sizeof(struct alx_rrd) % 8);
552
553 alx->rxq.rfd =
554 (void *)((u8 *)alx->descmem.virt +
555 sizeof(struct alx_txd) * alx->tx_ringsz +
556 sizeof(struct alx_rrd) * alx->rx_ringsz);
557 alx->rxq.rfd_dma = alx->descmem.dma +
558 sizeof(struct alx_txd) * alx->tx_ringsz +
559 sizeof(struct alx_rrd) * alx->rx_ringsz;
560
561 return 0;
562out_free:
563 kfree(alx->txq.bufs);
564 kfree(alx->rxq.bufs);
565 return -ENOMEM;
566}
567
568static int alx_alloc_rings(struct alx_priv *alx)
569{
570 int err;
571
572 err = alx_alloc_descriptors(alx);
573 if (err)
574 return err;
575
576 alx->int_mask &= ~ALX_ISR_ALL_QUEUES;
577 alx->int_mask |= ALX_ISR_TX_Q0 | ALX_ISR_RX_Q0;
578 alx->tx_ringsz = alx->tx_ringsz;
579
580 netif_napi_add(alx->dev, &alx->napi, alx_poll, 64);
581
582 alx_reinit_rings(alx);
583 return 0;
584}
585
586static void alx_free_rings(struct alx_priv *alx)
587{
588 netif_napi_del(&alx->napi);
589 alx_free_buffers(alx);
590
591 kfree(alx->txq.bufs);
592 kfree(alx->rxq.bufs);
593
594 dma_free_coherent(&alx->hw.pdev->dev,
595 alx->descmem.size,
596 alx->descmem.virt,
597 alx->descmem.dma);
598}
599
600static void alx_config_vector_mapping(struct alx_priv *alx)
601{
602 struct alx_hw *hw = &alx->hw;
603
604 alx_write_mem32(hw, ALX_MSI_MAP_TBL1, 0);
605 alx_write_mem32(hw, ALX_MSI_MAP_TBL2, 0);
606 alx_write_mem32(hw, ALX_MSI_ID_MAP, 0);
607}
608
609static void alx_irq_enable(struct alx_priv *alx)
610{
611 struct alx_hw *hw = &alx->hw;
612
613 /* level-1 interrupt switch */
614 alx_write_mem32(hw, ALX_ISR, 0);
615 alx_write_mem32(hw, ALX_IMR, alx->int_mask);
616 alx_post_write(hw);
617}
618
619static void alx_irq_disable(struct alx_priv *alx)
620{
621 struct alx_hw *hw = &alx->hw;
622
623 alx_write_mem32(hw, ALX_ISR, ALX_ISR_DIS);
624 alx_write_mem32(hw, ALX_IMR, 0);
625 alx_post_write(hw);
626
627 synchronize_irq(alx->hw.pdev->irq);
628}
629
630static int alx_request_irq(struct alx_priv *alx)
631{
632 struct pci_dev *pdev = alx->hw.pdev;
633 struct alx_hw *hw = &alx->hw;
634 int err;
635 u32 msi_ctrl;
636
637 msi_ctrl = (hw->imt >> 1) << ALX_MSI_RETRANS_TM_SHIFT;
638
639 if (!pci_enable_msi(alx->hw.pdev)) {
640 alx->msi = true;
641
642 alx_write_mem32(hw, ALX_MSI_RETRANS_TIMER,
643 msi_ctrl | ALX_MSI_MASK_SEL_LINE);
644 err = request_irq(pdev->irq, alx_intr_msi, 0,
645 alx->dev->name, alx);
646 if (!err)
647 goto out;
648 /* fall back to legacy interrupt */
649 pci_disable_msi(alx->hw.pdev);
650 }
651
652 alx_write_mem32(hw, ALX_MSI_RETRANS_TIMER, 0);
653 err = request_irq(pdev->irq, alx_intr_legacy, IRQF_SHARED,
654 alx->dev->name, alx);
655out:
656 if (!err)
657 alx_config_vector_mapping(alx);
658 return err;
659}
660
661static void alx_free_irq(struct alx_priv *alx)
662{
663 struct pci_dev *pdev = alx->hw.pdev;
664
665 free_irq(pdev->irq, alx);
666
667 if (alx->msi) {
668 pci_disable_msi(alx->hw.pdev);
669 alx->msi = false;
670 }
671}
672
673static int alx_identify_hw(struct alx_priv *alx)
674{
675 struct alx_hw *hw = &alx->hw;
676 int rev = alx_hw_revision(hw);
677
678 if (rev > ALX_REV_C0)
679 return -EINVAL;
680
681 hw->max_dma_chnl = rev >= ALX_REV_B0 ? 4 : 2;
682
683 return 0;
684}
685
686static int alx_init_sw(struct alx_priv *alx)
687{
688 struct pci_dev *pdev = alx->hw.pdev;
689 struct alx_hw *hw = &alx->hw;
690 int err;
691
692 err = alx_identify_hw(alx);
693 if (err) {
694 dev_err(&pdev->dev, "unrecognized chip, aborting\n");
695 return err;
696 }
697
698 alx->hw.lnk_patch =
699 pdev->device == ALX_DEV_ID_AR8161 &&
700 pdev->subsystem_vendor == PCI_VENDOR_ID_ATTANSIC &&
701 pdev->subsystem_device == 0x0091 &&
702 pdev->revision == 0;
703
704 hw->smb_timer = 400;
705 hw->mtu = alx->dev->mtu;
706 alx->rxbuf_size = ALIGN(ALX_RAW_MTU(hw->mtu), 8);
707 alx->tx_ringsz = 256;
708 alx->rx_ringsz = 512;
709 hw->sleep_ctrl = ALX_SLEEP_WOL_MAGIC | ALX_SLEEP_WOL_PHY;
710 hw->imt = 200;
711 alx->int_mask = ALX_ISR_MISC;
712 hw->dma_chnl = hw->max_dma_chnl;
713 hw->ith_tpd = alx->tx_ringsz / 3;
714 hw->link_speed = SPEED_UNKNOWN;
Johannes Berga5b87cc2013-06-29 19:23:17 +0200715 hw->duplex = DUPLEX_UNKNOWN;
Johannes Bergab69bde2013-06-17 22:44:02 +0200716 hw->adv_cfg = ADVERTISED_Autoneg |
717 ADVERTISED_10baseT_Half |
718 ADVERTISED_10baseT_Full |
719 ADVERTISED_100baseT_Full |
720 ADVERTISED_100baseT_Half |
721 ADVERTISED_1000baseT_Full;
722 hw->flowctrl = ALX_FC_ANEG | ALX_FC_RX | ALX_FC_TX;
723
724 hw->rx_ctrl = ALX_MAC_CTRL_WOLSPED_SWEN |
725 ALX_MAC_CTRL_MHASH_ALG_HI5B |
726 ALX_MAC_CTRL_BRD_EN |
727 ALX_MAC_CTRL_PCRCE |
728 ALX_MAC_CTRL_CRCE |
729 ALX_MAC_CTRL_RXFC_EN |
730 ALX_MAC_CTRL_TXFC_EN |
731 7 << ALX_MAC_CTRL_PRMBLEN_SHIFT;
732
733 return err;
734}
735
736
737static netdev_features_t alx_fix_features(struct net_device *netdev,
738 netdev_features_t features)
739{
740 if (netdev->mtu > ALX_MAX_TSO_PKT_SIZE)
741 features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
742
743 return features;
744}
745
746static void alx_netif_stop(struct alx_priv *alx)
747{
748 alx->dev->trans_start = jiffies;
749 if (netif_carrier_ok(alx->dev)) {
750 netif_carrier_off(alx->dev);
751 netif_tx_disable(alx->dev);
752 napi_disable(&alx->napi);
753 }
754}
755
756static void alx_halt(struct alx_priv *alx)
757{
758 struct alx_hw *hw = &alx->hw;
759
760 alx_netif_stop(alx);
761 hw->link_speed = SPEED_UNKNOWN;
Johannes Berga5b87cc2013-06-29 19:23:17 +0200762 hw->duplex = DUPLEX_UNKNOWN;
Johannes Bergab69bde2013-06-17 22:44:02 +0200763
764 alx_reset_mac(hw);
765
766 /* disable l0s/l1 */
767 alx_enable_aspm(hw, false, false);
768 alx_irq_disable(alx);
769 alx_free_buffers(alx);
770}
771
772static void alx_configure(struct alx_priv *alx)
773{
774 struct alx_hw *hw = &alx->hw;
775
776 alx_configure_basic(hw);
777 alx_disable_rss(hw);
778 __alx_set_rx_mode(alx->dev);
779
780 alx_write_mem32(hw, ALX_MAC_CTRL, hw->rx_ctrl);
781}
782
783static void alx_activate(struct alx_priv *alx)
784{
785 /* hardware setting lost, restore it */
786 alx_reinit_rings(alx);
787 alx_configure(alx);
788
789 /* clear old interrupts */
790 alx_write_mem32(&alx->hw, ALX_ISR, ~(u32)ALX_ISR_DIS);
791
792 alx_irq_enable(alx);
793
794 alx_schedule_link_check(alx);
795}
796
797static void alx_reinit(struct alx_priv *alx)
798{
799 ASSERT_RTNL();
800
801 alx_halt(alx);
802 alx_activate(alx);
803}
804
805static int alx_change_mtu(struct net_device *netdev, int mtu)
806{
807 struct alx_priv *alx = netdev_priv(netdev);
808 int max_frame = mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
809
810 if ((max_frame < ALX_MIN_FRAME_SIZE) ||
811 (max_frame > ALX_MAX_FRAME_SIZE))
812 return -EINVAL;
813
814 if (netdev->mtu == mtu)
815 return 0;
816
817 netdev->mtu = mtu;
818 alx->hw.mtu = mtu;
819 alx->rxbuf_size = mtu > ALX_DEF_RXBUF_SIZE ?
820 ALIGN(max_frame, 8) : ALX_DEF_RXBUF_SIZE;
821 netdev_update_features(netdev);
822 if (netif_running(netdev))
823 alx_reinit(alx);
824 return 0;
825}
826
827static void alx_netif_start(struct alx_priv *alx)
828{
829 netif_tx_wake_all_queues(alx->dev);
830 napi_enable(&alx->napi);
831 netif_carrier_on(alx->dev);
832}
833
834static int __alx_open(struct alx_priv *alx, bool resume)
835{
836 int err;
837
838 if (!resume)
839 netif_carrier_off(alx->dev);
840
841 err = alx_alloc_rings(alx);
842 if (err)
843 return err;
844
845 alx_configure(alx);
846
847 err = alx_request_irq(alx);
848 if (err)
849 goto out_free_rings;
850
851 /* clear old interrupts */
852 alx_write_mem32(&alx->hw, ALX_ISR, ~(u32)ALX_ISR_DIS);
853
854 alx_irq_enable(alx);
855
856 if (!resume)
857 netif_tx_start_all_queues(alx->dev);
858
859 alx_schedule_link_check(alx);
860 return 0;
861
862out_free_rings:
863 alx_free_rings(alx);
864 return err;
865}
866
867static void __alx_stop(struct alx_priv *alx)
868{
869 alx_halt(alx);
870 alx_free_irq(alx);
871 alx_free_rings(alx);
872}
873
Johannes Berga5b87cc2013-06-29 19:23:17 +0200874static const char *alx_speed_desc(struct alx_hw *hw)
Johannes Bergab69bde2013-06-17 22:44:02 +0200875{
Johannes Berga5b87cc2013-06-29 19:23:17 +0200876 switch (alx_speed_to_ethadv(hw->link_speed, hw->duplex)) {
877 case ADVERTISED_1000baseT_Full:
Johannes Bergab69bde2013-06-17 22:44:02 +0200878 return "1 Gbps Full";
Johannes Berga5b87cc2013-06-29 19:23:17 +0200879 case ADVERTISED_100baseT_Full:
Johannes Bergab69bde2013-06-17 22:44:02 +0200880 return "100 Mbps Full";
Johannes Berga5b87cc2013-06-29 19:23:17 +0200881 case ADVERTISED_100baseT_Half:
Johannes Bergab69bde2013-06-17 22:44:02 +0200882 return "100 Mbps Half";
Johannes Berga5b87cc2013-06-29 19:23:17 +0200883 case ADVERTISED_10baseT_Full:
Johannes Bergab69bde2013-06-17 22:44:02 +0200884 return "10 Mbps Full";
Johannes Berga5b87cc2013-06-29 19:23:17 +0200885 case ADVERTISED_10baseT_Half:
Johannes Bergab69bde2013-06-17 22:44:02 +0200886 return "10 Mbps Half";
887 default:
888 return "Unknown speed";
889 }
890}
891
892static void alx_check_link(struct alx_priv *alx)
893{
894 struct alx_hw *hw = &alx->hw;
895 unsigned long flags;
Johannes Berga5b87cc2013-06-29 19:23:17 +0200896 int old_speed;
897 u8 old_duplex;
Johannes Bergab69bde2013-06-17 22:44:02 +0200898 int err;
899
900 /* clear PHY internal interrupt status, otherwise the main
901 * interrupt status will be asserted forever
902 */
903 alx_clear_phy_intr(hw);
904
Johannes Berga5b87cc2013-06-29 19:23:17 +0200905 old_speed = hw->link_speed;
906 old_duplex = hw->duplex;
907 err = alx_read_phy_link(hw);
Johannes Bergab69bde2013-06-17 22:44:02 +0200908 if (err < 0)
909 goto reset;
910
911 spin_lock_irqsave(&alx->irq_lock, flags);
912 alx->int_mask |= ALX_ISR_PHY;
913 alx_write_mem32(hw, ALX_IMR, alx->int_mask);
914 spin_unlock_irqrestore(&alx->irq_lock, flags);
915
Johannes Berga5b87cc2013-06-29 19:23:17 +0200916 if (old_speed == hw->link_speed)
Johannes Bergab69bde2013-06-17 22:44:02 +0200917 return;
Johannes Bergab69bde2013-06-17 22:44:02 +0200918
Johannes Berga5b87cc2013-06-29 19:23:17 +0200919 if (hw->link_speed != SPEED_UNKNOWN) {
Johannes Bergab69bde2013-06-17 22:44:02 +0200920 netif_info(alx, link, alx->dev,
Johannes Berga5b87cc2013-06-29 19:23:17 +0200921 "NIC Up: %s\n", alx_speed_desc(hw));
Johannes Bergab69bde2013-06-17 22:44:02 +0200922 alx_post_phy_link(hw);
923 alx_enable_aspm(hw, true, true);
924 alx_start_mac(hw);
925
926 if (old_speed == SPEED_UNKNOWN)
927 alx_netif_start(alx);
928 } else {
929 /* link is now down */
930 alx_netif_stop(alx);
931 netif_info(alx, link, alx->dev, "Link Down\n");
932 err = alx_reset_mac(hw);
933 if (err)
934 goto reset;
935 alx_irq_disable(alx);
936
937 /* MAC reset causes all HW settings to be lost, restore all */
938 err = alx_reinit_rings(alx);
939 if (err)
940 goto reset;
941 alx_configure(alx);
942 alx_enable_aspm(hw, false, true);
943 alx_post_phy_link(hw);
944 alx_irq_enable(alx);
945 }
946
947 return;
948
949reset:
950 alx_schedule_reset(alx);
951}
952
953static int alx_open(struct net_device *netdev)
954{
955 return __alx_open(netdev_priv(netdev), false);
956}
957
958static int alx_stop(struct net_device *netdev)
959{
960 __alx_stop(netdev_priv(netdev));
961 return 0;
962}
963
964static int __alx_shutdown(struct pci_dev *pdev, bool *wol_en)
965{
966 struct alx_priv *alx = pci_get_drvdata(pdev);
967 struct net_device *netdev = alx->dev;
968 struct alx_hw *hw = &alx->hw;
969 int err, speed;
Johannes Berga5b87cc2013-06-29 19:23:17 +0200970 u8 duplex;
Johannes Bergab69bde2013-06-17 22:44:02 +0200971
972 netif_device_detach(netdev);
973
974 if (netif_running(netdev))
975 __alx_stop(alx);
976
977#ifdef CONFIG_PM_SLEEP
978 err = pci_save_state(pdev);
979 if (err)
980 return err;
981#endif
982
Johannes Berga5b87cc2013-06-29 19:23:17 +0200983 err = alx_select_powersaving_speed(hw, &speed, &duplex);
Johannes Bergab69bde2013-06-17 22:44:02 +0200984 if (err)
985 return err;
986 err = alx_clear_phy_intr(hw);
987 if (err)
988 return err;
Johannes Berga5b87cc2013-06-29 19:23:17 +0200989 err = alx_pre_suspend(hw, speed, duplex);
Johannes Bergab69bde2013-06-17 22:44:02 +0200990 if (err)
991 return err;
992 err = alx_config_wol(hw);
993 if (err)
994 return err;
995
996 *wol_en = false;
997 if (hw->sleep_ctrl & ALX_SLEEP_ACTIVE) {
998 netif_info(alx, wol, netdev,
999 "wol: ctrl=%X, speed=%X\n",
1000 hw->sleep_ctrl, speed);
1001 device_set_wakeup_enable(&pdev->dev, true);
1002 *wol_en = true;
1003 }
1004
1005 pci_disable_device(pdev);
1006
1007 return 0;
1008}
1009
1010static void alx_shutdown(struct pci_dev *pdev)
1011{
1012 int err;
1013 bool wol_en;
1014
1015 err = __alx_shutdown(pdev, &wol_en);
1016 if (!err) {
1017 pci_wake_from_d3(pdev, wol_en);
1018 pci_set_power_state(pdev, PCI_D3hot);
1019 } else {
1020 dev_err(&pdev->dev, "shutdown fail %d\n", err);
1021 }
1022}
1023
1024static void alx_link_check(struct work_struct *work)
1025{
1026 struct alx_priv *alx;
1027
1028 alx = container_of(work, struct alx_priv, link_check_wk);
1029
1030 rtnl_lock();
1031 alx_check_link(alx);
1032 rtnl_unlock();
1033}
1034
1035static void alx_reset(struct work_struct *work)
1036{
1037 struct alx_priv *alx = container_of(work, struct alx_priv, reset_wk);
1038
1039 rtnl_lock();
1040 alx_reinit(alx);
1041 rtnl_unlock();
1042}
1043
1044static int alx_tx_csum(struct sk_buff *skb, struct alx_txd *first)
1045{
1046 u8 cso, css;
1047
1048 if (skb->ip_summed != CHECKSUM_PARTIAL)
1049 return 0;
1050
1051 cso = skb_checksum_start_offset(skb);
1052 if (cso & 1)
1053 return -EINVAL;
1054
1055 css = cso + skb->csum_offset;
1056 first->word1 |= cpu_to_le32((cso >> 1) << TPD_CXSUMSTART_SHIFT);
1057 first->word1 |= cpu_to_le32((css >> 1) << TPD_CXSUMOFFSET_SHIFT);
1058 first->word1 |= cpu_to_le32(1 << TPD_CXSUM_EN_SHIFT);
1059
1060 return 0;
1061}
1062
1063static int alx_map_tx_skb(struct alx_priv *alx, struct sk_buff *skb)
1064{
1065 struct alx_tx_queue *txq = &alx->txq;
1066 struct alx_txd *tpd, *first_tpd;
1067 dma_addr_t dma;
1068 int maplen, f, first_idx = txq->write_idx;
1069
1070 first_tpd = &txq->tpd[txq->write_idx];
1071 tpd = first_tpd;
1072
1073 maplen = skb_headlen(skb);
1074 dma = dma_map_single(&alx->hw.pdev->dev, skb->data, maplen,
1075 DMA_TO_DEVICE);
1076 if (dma_mapping_error(&alx->hw.pdev->dev, dma))
1077 goto err_dma;
1078
1079 dma_unmap_len_set(&txq->bufs[txq->write_idx], size, maplen);
1080 dma_unmap_addr_set(&txq->bufs[txq->write_idx], dma, dma);
1081
1082 tpd->adrl.addr = cpu_to_le64(dma);
1083 tpd->len = cpu_to_le16(maplen);
1084
1085 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++) {
1086 struct skb_frag_struct *frag;
1087
1088 frag = &skb_shinfo(skb)->frags[f];
1089
1090 if (++txq->write_idx == alx->tx_ringsz)
1091 txq->write_idx = 0;
1092 tpd = &txq->tpd[txq->write_idx];
1093
1094 tpd->word1 = first_tpd->word1;
1095
1096 maplen = skb_frag_size(frag);
1097 dma = skb_frag_dma_map(&alx->hw.pdev->dev, frag, 0,
1098 maplen, DMA_TO_DEVICE);
1099 if (dma_mapping_error(&alx->hw.pdev->dev, dma))
1100 goto err_dma;
1101 dma_unmap_len_set(&txq->bufs[txq->write_idx], size, maplen);
1102 dma_unmap_addr_set(&txq->bufs[txq->write_idx], dma, dma);
1103
1104 tpd->adrl.addr = cpu_to_le64(dma);
1105 tpd->len = cpu_to_le16(maplen);
1106 }
1107
1108 /* last TPD, set EOP flag and store skb */
1109 tpd->word1 |= cpu_to_le32(1 << TPD_EOP_SHIFT);
1110 txq->bufs[txq->write_idx].skb = skb;
1111
1112 if (++txq->write_idx == alx->tx_ringsz)
1113 txq->write_idx = 0;
1114
1115 return 0;
1116
1117err_dma:
1118 f = first_idx;
1119 while (f != txq->write_idx) {
1120 alx_free_txbuf(alx, f);
1121 if (++f == alx->tx_ringsz)
1122 f = 0;
1123 }
1124 return -ENOMEM;
1125}
1126
1127static netdev_tx_t alx_start_xmit(struct sk_buff *skb,
1128 struct net_device *netdev)
1129{
1130 struct alx_priv *alx = netdev_priv(netdev);
1131 struct alx_tx_queue *txq = &alx->txq;
1132 struct alx_txd *first;
1133 int tpdreq = skb_shinfo(skb)->nr_frags + 1;
1134
1135 if (alx_tpd_avail(alx) < tpdreq) {
1136 netif_stop_queue(alx->dev);
1137 goto drop;
1138 }
1139
1140 first = &txq->tpd[txq->write_idx];
1141 memset(first, 0, sizeof(*first));
1142
1143 if (alx_tx_csum(skb, first))
1144 goto drop;
1145
1146 if (alx_map_tx_skb(alx, skb) < 0)
1147 goto drop;
1148
1149 netdev_sent_queue(alx->dev, skb->len);
1150
1151 /* flush updates before updating hardware */
1152 wmb();
1153 alx_write_mem16(&alx->hw, ALX_TPD_PRI0_PIDX, txq->write_idx);
1154
1155 if (alx_tpd_avail(alx) < alx->tx_ringsz/8)
1156 netif_stop_queue(alx->dev);
1157
1158 return NETDEV_TX_OK;
1159
1160drop:
1161 dev_kfree_skb(skb);
1162 return NETDEV_TX_OK;
1163}
1164
1165static void alx_tx_timeout(struct net_device *dev)
1166{
1167 struct alx_priv *alx = netdev_priv(dev);
1168
1169 alx_schedule_reset(alx);
1170}
1171
1172static int alx_mdio_read(struct net_device *netdev,
1173 int prtad, int devad, u16 addr)
1174{
1175 struct alx_priv *alx = netdev_priv(netdev);
1176 struct alx_hw *hw = &alx->hw;
1177 u16 val;
1178 int err;
1179
1180 if (prtad != hw->mdio.prtad)
1181 return -EINVAL;
1182
1183 if (devad == MDIO_DEVAD_NONE)
1184 err = alx_read_phy_reg(hw, addr, &val);
1185 else
1186 err = alx_read_phy_ext(hw, devad, addr, &val);
1187
1188 if (err)
1189 return err;
1190 return val;
1191}
1192
1193static int alx_mdio_write(struct net_device *netdev,
1194 int prtad, int devad, u16 addr, u16 val)
1195{
1196 struct alx_priv *alx = netdev_priv(netdev);
1197 struct alx_hw *hw = &alx->hw;
1198
1199 if (prtad != hw->mdio.prtad)
1200 return -EINVAL;
1201
1202 if (devad == MDIO_DEVAD_NONE)
1203 return alx_write_phy_reg(hw, addr, val);
1204
1205 return alx_write_phy_ext(hw, devad, addr, val);
1206}
1207
1208static int alx_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
1209{
1210 struct alx_priv *alx = netdev_priv(netdev);
1211
1212 if (!netif_running(netdev))
1213 return -EAGAIN;
1214
1215 return mdio_mii_ioctl(&alx->hw.mdio, if_mii(ifr), cmd);
1216}
1217
1218#ifdef CONFIG_NET_POLL_CONTROLLER
1219static void alx_poll_controller(struct net_device *netdev)
1220{
1221 struct alx_priv *alx = netdev_priv(netdev);
1222
1223 if (alx->msi)
1224 alx_intr_msi(0, alx);
1225 else
1226 alx_intr_legacy(0, alx);
1227}
1228#endif
1229
1230static const struct net_device_ops alx_netdev_ops = {
1231 .ndo_open = alx_open,
1232 .ndo_stop = alx_stop,
1233 .ndo_start_xmit = alx_start_xmit,
1234 .ndo_set_rx_mode = alx_set_rx_mode,
1235 .ndo_validate_addr = eth_validate_addr,
1236 .ndo_set_mac_address = alx_set_mac_address,
1237 .ndo_change_mtu = alx_change_mtu,
1238 .ndo_do_ioctl = alx_ioctl,
1239 .ndo_tx_timeout = alx_tx_timeout,
1240 .ndo_fix_features = alx_fix_features,
1241#ifdef CONFIG_NET_POLL_CONTROLLER
1242 .ndo_poll_controller = alx_poll_controller,
1243#endif
1244};
1245
1246static int alx_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1247{
1248 struct net_device *netdev;
1249 struct alx_priv *alx;
1250 struct alx_hw *hw;
1251 bool phy_configured;
1252 int bars, pm_cap, err;
1253
1254 err = pci_enable_device_mem(pdev);
1255 if (err)
1256 return err;
1257
1258 /* The alx chip can DMA to 64-bit addresses, but it uses a single
1259 * shared register for the high 32 bits, so only a single, aligned,
1260 * 4 GB physical address range can be used for descriptors.
1261 */
1262 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
1263 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
1264 dev_dbg(&pdev->dev, "DMA to 64-BIT addresses\n");
1265 } else {
1266 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
1267 if (err) {
1268 err = dma_set_coherent_mask(&pdev->dev,
1269 DMA_BIT_MASK(32));
1270 if (err) {
1271 dev_err(&pdev->dev,
1272 "No usable DMA config, aborting\n");
1273 goto out_pci_disable;
1274 }
1275 }
1276 }
1277
1278 bars = pci_select_bars(pdev, IORESOURCE_MEM);
1279 err = pci_request_selected_regions(pdev, bars, alx_drv_name);
1280 if (err) {
1281 dev_err(&pdev->dev,
1282 "pci_request_selected_regions failed(bars:%d)\n", bars);
1283 goto out_pci_disable;
1284 }
1285
1286 pci_enable_pcie_error_reporting(pdev);
1287 pci_set_master(pdev);
1288
1289 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
1290 if (pm_cap == 0) {
1291 dev_err(&pdev->dev,
1292 "Can't find power management capability, aborting\n");
1293 err = -EIO;
1294 goto out_pci_release;
1295 }
1296
1297 err = pci_set_power_state(pdev, PCI_D0);
1298 if (err)
1299 goto out_pci_release;
1300
1301 netdev = alloc_etherdev(sizeof(*alx));
1302 if (!netdev) {
1303 err = -ENOMEM;
1304 goto out_pci_release;
1305 }
1306
1307 SET_NETDEV_DEV(netdev, &pdev->dev);
1308 alx = netdev_priv(netdev);
1309 alx->dev = netdev;
1310 alx->hw.pdev = pdev;
1311 alx->msg_enable = NETIF_MSG_LINK | NETIF_MSG_HW | NETIF_MSG_IFUP |
1312 NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR | NETIF_MSG_WOL;
1313 hw = &alx->hw;
1314 pci_set_drvdata(pdev, alx);
1315
1316 hw->hw_addr = pci_ioremap_bar(pdev, 0);
1317 if (!hw->hw_addr) {
1318 dev_err(&pdev->dev, "cannot map device registers\n");
1319 err = -EIO;
1320 goto out_free_netdev;
1321 }
1322
1323 netdev->netdev_ops = &alx_netdev_ops;
1324 SET_ETHTOOL_OPS(netdev, &alx_ethtool_ops);
1325 netdev->irq = pdev->irq;
1326 netdev->watchdog_timeo = ALX_WATCHDOG_TIME;
1327
1328 if (ent->driver_data & ALX_DEV_QUIRK_MSI_INTX_DISABLE_BUG)
1329 pdev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
1330
1331 err = alx_init_sw(alx);
1332 if (err) {
1333 dev_err(&pdev->dev, "net device private data init failed\n");
1334 goto out_unmap;
1335 }
1336
1337 alx_reset_pcie(hw);
1338
1339 phy_configured = alx_phy_configured(hw);
1340
1341 if (!phy_configured)
1342 alx_reset_phy(hw);
1343
1344 err = alx_reset_mac(hw);
1345 if (err) {
1346 dev_err(&pdev->dev, "MAC Reset failed, error = %d\n", err);
1347 goto out_unmap;
1348 }
1349
1350 /* setup link to put it in a known good starting state */
1351 if (!phy_configured) {
1352 err = alx_setup_speed_duplex(hw, hw->adv_cfg, hw->flowctrl);
1353 if (err) {
1354 dev_err(&pdev->dev,
1355 "failed to configure PHY speed/duplex (err=%d)\n",
1356 err);
1357 goto out_unmap;
1358 }
1359 }
1360
1361 netdev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM;
1362
1363 if (alx_get_perm_macaddr(hw, hw->perm_addr)) {
1364 dev_warn(&pdev->dev,
1365 "Invalid permanent address programmed, using random one\n");
1366 eth_hw_addr_random(netdev);
1367 memcpy(hw->perm_addr, netdev->dev_addr, netdev->addr_len);
1368 }
1369
1370 memcpy(hw->mac_addr, hw->perm_addr, ETH_ALEN);
1371 memcpy(netdev->dev_addr, hw->mac_addr, ETH_ALEN);
1372 memcpy(netdev->perm_addr, hw->perm_addr, ETH_ALEN);
1373
1374 hw->mdio.prtad = 0;
1375 hw->mdio.mmds = 0;
1376 hw->mdio.dev = netdev;
1377 hw->mdio.mode_support = MDIO_SUPPORTS_C45 |
1378 MDIO_SUPPORTS_C22 |
1379 MDIO_EMULATE_C22;
1380 hw->mdio.mdio_read = alx_mdio_read;
1381 hw->mdio.mdio_write = alx_mdio_write;
1382
1383 if (!alx_get_phy_info(hw)) {
1384 dev_err(&pdev->dev, "failed to identify PHY\n");
1385 err = -EIO;
1386 goto out_unmap;
1387 }
1388
1389 INIT_WORK(&alx->link_check_wk, alx_link_check);
1390 INIT_WORK(&alx->reset_wk, alx_reset);
1391 spin_lock_init(&alx->hw.mdio_lock);
1392 spin_lock_init(&alx->irq_lock);
1393
1394 netif_carrier_off(netdev);
1395
1396 err = register_netdev(netdev);
1397 if (err) {
1398 dev_err(&pdev->dev, "register netdevice failed\n");
1399 goto out_unmap;
1400 }
1401
1402 device_set_wakeup_enable(&pdev->dev, hw->sleep_ctrl);
1403
1404 netdev_info(netdev,
1405 "Qualcomm Atheros AR816x/AR817x Ethernet [%pM]\n",
1406 netdev->dev_addr);
1407
1408 return 0;
1409
1410out_unmap:
1411 iounmap(hw->hw_addr);
1412out_free_netdev:
1413 free_netdev(netdev);
1414out_pci_release:
1415 pci_release_selected_regions(pdev, bars);
1416out_pci_disable:
1417 pci_disable_device(pdev);
1418 return err;
1419}
1420
1421static void alx_remove(struct pci_dev *pdev)
1422{
1423 struct alx_priv *alx = pci_get_drvdata(pdev);
1424 struct alx_hw *hw = &alx->hw;
1425
1426 cancel_work_sync(&alx->link_check_wk);
1427 cancel_work_sync(&alx->reset_wk);
1428
1429 /* restore permanent mac address */
1430 alx_set_macaddr(hw, hw->perm_addr);
1431
1432 unregister_netdev(alx->dev);
1433 iounmap(hw->hw_addr);
1434 pci_release_selected_regions(pdev,
1435 pci_select_bars(pdev, IORESOURCE_MEM));
1436
1437 pci_disable_pcie_error_reporting(pdev);
1438 pci_disable_device(pdev);
1439 pci_set_drvdata(pdev, NULL);
1440
1441 free_netdev(alx->dev);
1442}
1443
1444#ifdef CONFIG_PM_SLEEP
1445static int alx_suspend(struct device *dev)
1446{
1447 struct pci_dev *pdev = to_pci_dev(dev);
1448 int err;
1449 bool wol_en;
1450
1451 err = __alx_shutdown(pdev, &wol_en);
1452 if (err) {
1453 dev_err(&pdev->dev, "shutdown fail in suspend %d\n", err);
1454 return err;
1455 }
1456
1457 if (wol_en) {
1458 pci_prepare_to_sleep(pdev);
1459 } else {
1460 pci_wake_from_d3(pdev, false);
1461 pci_set_power_state(pdev, PCI_D3hot);
1462 }
1463
1464 return 0;
1465}
1466
1467static int alx_resume(struct device *dev)
1468{
1469 struct pci_dev *pdev = to_pci_dev(dev);
1470 struct alx_priv *alx = pci_get_drvdata(pdev);
1471 struct net_device *netdev = alx->dev;
1472 struct alx_hw *hw = &alx->hw;
1473 int err;
1474
1475 pci_set_power_state(pdev, PCI_D0);
1476 pci_restore_state(pdev);
1477 pci_save_state(pdev);
1478
1479 pci_enable_wake(pdev, PCI_D3hot, 0);
1480 pci_enable_wake(pdev, PCI_D3cold, 0);
1481
1482 hw->link_speed = SPEED_UNKNOWN;
1483 alx->int_mask = ALX_ISR_MISC;
1484
1485 alx_reset_pcie(hw);
1486 alx_reset_phy(hw);
1487
1488 err = alx_reset_mac(hw);
1489 if (err) {
1490 netif_err(alx, hw, alx->dev,
1491 "resume:reset_mac fail %d\n", err);
1492 return -EIO;
1493 }
1494
1495 err = alx_setup_speed_duplex(hw, hw->adv_cfg, hw->flowctrl);
1496 if (err) {
1497 netif_err(alx, hw, alx->dev,
1498 "resume:setup_speed_duplex fail %d\n", err);
1499 return -EIO;
1500 }
1501
1502 if (netif_running(netdev)) {
1503 err = __alx_open(alx, true);
1504 if (err)
1505 return err;
1506 }
1507
1508 netif_device_attach(netdev);
1509
1510 return err;
1511}
1512#endif
1513
1514static pci_ers_result_t alx_pci_error_detected(struct pci_dev *pdev,
1515 pci_channel_state_t state)
1516{
1517 struct alx_priv *alx = pci_get_drvdata(pdev);
1518 struct net_device *netdev = alx->dev;
1519 pci_ers_result_t rc = PCI_ERS_RESULT_NEED_RESET;
1520
1521 dev_info(&pdev->dev, "pci error detected\n");
1522
1523 rtnl_lock();
1524
1525 if (netif_running(netdev)) {
1526 netif_device_detach(netdev);
1527 alx_halt(alx);
1528 }
1529
1530 if (state == pci_channel_io_perm_failure)
1531 rc = PCI_ERS_RESULT_DISCONNECT;
1532 else
1533 pci_disable_device(pdev);
1534
1535 rtnl_unlock();
1536
1537 return rc;
1538}
1539
1540static pci_ers_result_t alx_pci_error_slot_reset(struct pci_dev *pdev)
1541{
1542 struct alx_priv *alx = pci_get_drvdata(pdev);
1543 struct alx_hw *hw = &alx->hw;
1544 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
1545
1546 dev_info(&pdev->dev, "pci error slot reset\n");
1547
1548 rtnl_lock();
1549
1550 if (pci_enable_device(pdev)) {
1551 dev_err(&pdev->dev, "Failed to re-enable PCI device after reset\n");
1552 goto out;
1553 }
1554
1555 pci_set_master(pdev);
1556 pci_enable_wake(pdev, PCI_D3hot, 0);
1557 pci_enable_wake(pdev, PCI_D3cold, 0);
1558
1559 alx_reset_pcie(hw);
1560 if (!alx_reset_mac(hw))
1561 rc = PCI_ERS_RESULT_RECOVERED;
1562out:
1563 pci_cleanup_aer_uncorrect_error_status(pdev);
1564
1565 rtnl_unlock();
1566
1567 return rc;
1568}
1569
1570static void alx_pci_error_resume(struct pci_dev *pdev)
1571{
1572 struct alx_priv *alx = pci_get_drvdata(pdev);
1573 struct net_device *netdev = alx->dev;
1574
1575 dev_info(&pdev->dev, "pci error resume\n");
1576
1577 rtnl_lock();
1578
1579 if (netif_running(netdev)) {
1580 alx_activate(alx);
1581 netif_device_attach(netdev);
1582 }
1583
1584 rtnl_unlock();
1585}
1586
1587static const struct pci_error_handlers alx_err_handlers = {
1588 .error_detected = alx_pci_error_detected,
1589 .slot_reset = alx_pci_error_slot_reset,
1590 .resume = alx_pci_error_resume,
1591};
1592
1593#ifdef CONFIG_PM_SLEEP
1594static SIMPLE_DEV_PM_OPS(alx_pm_ops, alx_suspend, alx_resume);
1595#define ALX_PM_OPS (&alx_pm_ops)
1596#else
1597#define ALX_PM_OPS NULL
1598#endif
1599
1600static DEFINE_PCI_DEVICE_TABLE(alx_pci_tbl) = {
1601 { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_AR8161),
1602 .driver_data = ALX_DEV_QUIRK_MSI_INTX_DISABLE_BUG },
1603 { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_E2200),
1604 .driver_data = ALX_DEV_QUIRK_MSI_INTX_DISABLE_BUG },
1605 { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_AR8162),
1606 .driver_data = ALX_DEV_QUIRK_MSI_INTX_DISABLE_BUG },
1607 { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_AR8171) },
1608 { PCI_VDEVICE(ATTANSIC, ALX_DEV_ID_AR8172) },
1609 {}
1610};
1611
1612static struct pci_driver alx_driver = {
1613 .name = alx_drv_name,
1614 .id_table = alx_pci_tbl,
1615 .probe = alx_probe,
1616 .remove = alx_remove,
1617 .shutdown = alx_shutdown,
1618 .err_handler = &alx_err_handlers,
1619 .driver.pm = ALX_PM_OPS,
1620};
1621
1622module_pci_driver(alx_driver);
1623MODULE_DEVICE_TABLE(pci, alx_pci_tbl);
1624MODULE_AUTHOR("Johannes Berg <johannes@sipsolutions.net>");
1625MODULE_AUTHOR("Qualcomm Corporation, <nic-devel@qualcomm.com>");
1626MODULE_DESCRIPTION(
1627 "Qualcomm Atheros(R) AR816x/AR817x PCI-E Ethernet Network Driver");
1628MODULE_LICENSE("GPL");