blob: b57f20e552ba83d0a0e39ef0593229b7ccd874d5 [file] [log] [blame]
Dan Murphy2a101542015-06-02 09:34:37 -05001/*
2 * Driver for the Texas Instruments DP83867 PHY
3 *
4 * Copyright (C) 2015 Texas Instruments Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/ethtool.h>
17#include <linux/kernel.h>
18#include <linux/mii.h>
19#include <linux/module.h>
20#include <linux/of.h>
21#include <linux/phy.h>
22
23#include <dt-bindings/net/ti-dp83867.h>
24
25#define DP83867_PHY_ID 0x2000a231
26#define DP83867_DEVADDR 0x1f
27
28#define MII_DP83867_PHYCTRL 0x10
29#define MII_DP83867_MICR 0x12
30#define MII_DP83867_ISR 0x13
31#define DP83867_CTRL 0x1f
Grygorii Strashko5ca7d1c2017-01-05 14:48:07 -060032#define DP83867_CFG3 0x1e
Dan Murphy2a101542015-06-02 09:34:37 -050033
34/* Extended Registers */
Lukasz Majewskifc6d39c2017-02-07 06:20:23 +010035#define DP83867_CFG4 0x0031
Dan Murphy2a101542015-06-02 09:34:37 -050036#define DP83867_RGMIICTL 0x0032
Lukasz Majewskiac6e0582017-02-07 06:20:24 +010037#define DP83867_STRAP_STS1 0x006E
Dan Murphy2a101542015-06-02 09:34:37 -050038#define DP83867_RGMIIDCTL 0x0086
Mugunthan V Ned838fe2016-10-18 16:50:18 +053039#define DP83867_IO_MUX_CFG 0x0170
Dan Murphy2a101542015-06-02 09:34:37 -050040
41#define DP83867_SW_RESET BIT(15)
42#define DP83867_SW_RESTART BIT(14)
43
44/* MICR Interrupt bits */
45#define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15)
46#define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14)
47#define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
48#define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12)
49#define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11)
50#define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10)
51#define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8)
52#define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
53#define MII_DP83867_MICR_WOL_INT_EN BIT(3)
54#define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2)
55#define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1)
56#define MII_DP83867_MICR_JABBER_INT_EN BIT(0)
57
58/* RGMIICTL bits */
59#define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1)
60#define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0)
61
Lukasz Majewskiac6e0582017-02-07 06:20:24 +010062/* STRAP_STS1 bits */
63#define DP83867_STRAP_STS1_RESERVED BIT(11)
64
Dan Murphy2a101542015-06-02 09:34:37 -050065/* PHY CTRL bits */
66#define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14
Stefan Hauserb291c412016-07-01 22:35:03 +020067#define DP83867_PHYCR_FIFO_DEPTH_MASK (3 << 14)
Lukasz Majewskiac6e0582017-02-07 06:20:24 +010068#define DP83867_PHYCR_RESERVED_MASK BIT(11)
Dan Murphy2a101542015-06-02 09:34:37 -050069
70/* RGMIIDCTL bits */
71#define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4
72
Mugunthan V Ned838fe2016-10-18 16:50:18 +053073/* IO_MUX_CFG bits */
74#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
75
76#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
77#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
78
Lukasz Majewskifc6d39c2017-02-07 06:20:23 +010079/* CFG4 bits */
80#define DP83867_CFG4_PORT_MIRROR_EN BIT(0)
81
82enum {
83 DP83867_PORT_MIRROING_KEEP,
84 DP83867_PORT_MIRROING_EN,
85 DP83867_PORT_MIRROING_DIS,
86};
87
Dan Murphy2a101542015-06-02 09:34:37 -050088struct dp83867_private {
89 int rx_id_delay;
90 int tx_id_delay;
91 int fifo_depth;
Mugunthan V Ned838fe2016-10-18 16:50:18 +053092 int io_impedance;
Lukasz Majewskifc6d39c2017-02-07 06:20:23 +010093 int port_mirroring;
Dan Murphy2a101542015-06-02 09:34:37 -050094};
95
96static int dp83867_ack_interrupt(struct phy_device *phydev)
97{
98 int err = phy_read(phydev, MII_DP83867_ISR);
99
100 if (err < 0)
101 return err;
102
103 return 0;
104}
105
106static int dp83867_config_intr(struct phy_device *phydev)
107{
108 int micr_status;
109
110 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
111 micr_status = phy_read(phydev, MII_DP83867_MICR);
112 if (micr_status < 0)
113 return micr_status;
114
115 micr_status |=
116 (MII_DP83867_MICR_AN_ERR_INT_EN |
117 MII_DP83867_MICR_SPEED_CHNG_INT_EN |
Grygorii Strashko5ca7d1c2017-01-05 14:48:07 -0600118 MII_DP83867_MICR_AUTONEG_COMP_INT_EN |
119 MII_DP83867_MICR_LINK_STS_CHNG_INT_EN |
Dan Murphy2a101542015-06-02 09:34:37 -0500120 MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN |
121 MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN);
122
123 return phy_write(phydev, MII_DP83867_MICR, micr_status);
124 }
125
126 micr_status = 0x0;
127 return phy_write(phydev, MII_DP83867_MICR, micr_status);
128}
129
Lukasz Majewskifc6d39c2017-02-07 06:20:23 +0100130static int dp83867_config_port_mirroring(struct phy_device *phydev)
131{
132 struct dp83867_private *dp83867 =
133 (struct dp83867_private *)phydev->priv;
134 u16 val;
135
Russell Kinga6d99fc2017-03-21 16:36:53 +0000136 val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4);
Lukasz Majewskifc6d39c2017-02-07 06:20:23 +0100137
138 if (dp83867->port_mirroring == DP83867_PORT_MIRROING_EN)
139 val |= DP83867_CFG4_PORT_MIRROR_EN;
140 else
141 val &= ~DP83867_CFG4_PORT_MIRROR_EN;
142
Russell Kinga6d99fc2017-03-21 16:36:53 +0000143 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4, val);
Lukasz Majewskifc6d39c2017-02-07 06:20:23 +0100144
145 return 0;
146}
147
Dan Murphy2a101542015-06-02 09:34:37 -0500148#ifdef CONFIG_OF_MDIO
149static int dp83867_of_init(struct phy_device *phydev)
150{
151 struct dp83867_private *dp83867 = phydev->priv;
Andrew Lunne5a03bf2016-01-06 20:11:16 +0100152 struct device *dev = &phydev->mdio.dev;
Dan Murphy2a101542015-06-02 09:34:37 -0500153 struct device_node *of_node = dev->of_node;
154 int ret;
155
Andrew Lunn7bf9ae02015-12-07 04:38:58 +0100156 if (!of_node)
Dan Murphy2a101542015-06-02 09:34:37 -0500157 return -ENODEV;
158
Mugunthan V Ned838fe2016-10-18 16:50:18 +0530159 dp83867->io_impedance = -EINVAL;
160
161 /* Optional configuration */
162 if (of_property_read_bool(of_node, "ti,max-output-impedance"))
163 dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
164 else if (of_property_read_bool(of_node, "ti,min-output-impedance"))
165 dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
166
Dan Murphyac7ba512015-06-08 14:30:55 -0500167 ret = of_property_read_u32(of_node, "ti,rx-internal-delay",
Dan Murphy2a101542015-06-02 09:34:37 -0500168 &dp83867->rx_id_delay);
Karicheri, Muralidharan34c55cf2017-01-13 09:32:34 -0500169 if (ret &&
170 (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
171 phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID))
Dan Murphy2a101542015-06-02 09:34:37 -0500172 return ret;
173
Dan Murphyac7ba512015-06-08 14:30:55 -0500174 ret = of_property_read_u32(of_node, "ti,tx-internal-delay",
Dan Murphy2a101542015-06-02 09:34:37 -0500175 &dp83867->tx_id_delay);
Karicheri, Muralidharan34c55cf2017-01-13 09:32:34 -0500176 if (ret &&
177 (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
178 phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID))
Dan Murphy2a101542015-06-02 09:34:37 -0500179 return ret;
180
Lukasz Majewskifc6d39c2017-02-07 06:20:23 +0100181 if (of_property_read_bool(of_node, "enet-phy-lane-swap"))
182 dp83867->port_mirroring = DP83867_PORT_MIRROING_EN;
183
184 if (of_property_read_bool(of_node, "enet-phy-lane-no-swap"))
185 dp83867->port_mirroring = DP83867_PORT_MIRROING_DIS;
186
Wu Fengguang92671352015-07-24 14:16:10 +0800187 return of_property_read_u32(of_node, "ti,fifo-depth",
Dan Murphy2a101542015-06-02 09:34:37 -0500188 &dp83867->fifo_depth);
Dan Murphy2a101542015-06-02 09:34:37 -0500189}
190#else
191static int dp83867_of_init(struct phy_device *phydev)
192{
193 return 0;
194}
195#endif /* CONFIG_OF_MDIO */
196
197static int dp83867_config_init(struct phy_device *phydev)
198{
199 struct dp83867_private *dp83867;
Lukasz Majewskiac6e0582017-02-07 06:20:24 +0100200 int ret, val, bs;
Stefan Hauserb291c412016-07-01 22:35:03 +0200201 u16 delay;
Dan Murphy2a101542015-06-02 09:34:37 -0500202
203 if (!phydev->priv) {
Andrew Lunne5a03bf2016-01-06 20:11:16 +0100204 dp83867 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83867),
Dan Murphy2a101542015-06-02 09:34:37 -0500205 GFP_KERNEL);
206 if (!dp83867)
207 return -ENOMEM;
208
209 phydev->priv = dp83867;
210 ret = dp83867_of_init(phydev);
211 if (ret)
212 return ret;
213 } else {
214 dp83867 = (struct dp83867_private *)phydev->priv;
215 }
216
217 if (phy_interface_is_rgmii(phydev)) {
Stefan Hauserb291c412016-07-01 22:35:03 +0200218 val = phy_read(phydev, MII_DP83867_PHYCTRL);
219 if (val < 0)
220 return val;
221 val &= ~DP83867_PHYCR_FIFO_DEPTH_MASK;
222 val |= (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT);
Lukasz Majewskiac6e0582017-02-07 06:20:24 +0100223
224 /* The code below checks if "port mirroring" N/A MODE4 has been
225 * enabled during power on bootstrap.
226 *
227 * Such N/A mode enabled by mistake can put PHY IC in some
228 * internal testing mode and disable RGMII transmission.
229 *
230 * In this particular case one needs to check STRAP_STS1
231 * register's bit 11 (marked as RESERVED).
232 */
233
Russell Kinga6d99fc2017-03-21 16:36:53 +0000234 bs = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_STRAP_STS1);
Lukasz Majewskiac6e0582017-02-07 06:20:24 +0100235 if (bs & DP83867_STRAP_STS1_RESERVED)
236 val &= ~DP83867_PHYCR_RESERVED_MASK;
237
Stefan Hauserb291c412016-07-01 22:35:03 +0200238 ret = phy_write(phydev, MII_DP83867_PHYCTRL, val);
Dan Murphy2a101542015-06-02 09:34:37 -0500239 if (ret)
240 return ret;
241 }
242
Dan Murphya46fa262015-07-21 12:06:45 -0500243 if ((phydev->interface >= PHY_INTERFACE_MODE_RGMII_ID) &&
Dan Murphy2a101542015-06-02 09:34:37 -0500244 (phydev->interface <= PHY_INTERFACE_MODE_RGMII_RXID)) {
Russell Kinga6d99fc2017-03-21 16:36:53 +0000245 val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL);
Dan Murphy2a101542015-06-02 09:34:37 -0500246
247 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
248 val |= (DP83867_RGMII_TX_CLK_DELAY_EN | DP83867_RGMII_RX_CLK_DELAY_EN);
249
250 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
251 val |= DP83867_RGMII_TX_CLK_DELAY_EN;
252
253 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
254 val |= DP83867_RGMII_RX_CLK_DELAY_EN;
255
Russell Kinga6d99fc2017-03-21 16:36:53 +0000256 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL, val);
Dan Murphy2a101542015-06-02 09:34:37 -0500257
258 delay = (dp83867->rx_id_delay |
259 (dp83867->tx_id_delay << DP83867_RGMII_TX_CLK_DELAY_SHIFT));
260
Russell Kinga6d99fc2017-03-21 16:36:53 +0000261 phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIIDCTL,
262 delay);
Mugunthan V Ned838fe2016-10-18 16:50:18 +0530263
264 if (dp83867->io_impedance >= 0) {
Russell Kinga6d99fc2017-03-21 16:36:53 +0000265 val = phy_read_mmd(phydev, DP83867_DEVADDR,
266 DP83867_IO_MUX_CFG);
Mugunthan V Ned838fe2016-10-18 16:50:18 +0530267
268 val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
269 val |= dp83867->io_impedance &
270 DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
271
Russell Kinga6d99fc2017-03-21 16:36:53 +0000272 phy_write_mmd(phydev, DP83867_DEVADDR,
273 DP83867_IO_MUX_CFG, val);
Mugunthan V Ned838fe2016-10-18 16:50:18 +0530274 }
Dan Murphy2a101542015-06-02 09:34:37 -0500275 }
276
Grygorii Strashko5ca7d1c2017-01-05 14:48:07 -0600277 /* Enable Interrupt output INT_OE in CFG3 register */
278 if (phy_interrupt_is_valid(phydev)) {
279 val = phy_read(phydev, DP83867_CFG3);
280 val |= BIT(7);
281 phy_write(phydev, DP83867_CFG3, val);
282 }
283
Lukasz Majewskifc6d39c2017-02-07 06:20:23 +0100284 if (dp83867->port_mirroring != DP83867_PORT_MIRROING_KEEP)
285 dp83867_config_port_mirroring(phydev);
286
Dan Murphy2a101542015-06-02 09:34:37 -0500287 return 0;
288}
289
290static int dp83867_phy_reset(struct phy_device *phydev)
291{
292 int err;
293
294 err = phy_write(phydev, DP83867_CTRL, DP83867_SW_RESET);
295 if (err < 0)
296 return err;
297
298 return dp83867_config_init(phydev);
299}
300
301static struct phy_driver dp83867_driver[] = {
302 {
303 .phy_id = DP83867_PHY_ID,
304 .phy_id_mask = 0xfffffff0,
305 .name = "TI DP83867",
306 .features = PHY_GBIT_FEATURES,
307 .flags = PHY_HAS_INTERRUPT,
308
309 .config_init = dp83867_config_init,
310 .soft_reset = dp83867_phy_reset,
311
312 /* IRQ related */
313 .ack_interrupt = dp83867_ack_interrupt,
314 .config_intr = dp83867_config_intr,
315
316 .config_aneg = genphy_config_aneg,
317 .read_status = genphy_read_status,
318 .suspend = genphy_suspend,
319 .resume = genphy_resume,
Dan Murphy2a101542015-06-02 09:34:37 -0500320 },
321};
322module_phy_driver(dp83867_driver);
323
324static struct mdio_device_id __maybe_unused dp83867_tbl[] = {
325 { DP83867_PHY_ID, 0xfffffff0 },
326 { }
327};
328
329MODULE_DEVICE_TABLE(mdio, dp83867_tbl);
330
331MODULE_DESCRIPTION("Texas Instruments DP83867 PHY driver");
332MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
333MODULE_LICENSE("GPL");