blob: 9a06acc8cc9dd18e5501f884d7873e60c8e0e790 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel63ce3ae2015-02-04 16:12:55 +01003 * Author: Joerg Roedel <jroedel@suse.de>
Joerg Roedelb6c02712008-06-26 21:27:53 +02004 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010020#include <linux/ratelimit.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020021#include <linux/pci.h>
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -040022#include <linux/acpi.h>
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -040023#include <linux/amba/bus.h>
Wan Zongshun0076cd32016-05-10 09:21:01 -040024#include <linux/platform_device.h>
Joerg Roedelcb41ed82011-04-05 11:00:53 +020025#include <linux/pci-ats.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080026#include <linux/bitmap.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010028#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020029#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090030#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010032#include <linux/iommu.h>
Joerg Roedel815b33f2011-04-06 17:26:49 +020033#include <linux/delay.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020034#include <linux/amd-iommu.h>
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010035#include <linux/notifier.h>
36#include <linux/export.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020037#include <linux/irq.h>
38#include <linux/msi.h>
Joerg Roedel3b839a52015-04-01 14:58:47 +020039#include <linux/dma-contiguous.h>
Jiang Liu7c71d302015-04-13 14:11:33 +080040#include <linux/irqdomain.h>
Joerg Roedel5f6bed52015-12-22 13:34:22 +010041#include <linux/percpu.h>
Joerg Roedel307d5852016-07-05 11:54:04 +020042#include <linux/iova.h>
Joerg Roedel2b324502012-06-21 16:29:10 +020043#include <asm/irq_remapping.h>
44#include <asm/io_apic.h>
45#include <asm/apic.h>
46#include <asm/hw_irq.h>
Joerg Roedel17f5b562011-07-06 17:14:44 +020047#include <asm/msidef.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020048#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090049#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010050#include <asm/gart.h>
Joerg Roedel27c21272011-05-30 15:56:24 +020051#include <asm/dma.h>
Joerg Roedel403f81d2011-06-14 16:44:25 +020052
53#include "amd_iommu_proto.h"
54#include "amd_iommu_types.h"
Joerg Roedel6b474b82012-06-26 16:46:04 +020055#include "irq_remapping.h"
Joerg Roedelb6c02712008-06-26 21:27:53 +020056
57#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
58
Joerg Roedel815b33f2011-04-06 17:26:49 +020059#define LOOP_TIMEOUT 100000
Joerg Roedel136f78a2008-07-11 17:14:27 +020060
Joerg Roedel307d5852016-07-05 11:54:04 +020061/* IO virtual address start page frame number */
62#define IOVA_START_PFN (1)
63#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
64#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
65
Joerg Roedel81cd07b2016-07-07 18:01:10 +020066/* Reserved IOVA ranges */
67#define MSI_RANGE_START (0xfee00000)
68#define MSI_RANGE_END (0xfeefffff)
69#define HT_RANGE_START (0xfd00000000ULL)
70#define HT_RANGE_END (0xffffffffffULL)
71
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020072/*
73 * This bitmap is used to advertise the page sizes our hardware support
74 * to the IOMMU core, which will then use this information to split
75 * physically contiguous memory regions it is mapping into page sizes
76 * that we support.
77 *
Joerg Roedel954e3dd2012-12-02 15:35:37 +010078 * 512GB Pages are not supported due to a hardware bug
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020079 */
Joerg Roedel954e3dd2012-12-02 15:35:37 +010080#define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +020081
Joerg Roedelb6c02712008-06-26 21:27:53 +020082static DEFINE_RWLOCK(amd_iommu_devtable_lock);
83
Joerg Roedel8fa5f802011-06-09 12:24:45 +020084/* List of all available dev_data structures */
85static LIST_HEAD(dev_data_list);
86static DEFINE_SPINLOCK(dev_data_list_lock);
87
Joerg Roedel6efed632012-06-14 15:52:58 +020088LIST_HEAD(ioapic_map);
89LIST_HEAD(hpet_map);
Wan Zongshun2a0cb4e2016-04-01 09:06:00 -040090LIST_HEAD(acpihid_map);
Joerg Roedel6efed632012-06-14 15:52:58 +020091
Joerg Roedel0feae532009-08-26 15:26:30 +020092/*
93 * Domain for untranslated devices - only allocated
94 * if iommu=pt passed on kernel cmd line.
95 */
Joerg Roedelb0119e82017-02-01 13:23:08 +010096const struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010097
Joerg Roedel72e1dcc2011-11-10 19:13:51 +010098static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
Joerg Roedel52815b72011-11-17 17:24:28 +010099int amd_iommu_max_glx_val = -1;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100100
Bart Van Assche52997092017-01-20 13:04:01 -0800101static const struct dma_map_ops amd_iommu_dma_ops;
Joerg Roedelac1534a2012-06-21 14:52:40 +0200102
Joerg Roedel431b2a22008-07-11 17:14:22 +0200103/*
Joerg Roedel50917e22014-08-05 16:38:38 +0200104 * This struct contains device specific data for the IOMMU
105 */
106struct iommu_dev_data {
107 struct list_head list; /* For domain->dev_list */
108 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel50917e22014-08-05 16:38:38 +0200109 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel50917e22014-08-05 16:38:38 +0200110 u16 devid; /* PCI Device ID */
Joerg Roedele3156042016-04-08 15:12:24 +0200111 u16 alias; /* Alias Device ID */
Joerg Roedel50917e22014-08-05 16:38:38 +0200112 bool iommu_v2; /* Device can make use of IOMMUv2 */
Joerg Roedel1e6a7b02015-07-28 16:58:48 +0200113 bool passthrough; /* Device is identity mapped */
Joerg Roedel50917e22014-08-05 16:38:38 +0200114 struct {
115 bool enabled;
116 int qdep;
117 } ats; /* ATS state */
118 bool pri_tlp; /* PASID TLB required for
119 PPR completions */
120 u32 errata; /* Bitmap for errata to apply */
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -0500121 bool use_vapic; /* Enable device to use vapic mode */
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200122
123 struct ratelimit_state rs; /* Ratelimit IOPF messages */
Joerg Roedel50917e22014-08-05 16:38:38 +0200124};
125
126/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200127 * general struct to manage commands send to an IOMMU
128 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200129struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +0200130 u32 data[4];
131};
132
Joerg Roedel05152a02012-06-15 16:53:51 +0200133struct kmem_cache *amd_iommu_irq_cache;
134
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200135static void update_domain(struct protection_domain *domain);
Joerg Roedel7a5a5662015-06-30 08:56:11 +0200136static int protection_domain_init(struct protection_domain *domain);
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100137static void detach_device(struct device *dev);
Chris Wrightc1eee672009-05-21 00:56:58 -0700138
Joerg Roedeld4241a22017-06-02 14:55:56 +0200139#define FLUSH_QUEUE_SIZE 256
140
141struct flush_queue_entry {
142 unsigned long iova_pfn;
143 unsigned long pages;
144};
145
146struct flush_queue {
147 struct flush_queue_entry *entries;
148 unsigned head, tail;
Joerg Roedele241f8e2017-06-02 15:44:57 +0200149 spinlock_t lock;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200150};
151
Joerg Roedel007b74b2015-12-21 12:53:54 +0100152/*
Joerg Roedel007b74b2015-12-21 12:53:54 +0100153 * Data container for a dma_ops specific protection domain
154 */
155struct dma_ops_domain {
156 /* generic protection domain information */
157 struct protection_domain domain;
158
Joerg Roedel307d5852016-07-05 11:54:04 +0200159 /* IOVA RB-Tree */
160 struct iova_domain iovad;
Joerg Roedeld4241a22017-06-02 14:55:56 +0200161
162 struct flush_queue __percpu *flush_queue;
Joerg Roedel007b74b2015-12-21 12:53:54 +0100163};
164
Joerg Roedel81cd07b2016-07-07 18:01:10 +0200165static struct iova_domain reserved_iova_ranges;
166static struct lock_class_key reserved_rbtree_key;
167
Joerg Roedel15898bb2009-11-24 15:39:42 +0100168/****************************************************************************
169 *
170 * Helper functions
171 *
172 ****************************************************************************/
173
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400174static inline int match_hid_uid(struct device *dev,
175 struct acpihid_map_entry *entry)
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100176{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400177 const char *hid, *uid;
178
179 hid = acpi_device_hid(ACPI_COMPANION(dev));
180 uid = acpi_device_uid(ACPI_COMPANION(dev));
181
182 if (!hid || !(*hid))
183 return -ENODEV;
184
185 if (!uid || !(*uid))
186 return strcmp(hid, entry->hid);
187
188 if (!(*entry->uid))
189 return strcmp(hid, entry->hid);
190
191 return (strcmp(hid, entry->hid) || strcmp(uid, entry->uid));
Joerg Roedel3f4b87b2015-03-26 13:43:07 +0100192}
193
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400194static inline u16 get_pci_device_id(struct device *dev)
Joerg Roedele3156042016-04-08 15:12:24 +0200195{
196 struct pci_dev *pdev = to_pci_dev(dev);
197
198 return PCI_DEVID(pdev->bus->number, pdev->devfn);
199}
200
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400201static inline int get_acpihid_device_id(struct device *dev,
202 struct acpihid_map_entry **entry)
203{
204 struct acpihid_map_entry *p;
205
206 list_for_each_entry(p, &acpihid_map, list) {
207 if (!match_hid_uid(dev, p)) {
208 if (entry)
209 *entry = p;
210 return p->devid;
211 }
212 }
213 return -EINVAL;
214}
215
216static inline int get_device_id(struct device *dev)
217{
218 int devid;
219
220 if (dev_is_pci(dev))
221 devid = get_pci_device_id(dev);
222 else
223 devid = get_acpihid_device_id(dev, NULL);
224
225 return devid;
226}
227
Joerg Roedel15898bb2009-11-24 15:39:42 +0100228static struct protection_domain *to_pdomain(struct iommu_domain *dom)
229{
230 return container_of(dom, struct protection_domain, domain);
231}
232
Joerg Roedelb3311b02016-07-08 13:31:31 +0200233static struct dma_ops_domain* to_dma_ops_domain(struct protection_domain *domain)
234{
235 BUG_ON(domain->flags != PD_DMA_OPS_MASK);
236 return container_of(domain, struct dma_ops_domain, domain);
237}
238
Joerg Roedelf62dda62011-06-09 12:55:35 +0200239static struct iommu_dev_data *alloc_dev_data(u16 devid)
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200240{
241 struct iommu_dev_data *dev_data;
242 unsigned long flags;
243
244 dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
245 if (!dev_data)
246 return NULL;
247
Joerg Roedelf62dda62011-06-09 12:55:35 +0200248 dev_data->devid = devid;
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200249
250 spin_lock_irqsave(&dev_data_list_lock, flags);
251 list_add_tail(&dev_data->dev_data_list, &dev_data_list);
252 spin_unlock_irqrestore(&dev_data_list_lock, flags);
253
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200254 ratelimit_default_init(&dev_data->rs);
255
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200256 return dev_data;
257}
258
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200259static struct iommu_dev_data *search_dev_data(u16 devid)
260{
261 struct iommu_dev_data *dev_data;
262 unsigned long flags;
263
264 spin_lock_irqsave(&dev_data_list_lock, flags);
265 list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
266 if (dev_data->devid == devid)
267 goto out_unlock;
268 }
269
270 dev_data = NULL;
271
272out_unlock:
273 spin_unlock_irqrestore(&dev_data_list_lock, flags);
274
275 return dev_data;
276}
277
Joerg Roedele3156042016-04-08 15:12:24 +0200278static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
279{
280 *(u16 *)data = alias;
281 return 0;
282}
283
284static u16 get_alias(struct device *dev)
285{
286 struct pci_dev *pdev = to_pci_dev(dev);
287 u16 devid, ivrs_alias, pci_alias;
288
Joerg Roedel6c0b43d2016-05-09 19:39:17 +0200289 /* The callers make sure that get_device_id() does not fail here */
Joerg Roedele3156042016-04-08 15:12:24 +0200290 devid = get_device_id(dev);
291 ivrs_alias = amd_iommu_alias_table[devid];
292 pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
293
294 if (ivrs_alias == pci_alias)
295 return ivrs_alias;
296
297 /*
298 * DMA alias showdown
299 *
300 * The IVRS is fairly reliable in telling us about aliases, but it
301 * can't know about every screwy device. If we don't have an IVRS
302 * reported alias, use the PCI reported alias. In that case we may
303 * still need to initialize the rlookup and dev_table entries if the
304 * alias is to a non-existent device.
305 */
306 if (ivrs_alias == devid) {
307 if (!amd_iommu_rlookup_table[pci_alias]) {
308 amd_iommu_rlookup_table[pci_alias] =
309 amd_iommu_rlookup_table[devid];
310 memcpy(amd_iommu_dev_table[pci_alias].data,
311 amd_iommu_dev_table[devid].data,
312 sizeof(amd_iommu_dev_table[pci_alias].data));
313 }
314
315 return pci_alias;
316 }
317
318 pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
319 "for device %s[%04x:%04x], kernel reported alias "
320 "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
321 PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
322 PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
323 PCI_FUNC(pci_alias));
324
325 /*
326 * If we don't have a PCI DMA alias and the IVRS alias is on the same
327 * bus, then the IVRS table may know about a quirk that we don't.
328 */
329 if (pci_alias == devid &&
330 PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
Linus Torvalds7afd16f2016-05-19 13:10:54 -0700331 pci_add_dma_alias(pdev, ivrs_alias & 0xff);
Joerg Roedele3156042016-04-08 15:12:24 +0200332 pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
333 PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
334 dev_name(dev));
335 }
336
337 return ivrs_alias;
338}
339
Joerg Roedel3b03bb72011-06-09 18:53:25 +0200340static struct iommu_dev_data *find_dev_data(u16 devid)
341{
342 struct iommu_dev_data *dev_data;
343
344 dev_data = search_dev_data(devid);
345
346 if (dev_data == NULL)
347 dev_data = alloc_dev_data(devid);
348
349 return dev_data;
350}
351
Joerg Roedel657cbb62009-11-23 15:26:46 +0100352static struct iommu_dev_data *get_dev_data(struct device *dev)
353{
354 return dev->archdata.iommu;
355}
356
Wan Zongshunb097d112016-04-01 09:06:04 -0400357/*
358* Find or create an IOMMU group for a acpihid device.
359*/
360static struct iommu_group *acpihid_device_group(struct device *dev)
361{
362 struct acpihid_map_entry *p, *entry = NULL;
Dan Carpenter2d8e1f02016-04-11 10:14:46 +0300363 int devid;
Wan Zongshunb097d112016-04-01 09:06:04 -0400364
365 devid = get_acpihid_device_id(dev, &entry);
366 if (devid < 0)
367 return ERR_PTR(devid);
368
369 list_for_each_entry(p, &acpihid_map, list) {
370 if ((devid == p->devid) && p->group)
371 entry->group = p->group;
372 }
373
374 if (!entry->group)
375 entry->group = generic_device_group(dev);
Robin Murphyf2f101f2016-11-11 17:59:23 +0000376 else
377 iommu_group_ref_get(entry->group);
Wan Zongshunb097d112016-04-01 09:06:04 -0400378
379 return entry->group;
380}
381
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100382static bool pci_iommuv2_capable(struct pci_dev *pdev)
383{
384 static const int caps[] = {
385 PCI_EXT_CAP_ID_ATS,
Joerg Roedel46277b72011-12-07 14:34:02 +0100386 PCI_EXT_CAP_ID_PRI,
387 PCI_EXT_CAP_ID_PASID,
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100388 };
389 int i, pos;
390
391 for (i = 0; i < 3; ++i) {
392 pos = pci_find_ext_capability(pdev, caps[i]);
393 if (pos == 0)
394 return false;
395 }
396
397 return true;
398}
399
Joerg Roedel6a113dd2011-12-01 12:04:58 +0100400static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
401{
402 struct iommu_dev_data *dev_data;
403
404 dev_data = get_dev_data(&pdev->dev);
405
406 return dev_data->errata & (1 << erratum) ? true : false;
407}
408
Joerg Roedel71c70982009-11-24 16:43:06 +0100409/*
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100410 * This function checks if the driver got a valid device from the caller to
411 * avoid dereferencing invalid pointers.
412 */
413static bool check_device(struct device *dev)
414{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400415 int devid;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100416
417 if (!dev || !dev->dma_mask)
418 return false;
419
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100420 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200421 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400422 return false;
Joerg Roedel98fc5a62009-11-24 17:19:23 +0100423
424 /* Out of our scope? */
425 if (devid > amd_iommu_last_bdf)
426 return false;
427
428 if (amd_iommu_rlookup_table[devid] == NULL)
429 return false;
430
431 return true;
432}
433
Alex Williamson25b11ce2014-09-19 10:03:13 -0600434static void init_iommu_group(struct device *dev)
Alex Williamson2851db22012-10-08 22:49:41 -0600435{
Alex Williamson2851db22012-10-08 22:49:41 -0600436 struct iommu_group *group;
Alex Williamson2851db22012-10-08 22:49:41 -0600437
Alex Williamson65d53522014-07-03 09:51:30 -0600438 group = iommu_group_get_for_dev(dev);
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200439 if (IS_ERR(group))
440 return;
441
Joerg Roedel0bb6e242015-05-28 18:41:40 +0200442 iommu_group_put(group);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600443}
444
445static int iommu_init_device(struct device *dev)
446{
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600447 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100448 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400449 int devid;
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600450
451 if (dev->archdata.iommu)
452 return 0;
453
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400454 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200455 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400456 return devid;
457
Joerg Roedel39ab9552017-02-01 16:56:46 +0100458 iommu = amd_iommu_rlookup_table[devid];
459
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400460 dev_data = find_dev_data(devid);
Alex Williamsoneb9c9522012-10-08 22:49:35 -0600461 if (!dev_data)
462 return -ENOMEM;
463
Joerg Roedele3156042016-04-08 15:12:24 +0200464 dev_data->alias = get_alias(dev);
465
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400466 if (dev_is_pci(dev) && pci_iommuv2_capable(to_pci_dev(dev))) {
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100467 struct amd_iommu *iommu;
468
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -0400469 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel5abcdba2011-12-01 15:49:45 +0100470 dev_data->iommu_v2 = iommu->is_iommu_v2;
471 }
472
Joerg Roedel657cbb62009-11-23 15:26:46 +0100473 dev->archdata.iommu = dev_data;
474
Joerg Roedele3d10af2017-02-01 17:23:22 +0100475 iommu_device_link(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600476
Joerg Roedel657cbb62009-11-23 15:26:46 +0100477 return 0;
478}
479
Joerg Roedel26018872011-06-06 16:50:14 +0200480static void iommu_ignore_device(struct device *dev)
481{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400482 u16 alias;
483 int devid;
Joerg Roedel26018872011-06-06 16:50:14 +0200484
485 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200486 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400487 return;
488
Joerg Roedele3156042016-04-08 15:12:24 +0200489 alias = get_alias(dev);
Joerg Roedel26018872011-06-06 16:50:14 +0200490
491 memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
492 memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
493
494 amd_iommu_rlookup_table[devid] = NULL;
495 amd_iommu_rlookup_table[alias] = NULL;
496}
497
Joerg Roedel657cbb62009-11-23 15:26:46 +0100498static void iommu_uninit_device(struct device *dev)
499{
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400500 struct iommu_dev_data *dev_data;
Joerg Roedel39ab9552017-02-01 16:56:46 +0100501 struct amd_iommu *iommu;
502 int devid;
Alex Williamsonc1931092014-07-03 09:51:24 -0600503
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400504 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +0200505 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400506 return;
507
Joerg Roedel39ab9552017-02-01 16:56:46 +0100508 iommu = amd_iommu_rlookup_table[devid];
509
Wan Zongshun7aba6cb2016-04-01 09:06:02 -0400510 dev_data = search_dev_data(devid);
Alex Williamsonc1931092014-07-03 09:51:24 -0600511 if (!dev_data)
512 return;
513
Joerg Roedelb6809ee2016-02-26 16:48:59 +0100514 if (dev_data->domain)
515 detach_device(dev);
516
Joerg Roedele3d10af2017-02-01 17:23:22 +0100517 iommu_device_unlink(&iommu->iommu, dev);
Alex Williamson066f2e92014-06-12 16:12:37 -0600518
Alex Williamson9dcd6132012-05-30 14:19:07 -0600519 iommu_group_remove_device(dev);
520
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200521 /* Remove dma-ops */
Bart Van Assche56579332017-01-20 13:04:02 -0800522 dev->dma_ops = NULL;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +0200523
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200524 /*
Alex Williamsonc1931092014-07-03 09:51:24 -0600525 * We keep dev_data around for unplugged devices and reuse it when the
526 * device is re-plugged - not doing so would introduce a ton of races.
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200527 */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100528}
Joerg Roedelb7cc9552009-12-10 11:03:39 +0100529
Joerg Roedel431b2a22008-07-11 17:14:22 +0200530/****************************************************************************
531 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200532 * Interrupt handling functions
533 *
534 ****************************************************************************/
535
Joerg Roedele3e59872009-09-03 14:02:10 +0200536static void dump_dte_entry(u16 devid)
537{
538 int i;
539
Joerg Roedelee6c2862011-11-09 12:06:03 +0100540 for (i = 0; i < 4; ++i)
541 pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
Joerg Roedele3e59872009-09-03 14:02:10 +0200542 amd_iommu_dev_table[devid].data[i]);
543}
544
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200545static void dump_command(unsigned long phys_addr)
546{
547 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
548 int i;
549
550 for (i = 0; i < 4; ++i)
551 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
552}
553
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200554static void amd_iommu_report_page_fault(u16 devid, u16 domain_id,
555 u64 address, int flags)
556{
557 struct iommu_dev_data *dev_data = NULL;
558 struct pci_dev *pdev;
559
560 pdev = pci_get_bus_and_slot(PCI_BUS_NUM(devid), devid & 0xff);
561 if (pdev)
562 dev_data = get_dev_data(&pdev->dev);
563
564 if (dev_data && __ratelimit(&dev_data->rs)) {
565 dev_err(&pdev->dev, "AMD-Vi: Event logged [IO_PAGE_FAULT domain=0x%04x address=0x%016llx flags=0x%04x]\n",
566 domain_id, address, flags);
567 } else if (printk_ratelimit()) {
568 pr_err("AMD-Vi: Event logged [IO_PAGE_FAULT device=%02x:%02x.%x domain=0x%04x address=0x%016llx flags=0x%04x]\n",
569 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
570 domain_id, address, flags);
571 }
572
573 if (pdev)
574 pci_dev_put(pdev);
575}
576
Joerg Roedela345b232009-09-03 15:01:43 +0200577static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200578{
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200579 int type, devid, domid, flags;
580 volatile u32 *event = __evt;
581 int count = 0;
582 u64 address;
583
584retry:
585 type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
586 devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
587 domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
588 flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
589 address = (u64)(((u64)event[3]) << 32) | event[2];
590
591 if (type == 0) {
592 /* Did we hit the erratum? */
593 if (++count == LOOP_TIMEOUT) {
594 pr_err("AMD-Vi: No event written to event log\n");
595 return;
596 }
597 udelay(1);
598 goto retry;
599 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200600
Joerg Roedel30bf2df2017-05-15 16:25:03 +0200601 if (type == EVENT_TYPE_IO_FAULT) {
602 amd_iommu_report_page_fault(devid, domid, address, flags);
603 return;
604 } else {
605 printk(KERN_ERR "AMD-Vi: Event logged [");
606 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200607
608 switch (type) {
609 case EVENT_TYPE_ILL_DEV:
610 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
611 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700612 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200613 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200614 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200615 break;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200616 case EVENT_TYPE_DEV_TAB_ERR:
617 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
618 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700619 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200620 address, flags);
621 break;
622 case EVENT_TYPE_PAGE_TAB_ERR:
623 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
624 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700625 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200626 domid, address, flags);
627 break;
628 case EVENT_TYPE_ILL_CMD:
629 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200630 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200631 break;
632 case EVENT_TYPE_CMD_HARD_ERR:
633 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
634 "flags=0x%04x]\n", address, flags);
635 break;
636 case EVENT_TYPE_IOTLB_INV_TO:
637 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
638 "address=0x%016llx]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700639 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200640 address);
641 break;
642 case EVENT_TYPE_INV_DEV_REQ:
643 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
644 "address=0x%016llx flags=0x%04x]\n",
Shuah Khanc5081cd2013-02-27 17:07:19 -0700645 PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
Joerg Roedel90008ee2008-09-09 16:41:05 +0200646 address, flags);
647 break;
648 default:
649 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
650 }
Joerg Roedel3d06fca2012-04-12 14:12:00 +0200651
652 memset(__evt, 0, 4 * sizeof(u32));
Joerg Roedel90008ee2008-09-09 16:41:05 +0200653}
654
655static void iommu_poll_events(struct amd_iommu *iommu)
656{
657 u32 head, tail;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200658
659 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
660 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
661
662 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200663 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedeldeba4bc2015-10-20 17:33:41 +0200664 head = (head + EVENT_ENTRY_SIZE) % EVT_BUFFER_SIZE;
Joerg Roedel90008ee2008-09-09 16:41:05 +0200665 }
666
667 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200668}
669
Joerg Roedeleee53532012-06-01 15:20:23 +0200670static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100671{
672 struct amd_iommu_fault fault;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100673
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100674 if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
675 pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
676 return;
677 }
678
679 fault.address = raw[1];
680 fault.pasid = PPR_PASID(raw[0]);
681 fault.device_id = PPR_DEVID(raw[0]);
682 fault.tag = PPR_TAG(raw[0]);
683 fault.flags = PPR_FLAGS(raw[0]);
684
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100685 atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
686}
687
688static void iommu_poll_ppr_log(struct amd_iommu *iommu)
689{
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100690 u32 head, tail;
691
692 if (iommu->ppr_log == NULL)
693 return;
694
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100695 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
696 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
697
698 while (head != tail) {
Joerg Roedeleee53532012-06-01 15:20:23 +0200699 volatile u64 *raw;
700 u64 entry[2];
701 int i;
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100702
Joerg Roedeleee53532012-06-01 15:20:23 +0200703 raw = (u64 *)(iommu->ppr_log + head);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100704
Joerg Roedeleee53532012-06-01 15:20:23 +0200705 /*
706 * Hardware bug: Interrupt may arrive before the entry is
707 * written to memory. If this happens we need to wait for the
708 * entry to arrive.
709 */
710 for (i = 0; i < LOOP_TIMEOUT; ++i) {
711 if (PPR_REQ_TYPE(raw[0]) != 0)
712 break;
713 udelay(1);
714 }
715
716 /* Avoid memcpy function-call overhead */
717 entry[0] = raw[0];
718 entry[1] = raw[1];
719
720 /*
721 * To detect the hardware bug we need to clear the entry
722 * back to zero.
723 */
724 raw[0] = raw[1] = 0UL;
725
726 /* Update head pointer of hardware ring-buffer */
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100727 head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
728 writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedeleee53532012-06-01 15:20:23 +0200729
Joerg Roedeleee53532012-06-01 15:20:23 +0200730 /* Handle PPR entry */
731 iommu_handle_ppr_entry(iommu, entry);
732
Joerg Roedeleee53532012-06-01 15:20:23 +0200733 /* Refresh ring-buffer information */
734 head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100735 tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
736 }
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100737}
738
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500739#ifdef CONFIG_IRQ_REMAP
740static int (*iommu_ga_log_notifier)(u32);
741
742int amd_iommu_register_ga_log_notifier(int (*notifier)(u32))
743{
744 iommu_ga_log_notifier = notifier;
745
746 return 0;
747}
748EXPORT_SYMBOL(amd_iommu_register_ga_log_notifier);
749
750static void iommu_poll_ga_log(struct amd_iommu *iommu)
751{
752 u32 head, tail, cnt = 0;
753
754 if (iommu->ga_log == NULL)
755 return;
756
757 head = readl(iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
758 tail = readl(iommu->mmio_base + MMIO_GA_TAIL_OFFSET);
759
760 while (head != tail) {
761 volatile u64 *raw;
762 u64 log_entry;
763
764 raw = (u64 *)(iommu->ga_log + head);
765 cnt++;
766
767 /* Avoid memcpy function-call overhead */
768 log_entry = *raw;
769
770 /* Update head pointer of hardware ring-buffer */
771 head = (head + GA_ENTRY_SIZE) % GA_LOG_SIZE;
772 writel(head, iommu->mmio_base + MMIO_GA_HEAD_OFFSET);
773
774 /* Handle GA entry */
775 switch (GA_REQ_TYPE(log_entry)) {
776 case GA_GUEST_NR:
777 if (!iommu_ga_log_notifier)
778 break;
779
780 pr_debug("AMD-Vi: %s: devid=%#x, ga_tag=%#x\n",
781 __func__, GA_DEVID(log_entry),
782 GA_TAG(log_entry));
783
784 if (iommu_ga_log_notifier(GA_TAG(log_entry)) != 0)
785 pr_err("AMD-Vi: GA log notifier failed.\n");
786 break;
787 default:
788 break;
789 }
790 }
791}
792#endif /* CONFIG_IRQ_REMAP */
793
794#define AMD_IOMMU_INT_MASK \
795 (MMIO_STATUS_EVT_INT_MASK | \
796 MMIO_STATUS_PPR_INT_MASK | \
797 MMIO_STATUS_GALOG_INT_MASK)
798
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200799irqreturn_t amd_iommu_int_thread(int irq, void *data)
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200800{
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500801 struct amd_iommu *iommu = (struct amd_iommu *) data;
802 u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200803
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500804 while (status & AMD_IOMMU_INT_MASK) {
805 /* Enable EVT and PPR and GA interrupts again */
806 writel(AMD_IOMMU_INT_MASK,
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500807 iommu->mmio_base + MMIO_STATUS_OFFSET);
808
809 if (status & MMIO_STATUS_EVT_INT_MASK) {
810 pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
811 iommu_poll_events(iommu);
812 }
813
814 if (status & MMIO_STATUS_PPR_INT_MASK) {
815 pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
816 iommu_poll_ppr_log(iommu);
817 }
818
Suravee Suthikulpanitbd6fcef2016-08-23 13:52:37 -0500819#ifdef CONFIG_IRQ_REMAP
820 if (status & MMIO_STATUS_GALOG_INT_MASK) {
821 pr_devel("AMD-Vi: Processing IOMMU GA Log\n");
822 iommu_poll_ga_log(iommu);
823 }
824#endif
825
Suravee Suthikulpanit3f398bc2013-04-22 16:32:34 -0500826 /*
827 * Hardware bug: ERBT1312
828 * When re-enabling interrupt (by writing 1
829 * to clear the bit), the hardware might also try to set
830 * the interrupt bit in the event status register.
831 * In this scenario, the bit will be set, and disable
832 * subsequent interrupts.
833 *
834 * Workaround: The IOMMU driver should read back the
835 * status register and check if the interrupt bits are cleared.
836 * If not, driver will need to go through the interrupt handler
837 * again and re-clear the bits
838 */
839 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
Joerg Roedel72e1dcc2011-11-10 19:13:51 +0100840 }
Joerg Roedel90008ee2008-09-09 16:41:05 +0200841 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200842}
843
Joerg Roedel72fe00f2011-05-10 10:50:42 +0200844irqreturn_t amd_iommu_int_handler(int irq, void *data)
845{
846 return IRQ_WAKE_THREAD;
847}
848
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200849/****************************************************************************
850 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200851 * IOMMU command queuing functions
852 *
853 ****************************************************************************/
854
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200855static int wait_on_sem(volatile u64 *sem)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200856{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200857 int i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200858
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200859 while (*sem == 0 && i < LOOP_TIMEOUT) {
860 udelay(1);
861 i += 1;
862 }
863
864 if (i == LOOP_TIMEOUT) {
865 pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
866 return -EIO;
867 }
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200868
869 return 0;
870}
871
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200872static void copy_cmd_to_buffer(struct amd_iommu *iommu,
Tom Lendackyd334a562017-06-05 14:52:12 -0500873 struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200874{
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200875 u8 *target;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200876
Tom Lendackyd334a562017-06-05 14:52:12 -0500877 target = iommu->cmd_buf + iommu->cmd_buf_tail;
878
879 iommu->cmd_buf_tail += sizeof(*cmd);
880 iommu->cmd_buf_tail %= CMD_BUFFER_SIZE;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200881
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200882 /* Copy command to buffer */
883 memcpy(target, cmd, sizeof(*cmd));
884
885 /* Tell the IOMMU about it */
Tom Lendackyd334a562017-06-05 14:52:12 -0500886 writel(iommu->cmd_buf_tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +0200887}
888
Joerg Roedel815b33f2011-04-06 17:26:49 +0200889static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
Joerg Roedelded46732011-04-06 10:53:48 +0200890{
Joerg Roedel815b33f2011-04-06 17:26:49 +0200891 WARN_ON(address & 0x7ULL);
892
Joerg Roedelded46732011-04-06 10:53:48 +0200893 memset(cmd, 0, sizeof(*cmd));
Joerg Roedel815b33f2011-04-06 17:26:49 +0200894 cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
895 cmd->data[1] = upper_32_bits(__pa(address));
896 cmd->data[2] = 1;
Joerg Roedelded46732011-04-06 10:53:48 +0200897 CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
898}
899
Joerg Roedel94fe79e2011-04-06 11:07:21 +0200900static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
901{
902 memset(cmd, 0, sizeof(*cmd));
903 cmd->data[0] = devid;
904 CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
905}
906
Joerg Roedel11b64022011-04-06 11:49:28 +0200907static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
908 size_t size, u16 domid, int pde)
909{
910 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100911 bool s;
Joerg Roedel11b64022011-04-06 11:49:28 +0200912
913 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100914 s = false;
Joerg Roedel11b64022011-04-06 11:49:28 +0200915
916 if (pages > 1) {
917 /*
918 * If we have to flush more than one page, flush all
919 * TLB entries for this domain
920 */
921 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100922 s = true;
Joerg Roedel11b64022011-04-06 11:49:28 +0200923 }
924
925 address &= PAGE_MASK;
926
927 memset(cmd, 0, sizeof(*cmd));
928 cmd->data[1] |= domid;
929 cmd->data[2] = lower_32_bits(address);
930 cmd->data[3] = upper_32_bits(address);
931 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
932 if (s) /* size bit - we flush more than one 4kb page */
933 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
Frank Arnolddf805ab2012-08-27 19:21:04 +0200934 if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
Joerg Roedel11b64022011-04-06 11:49:28 +0200935 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
936}
937
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200938static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
939 u64 address, size_t size)
940{
941 u64 pages;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100942 bool s;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200943
944 pages = iommu_num_pages(address, size, PAGE_SIZE);
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100945 s = false;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200946
947 if (pages > 1) {
948 /*
949 * If we have to flush more than one page, flush all
950 * TLB entries for this domain
951 */
952 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
Quentin Lambertae0cbbb2015-02-04 11:40:07 +0100953 s = true;
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200954 }
955
956 address &= PAGE_MASK;
957
958 memset(cmd, 0, sizeof(*cmd));
959 cmd->data[0] = devid;
960 cmd->data[0] |= (qdep & 0xff) << 24;
961 cmd->data[1] = devid;
962 cmd->data[2] = lower_32_bits(address);
963 cmd->data[3] = upper_32_bits(address);
964 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
965 if (s)
966 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
967}
968
Joerg Roedel22e266c2011-11-21 15:59:08 +0100969static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
970 u64 address, bool size)
971{
972 memset(cmd, 0, sizeof(*cmd));
973
974 address &= ~(0xfffULL);
975
Suravee Suthikulpanita919a012014-03-05 18:54:18 -0600976 cmd->data[0] = pasid;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100977 cmd->data[1] = domid;
978 cmd->data[2] = lower_32_bits(address);
979 cmd->data[3] = upper_32_bits(address);
980 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
981 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
982 if (size)
983 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
984 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
985}
986
987static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
988 int qdep, u64 address, bool size)
989{
990 memset(cmd, 0, sizeof(*cmd));
991
992 address &= ~(0xfffULL);
993
994 cmd->data[0] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600995 cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100996 cmd->data[0] |= (qdep & 0xff) << 24;
997 cmd->data[1] = devid;
Jay Cornwalle8d2d822014-02-26 15:49:31 -0600998 cmd->data[1] |= (pasid & 0xff) << 16;
Joerg Roedel22e266c2011-11-21 15:59:08 +0100999 cmd->data[2] = lower_32_bits(address);
1000 cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
1001 cmd->data[3] = upper_32_bits(address);
1002 if (size)
1003 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
1004 CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
1005}
1006
Joerg Roedelc99afa22011-11-21 18:19:25 +01001007static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
1008 int status, int tag, bool gn)
1009{
1010 memset(cmd, 0, sizeof(*cmd));
1011
1012 cmd->data[0] = devid;
1013 if (gn) {
Suravee Suthikulpanita919a012014-03-05 18:54:18 -06001014 cmd->data[1] = pasid;
Joerg Roedelc99afa22011-11-21 18:19:25 +01001015 cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
1016 }
1017 cmd->data[3] = tag & 0x1ff;
1018 cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
1019
1020 CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
1021}
1022
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001023static void build_inv_all(struct iommu_cmd *cmd)
1024{
1025 memset(cmd, 0, sizeof(*cmd));
1026 CMD_SET_TYPE(cmd, CMD_INV_ALL);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001027}
1028
Joerg Roedel7ef27982012-06-21 16:46:04 +02001029static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
1030{
1031 memset(cmd, 0, sizeof(*cmd));
1032 cmd->data[0] = devid;
1033 CMD_SET_TYPE(cmd, CMD_INV_IRT);
1034}
1035
Joerg Roedel431b2a22008-07-11 17:14:22 +02001036/*
Joerg Roedelb6c02712008-06-26 21:27:53 +02001037 * Writes the command to the IOMMUs command buffer and informs the
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001038 * hardware about the new command.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001039 */
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001040static int __iommu_queue_command_sync(struct amd_iommu *iommu,
1041 struct iommu_cmd *cmd,
1042 bool sync)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001043{
Tom Lendacky23e967e2017-06-05 14:52:26 -05001044 unsigned int count = 0;
Tom Lendackyd334a562017-06-05 14:52:12 -05001045 u32 left, next_tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001046
Tom Lendackyd334a562017-06-05 14:52:12 -05001047 next_tail = (iommu->cmd_buf_tail + sizeof(*cmd)) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001048again:
Tom Lendackyd334a562017-06-05 14:52:12 -05001049 left = (iommu->cmd_buf_head - next_tail) % CMD_BUFFER_SIZE;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001050
Huang Rui432abf62016-12-12 07:28:26 -05001051 if (left <= 0x20) {
Tom Lendacky23e967e2017-06-05 14:52:26 -05001052 /* Skip udelay() the first time around */
1053 if (count++) {
1054 if (count == LOOP_TIMEOUT) {
1055 pr_err("AMD-Vi: Command buffer timeout\n");
1056 return -EIO;
1057 }
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001058
Tom Lendacky23e967e2017-06-05 14:52:26 -05001059 udelay(1);
Tom Lendackyd334a562017-06-05 14:52:12 -05001060 }
1061
Tom Lendacky23e967e2017-06-05 14:52:26 -05001062 /* Update head and recheck remaining space */
1063 iommu->cmd_buf_head = readl(iommu->mmio_base +
1064 MMIO_CMD_HEAD_OFFSET);
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001065
1066 goto again;
Joerg Roedel136f78a2008-07-11 17:14:27 +02001067 }
1068
Tom Lendackyd334a562017-06-05 14:52:12 -05001069 copy_cmd_to_buffer(iommu, cmd);
Joerg Roedel519c31b2008-08-14 19:55:15 +02001070
Tom Lendacky23e967e2017-06-05 14:52:26 -05001071 /* Do we need to make sure all commands are processed? */
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001072 iommu->need_sync = sync;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001073
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001074 return 0;
1075}
1076
1077static int iommu_queue_command_sync(struct amd_iommu *iommu,
1078 struct iommu_cmd *cmd,
1079 bool sync)
1080{
1081 unsigned long flags;
1082 int ret;
1083
1084 spin_lock_irqsave(&iommu->lock, flags);
1085 ret = __iommu_queue_command_sync(iommu, cmd, sync);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001086 spin_unlock_irqrestore(&iommu->lock, flags);
1087
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001088 return ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001089}
1090
Joerg Roedelf1ca1512011-09-02 14:10:32 +02001091static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
1092{
1093 return iommu_queue_command_sync(iommu, cmd, true);
1094}
1095
Joerg Roedel8d201962008-12-02 20:34:41 +01001096/*
1097 * This function queues a completion wait command into the command
1098 * buffer of an IOMMU
1099 */
Joerg Roedel8d201962008-12-02 20:34:41 +01001100static int iommu_completion_wait(struct amd_iommu *iommu)
1101{
Joerg Roedel815b33f2011-04-06 17:26:49 +02001102 struct iommu_cmd cmd;
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001103 unsigned long flags;
Joerg Roedelac0ea6e2011-04-06 18:38:20 +02001104 int ret;
Joerg Roedel8d201962008-12-02 20:34:41 +01001105
1106 if (!iommu->need_sync)
Joerg Roedel815b33f2011-04-06 17:26:49 +02001107 return 0;
Joerg Roedel8d201962008-12-02 20:34:41 +01001108
Joerg Roedel8d201962008-12-02 20:34:41 +01001109
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001110 build_completion_wait(&cmd, (u64)&iommu->cmd_sem);
1111
1112 spin_lock_irqsave(&iommu->lock, flags);
1113
1114 iommu->cmd_sem = 0;
1115
1116 ret = __iommu_queue_command_sync(iommu, &cmd, false);
Joerg Roedel8d201962008-12-02 20:34:41 +01001117 if (ret)
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001118 goto out_unlock;
Joerg Roedel8d201962008-12-02 20:34:41 +01001119
Joerg Roedel4bf5bee2016-09-14 11:41:59 +02001120 ret = wait_on_sem(&iommu->cmd_sem);
1121
1122out_unlock:
1123 spin_unlock_irqrestore(&iommu->lock, flags);
1124
1125 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001126}
1127
Joerg Roedeld8c13082011-04-06 18:51:26 +02001128static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001129{
1130 struct iommu_cmd cmd;
1131
Joerg Roedeld8c13082011-04-06 18:51:26 +02001132 build_inv_dte(&cmd, devid);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001133
Joerg Roedeld8c13082011-04-06 18:51:26 +02001134 return iommu_queue_command(iommu, &cmd);
1135}
1136
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001137static void iommu_flush_dte_all(struct amd_iommu *iommu)
1138{
1139 u32 devid;
1140
1141 for (devid = 0; devid <= 0xffff; ++devid)
1142 iommu_flush_dte(iommu, devid);
1143
1144 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001145}
1146
1147/*
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001148 * This function uses heavy locking and may disable irqs for some time. But
1149 * this is no issue because it is only called during resume.
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001150 */
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001151static void iommu_flush_tlb_all(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001152{
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001153 u32 dom_id;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001154
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001155 for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
1156 struct iommu_cmd cmd;
1157 build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
1158 dom_id, 1);
1159 iommu_queue_command(iommu, &cmd);
1160 }
Joerg Roedel431b2a22008-07-11 17:14:22 +02001161
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001162 iommu_completion_wait(iommu);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001163}
1164
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001165static void iommu_flush_all(struct amd_iommu *iommu)
1166{
1167 struct iommu_cmd cmd;
1168
1169 build_inv_all(&cmd);
1170
1171 iommu_queue_command(iommu, &cmd);
1172 iommu_completion_wait(iommu);
1173}
1174
Joerg Roedel7ef27982012-06-21 16:46:04 +02001175static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
1176{
1177 struct iommu_cmd cmd;
1178
1179 build_inv_irt(&cmd, devid);
1180
1181 iommu_queue_command(iommu, &cmd);
1182}
1183
1184static void iommu_flush_irt_all(struct amd_iommu *iommu)
1185{
1186 u32 devid;
1187
1188 for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
1189 iommu_flush_irt(iommu, devid);
1190
1191 iommu_completion_wait(iommu);
1192}
1193
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001194void iommu_flush_all_caches(struct amd_iommu *iommu)
1195{
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001196 if (iommu_feature(iommu, FEATURE_IA)) {
1197 iommu_flush_all(iommu);
1198 } else {
1199 iommu_flush_dte_all(iommu);
Joerg Roedel7ef27982012-06-21 16:46:04 +02001200 iommu_flush_irt_all(iommu);
Joerg Roedel58fc7f12011-04-11 11:13:24 +02001201 iommu_flush_tlb_all(iommu);
1202 }
Joerg Roedel7d0c5cc2011-04-07 08:16:10 +02001203}
1204
Joerg Roedel431b2a22008-07-11 17:14:22 +02001205/*
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001206 * Command send function for flushing on-device TLB
1207 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001208static int device_flush_iotlb(struct iommu_dev_data *dev_data,
1209 u64 address, size_t size)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001210{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001211 struct amd_iommu *iommu;
1212 struct iommu_cmd cmd;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001213 int qdep;
1214
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001215 qdep = dev_data->ats.qdep;
1216 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001217
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001218 build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001219
1220 return iommu_queue_command(iommu, &cmd);
1221}
1222
1223/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001224 * Command send function for invalidating a device table entry
1225 */
Joerg Roedel6c542042011-06-09 17:07:31 +02001226static int device_flush_dte(struct iommu_dev_data *dev_data)
Joerg Roedel3fa43652009-11-26 15:04:38 +01001227{
1228 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02001229 u16 alias;
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001230 int ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001231
Joerg Roedel6c542042011-06-09 17:07:31 +02001232 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02001233 alias = dev_data->alias;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001234
Joerg Roedelf62dda62011-06-09 12:55:35 +02001235 ret = iommu_flush_dte(iommu, dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02001236 if (!ret && alias != dev_data->devid)
1237 ret = iommu_flush_dte(iommu, alias);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001238 if (ret)
1239 return ret;
1240
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001241 if (dev_data->ats.enabled)
Joerg Roedel6c542042011-06-09 17:07:31 +02001242 ret = device_flush_iotlb(dev_data, 0, ~0UL);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001243
1244 return ret;
Joerg Roedel3fa43652009-11-26 15:04:38 +01001245}
1246
Joerg Roedel431b2a22008-07-11 17:14:22 +02001247/*
1248 * TLB invalidation function which is called from the mapping functions.
1249 * It invalidates a single PTE if the range to flush is within a single
1250 * page. Otherwise it flushes the whole TLB of the IOMMU.
1251 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001252static void __domain_flush_pages(struct protection_domain *domain,
1253 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001254{
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001255 struct iommu_dev_data *dev_data;
Joerg Roedel11b64022011-04-06 11:49:28 +02001256 struct iommu_cmd cmd;
1257 int ret = 0, i;
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001258
Joerg Roedel11b64022011-04-06 11:49:28 +02001259 build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
Joerg Roedel999ba412008-07-03 19:35:08 +02001260
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001261 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001262 if (!domain->dev_iommu[i])
1263 continue;
1264
1265 /*
1266 * Devices of this domain are behind this IOMMU
1267 * We need a TLB flush
1268 */
Joerg Roedel11b64022011-04-06 11:49:28 +02001269 ret |= iommu_queue_command(amd_iommus[i], &cmd);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001270 }
1271
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001272 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001273
Joerg Roedelea61cdd2011-06-09 12:56:30 +02001274 if (!dev_data->ats.enabled)
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001275 continue;
1276
Joerg Roedel6c542042011-06-09 17:07:31 +02001277 ret |= device_flush_iotlb(dev_data, address, size);
Joerg Roedelcb41ed82011-04-05 11:00:53 +02001278 }
1279
Joerg Roedel11b64022011-04-06 11:49:28 +02001280 WARN_ON(ret);
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001281}
1282
Joerg Roedel17b124b2011-04-06 18:01:35 +02001283static void domain_flush_pages(struct protection_domain *domain,
1284 u64 address, size_t size)
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001285{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001286 __domain_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +02001287}
Joerg Roedelb6c02712008-06-26 21:27:53 +02001288
Joerg Roedel1c655772008-09-04 18:40:05 +02001289/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001290static void domain_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +02001291{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001292 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +02001293}
1294
Chris Wright42a49f92009-06-15 15:42:00 +02001295/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001296static void domain_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +02001297{
Joerg Roedel17b124b2011-04-06 18:01:35 +02001298 __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
1299}
1300
1301static void domain_flush_complete(struct protection_domain *domain)
Joerg Roedelb6c02712008-06-26 21:27:53 +02001302{
1303 int i;
1304
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06001305 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedelf1eae7c2016-07-06 12:50:35 +02001306 if (domain && !domain->dev_iommu[i])
Joerg Roedelb6c02712008-06-26 21:27:53 +02001307 continue;
1308
1309 /*
1310 * Devices of this domain are behind this IOMMU
1311 * We need to wait for completion of all commands.
1312 */
1313 iommu_completion_wait(amd_iommus[i]);
1314 }
1315}
1316
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001317
Joerg Roedel43f49602008-12-02 21:01:12 +01001318/*
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001319 * This function flushes the DTEs for all devices in domain
Joerg Roedel43f49602008-12-02 21:01:12 +01001320 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02001321static void domain_flush_devices(struct protection_domain *domain)
Joerg Roedelbfd1be12009-05-05 15:33:57 +02001322{
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001323 struct iommu_dev_data *dev_data;
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001324
1325 list_for_each_entry(dev_data, &domain->dev_list, list)
Joerg Roedel6c542042011-06-09 17:07:31 +02001326 device_flush_dte(dev_data);
Joerg Roedelb00d3bc2009-11-26 15:35:33 +01001327}
1328
Joerg Roedel431b2a22008-07-11 17:14:22 +02001329/****************************************************************************
1330 *
1331 * The functions below are used the create the page table mappings for
1332 * unity mapped regions.
1333 *
1334 ****************************************************************************/
1335
1336/*
Joerg Roedel308973d2009-11-24 17:43:32 +01001337 * This function is used to add another level to an IO page table. Adding
1338 * another level increases the size of the address space by 9 bits to a size up
1339 * to 64 bits.
1340 */
1341static bool increase_address_space(struct protection_domain *domain,
1342 gfp_t gfp)
1343{
1344 u64 *pte;
1345
1346 if (domain->mode == PAGE_MODE_6_LEVEL)
1347 /* address space already 64 bit large */
1348 return false;
1349
1350 pte = (void *)get_zeroed_page(gfp);
1351 if (!pte)
1352 return false;
1353
1354 *pte = PM_LEVEL_PDE(domain->mode,
1355 virt_to_phys(domain->pt_root));
1356 domain->pt_root = pte;
1357 domain->mode += 1;
1358 domain->updated = true;
1359
1360 return true;
1361}
1362
1363static u64 *alloc_pte(struct protection_domain *domain,
1364 unsigned long address,
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001365 unsigned long page_size,
Joerg Roedel308973d2009-11-24 17:43:32 +01001366 u64 **pte_page,
1367 gfp_t gfp)
1368{
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001369 int level, end_lvl;
Joerg Roedel308973d2009-11-24 17:43:32 +01001370 u64 *pte, *page;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001371
1372 BUG_ON(!is_power_of_2(page_size));
Joerg Roedel308973d2009-11-24 17:43:32 +01001373
1374 while (address > PM_LEVEL_SIZE(domain->mode))
1375 increase_address_space(domain, gfp);
1376
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001377 level = domain->mode - 1;
1378 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1379 address = PAGE_SIZE_ALIGN(address, page_size);
1380 end_lvl = PAGE_SIZE_LEVEL(page_size);
Joerg Roedel308973d2009-11-24 17:43:32 +01001381
1382 while (level > end_lvl) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001383 u64 __pte, __npte;
1384
1385 __pte = *pte;
1386
1387 if (!IOMMU_PTE_PRESENT(__pte)) {
Joerg Roedel308973d2009-11-24 17:43:32 +01001388 page = (u64 *)get_zeroed_page(gfp);
1389 if (!page)
1390 return NULL;
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001391
1392 __npte = PM_LEVEL_PDE(level, virt_to_phys(page));
1393
Baoquan He134414f2016-09-15 16:50:50 +08001394 /* pte could have been changed somewhere. */
1395 if (cmpxchg64(pte, __pte, __npte) != __pte) {
Joerg Roedel7bfa5bd2015-12-21 19:07:50 +01001396 free_page((unsigned long)page);
1397 continue;
1398 }
Joerg Roedel308973d2009-11-24 17:43:32 +01001399 }
1400
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001401 /* No level skipping support yet */
1402 if (PM_PTE_LEVEL(*pte) != level)
1403 return NULL;
1404
Joerg Roedel308973d2009-11-24 17:43:32 +01001405 level -= 1;
1406
1407 pte = IOMMU_PTE_PAGE(*pte);
1408
1409 if (pte_page && level == end_lvl)
1410 *pte_page = pte;
1411
1412 pte = &pte[PM_LEVEL_INDEX(level, address)];
1413 }
1414
1415 return pte;
1416}
1417
1418/*
1419 * This function checks if there is a PTE for a given dma address. If
1420 * there is one, it returns the pointer to it.
1421 */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001422static u64 *fetch_pte(struct protection_domain *domain,
1423 unsigned long address,
1424 unsigned long *page_size)
Joerg Roedel308973d2009-11-24 17:43:32 +01001425{
1426 int level;
1427 u64 *pte;
1428
Joerg Roedel24cd7722010-01-19 17:27:39 +01001429 if (address > PM_LEVEL_SIZE(domain->mode))
1430 return NULL;
Joerg Roedel308973d2009-11-24 17:43:32 +01001431
Joerg Roedel3039ca12015-04-01 14:58:48 +02001432 level = domain->mode - 1;
1433 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1434 *page_size = PTE_LEVEL_PAGE_SIZE(level);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001435
1436 while (level > 0) {
1437
1438 /* Not Present */
Joerg Roedel308973d2009-11-24 17:43:32 +01001439 if (!IOMMU_PTE_PRESENT(*pte))
1440 return NULL;
1441
Joerg Roedel24cd7722010-01-19 17:27:39 +01001442 /* Large PTE */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001443 if (PM_PTE_LEVEL(*pte) == 7 ||
1444 PM_PTE_LEVEL(*pte) == 0)
1445 break;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001446
1447 /* No level skipping support yet */
1448 if (PM_PTE_LEVEL(*pte) != level)
1449 return NULL;
1450
Joerg Roedel308973d2009-11-24 17:43:32 +01001451 level -= 1;
1452
Joerg Roedel24cd7722010-01-19 17:27:39 +01001453 /* Walk to the next level */
Joerg Roedel3039ca12015-04-01 14:58:48 +02001454 pte = IOMMU_PTE_PAGE(*pte);
1455 pte = &pte[PM_LEVEL_INDEX(level, address)];
1456 *page_size = PTE_LEVEL_PAGE_SIZE(level);
1457 }
1458
1459 if (PM_PTE_LEVEL(*pte) == 0x07) {
1460 unsigned long pte_mask;
1461
1462 /*
1463 * If we have a series of large PTEs, make
1464 * sure to return a pointer to the first one.
1465 */
1466 *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
1467 pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
1468 pte = (u64 *)(((unsigned long)pte) & pte_mask);
Joerg Roedel308973d2009-11-24 17:43:32 +01001469 }
1470
1471 return pte;
1472}
1473
1474/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001475 * Generic mapping functions. It maps a physical address into a DMA
1476 * address space. It allocates the page table pages if necessary.
1477 * In the future it can be extended to a generic mapping function
1478 * supporting all features of AMD IOMMU page tables like level skipping
1479 * and full 64 bit address spaces.
1480 */
Joerg Roedel38e817f2008-12-02 17:27:52 +01001481static int iommu_map_page(struct protection_domain *dom,
1482 unsigned long bus_addr,
1483 unsigned long phys_addr,
Joerg Roedelb911b892016-07-05 14:29:11 +02001484 unsigned long page_size,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001485 int prot,
Joerg Roedelb911b892016-07-05 14:29:11 +02001486 gfp_t gfp)
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001487{
Joerg Roedel8bda3092009-05-12 12:02:46 +02001488 u64 __pte, *pte;
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001489 int i, count;
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001490
Joerg Roedeld4b03662015-04-01 14:58:52 +02001491 BUG_ON(!IS_ALIGNED(bus_addr, page_size));
1492 BUG_ON(!IS_ALIGNED(phys_addr, page_size));
1493
Joerg Roedelbad1cac2009-09-02 16:52:23 +02001494 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001495 return -EINVAL;
1496
Joerg Roedeld4b03662015-04-01 14:58:52 +02001497 count = PAGE_SIZE_PTE_COUNT(page_size);
Joerg Roedelb911b892016-07-05 14:29:11 +02001498 pte = alloc_pte(dom, bus_addr, page_size, NULL, gfp);
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001499
Maurizio Lombardi63eaa752014-09-11 12:28:03 +02001500 if (!pte)
1501 return -ENOMEM;
1502
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001503 for (i = 0; i < count; ++i)
1504 if (IOMMU_PTE_PRESENT(pte[i]))
1505 return -EBUSY;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001506
Joerg Roedeld4b03662015-04-01 14:58:52 +02001507 if (count > 1) {
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001508 __pte = PAGE_SIZE_PTE(phys_addr, page_size);
1509 __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
1510 } else
1511 __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
1512
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001513 if (prot & IOMMU_PROT_IR)
1514 __pte |= IOMMU_PTE_IR;
1515 if (prot & IOMMU_PROT_IW)
1516 __pte |= IOMMU_PTE_IW;
1517
Joerg Roedelcbb9d722010-01-15 14:41:15 +01001518 for (i = 0; i < count; ++i)
1519 pte[i] = __pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001520
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001521 update_domain(dom);
1522
Joerg Roedelbd0e5212008-06-26 21:27:56 +02001523 return 0;
1524}
1525
Joerg Roedel24cd7722010-01-19 17:27:39 +01001526static unsigned long iommu_unmap_page(struct protection_domain *dom,
1527 unsigned long bus_addr,
1528 unsigned long page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001529{
Joerg Roedel71b390e2015-04-01 14:58:49 +02001530 unsigned long long unmapped;
1531 unsigned long unmap_size;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001532 u64 *pte;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001533
Joerg Roedel24cd7722010-01-19 17:27:39 +01001534 BUG_ON(!is_power_of_2(page_size));
1535
1536 unmapped = 0;
1537
1538 while (unmapped < page_size) {
1539
Joerg Roedel71b390e2015-04-01 14:58:49 +02001540 pte = fetch_pte(dom, bus_addr, &unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001541
Joerg Roedel71b390e2015-04-01 14:58:49 +02001542 if (pte) {
1543 int i, count;
Joerg Roedel24cd7722010-01-19 17:27:39 +01001544
Joerg Roedel71b390e2015-04-01 14:58:49 +02001545 count = PAGE_SIZE_PTE_COUNT(unmap_size);
Joerg Roedel24cd7722010-01-19 17:27:39 +01001546 for (i = 0; i < count; i++)
1547 pte[i] = 0ULL;
1548 }
1549
1550 bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
1551 unmapped += unmap_size;
1552 }
1553
Alex Williamson60d0ca32013-06-21 14:33:19 -06001554 BUG_ON(unmapped && !is_power_of_2(unmapped));
Joerg Roedel24cd7722010-01-19 17:27:39 +01001555
1556 return unmapped;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001557}
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001558
Joerg Roedel431b2a22008-07-11 17:14:22 +02001559/****************************************************************************
1560 *
1561 * The next functions belong to the address allocator for the dma_ops
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001562 * interface functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001563 *
1564 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +02001565
Joerg Roedel9cabe892009-05-18 16:38:55 +02001566
Joerg Roedel256e4622016-07-05 14:23:01 +02001567static unsigned long dma_ops_alloc_iova(struct device *dev,
1568 struct dma_ops_domain *dma_dom,
1569 unsigned int pages, u64 dma_mask)
Joerg Roedela0f51442015-12-21 16:20:09 +01001570{
Joerg Roedel256e4622016-07-05 14:23:01 +02001571 unsigned long pfn = 0;
Joerg Roedela0f51442015-12-21 16:20:09 +01001572
Joerg Roedel256e4622016-07-05 14:23:01 +02001573 pages = __roundup_pow_of_two(pages);
Joerg Roedela0f51442015-12-21 16:20:09 +01001574
Joerg Roedel256e4622016-07-05 14:23:01 +02001575 if (dma_mask > DMA_BIT_MASK(32))
1576 pfn = alloc_iova_fast(&dma_dom->iovad, pages,
1577 IOVA_PFN(DMA_BIT_MASK(32)));
Joerg Roedel7b5e25b2015-12-22 13:38:12 +01001578
Joerg Roedel256e4622016-07-05 14:23:01 +02001579 if (!pfn)
1580 pfn = alloc_iova_fast(&dma_dom->iovad, pages, IOVA_PFN(dma_mask));
Joerg Roedel60e6a7c2015-12-21 16:53:17 +01001581
Joerg Roedel256e4622016-07-05 14:23:01 +02001582 return (pfn << PAGE_SHIFT);
Joerg Roedela0f51442015-12-21 16:20:09 +01001583}
1584
Joerg Roedel256e4622016-07-05 14:23:01 +02001585static void dma_ops_free_iova(struct dma_ops_domain *dma_dom,
1586 unsigned long address,
1587 unsigned int pages)
Joerg Roedel384de722009-05-15 12:30:05 +02001588{
Joerg Roedel256e4622016-07-05 14:23:01 +02001589 pages = __roundup_pow_of_two(pages);
1590 address >>= PAGE_SHIFT;
Joerg Roedel5f6bed52015-12-22 13:34:22 +01001591
Joerg Roedel256e4622016-07-05 14:23:01 +02001592 free_iova_fast(&dma_dom->iovad, address, pages);
Joerg Roedeld3086442008-06-26 21:27:57 +02001593}
1594
Joerg Roedel431b2a22008-07-11 17:14:22 +02001595/****************************************************************************
1596 *
1597 * The next functions belong to the domain allocation. A domain is
1598 * allocated for every IOMMU as the default domain. If device isolation
1599 * is enabled, every device get its own domain. The most important thing
1600 * about domains is the page table mapping the DMA address space they
1601 * contain.
1602 *
1603 ****************************************************************************/
1604
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001605/*
1606 * This function adds a protection domain to the global protection domain list
1607 */
1608static void add_domain_to_list(struct protection_domain *domain)
1609{
1610 unsigned long flags;
1611
1612 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1613 list_add(&domain->list, &amd_iommu_pd_list);
1614 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1615}
1616
1617/*
1618 * This function removes a protection domain to the global
1619 * protection domain list
1620 */
1621static void del_domain_from_list(struct protection_domain *domain)
1622{
1623 unsigned long flags;
1624
1625 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1626 list_del(&domain->list);
1627 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1628}
1629
Joerg Roedelec487d12008-06-26 21:27:58 +02001630static u16 domain_id_alloc(void)
1631{
1632 unsigned long flags;
1633 int id;
1634
1635 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1636 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1637 BUG_ON(id == 0);
1638 if (id > 0 && id < MAX_DOMAIN_ID)
1639 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1640 else
1641 id = 0;
1642 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1643
1644 return id;
1645}
1646
Joerg Roedela2acfb72008-12-02 18:28:53 +01001647static void domain_id_free(int id)
1648{
1649 unsigned long flags;
1650
1651 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1652 if (id > 0 && id < MAX_DOMAIN_ID)
1653 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1654 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1655}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001656
Joerg Roedel5c34c402013-06-20 20:22:58 +02001657#define DEFINE_FREE_PT_FN(LVL, FN) \
1658static void free_pt_##LVL (unsigned long __pt) \
1659{ \
1660 unsigned long p; \
1661 u64 *pt; \
1662 int i; \
1663 \
1664 pt = (u64 *)__pt; \
1665 \
1666 for (i = 0; i < 512; ++i) { \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001667 /* PTE present? */ \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001668 if (!IOMMU_PTE_PRESENT(pt[i])) \
1669 continue; \
1670 \
Joerg Roedel0b3fff52015-06-18 10:48:34 +02001671 /* Large PTE? */ \
1672 if (PM_PTE_LEVEL(pt[i]) == 0 || \
1673 PM_PTE_LEVEL(pt[i]) == 7) \
1674 continue; \
1675 \
Joerg Roedel5c34c402013-06-20 20:22:58 +02001676 p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
1677 FN(p); \
1678 } \
1679 free_page((unsigned long)pt); \
1680}
1681
1682DEFINE_FREE_PT_FN(l2, free_page)
1683DEFINE_FREE_PT_FN(l3, free_pt_l2)
1684DEFINE_FREE_PT_FN(l4, free_pt_l3)
1685DEFINE_FREE_PT_FN(l5, free_pt_l4)
1686DEFINE_FREE_PT_FN(l6, free_pt_l5)
1687
Joerg Roedel86db2e52008-12-02 18:20:21 +01001688static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001689{
Joerg Roedel5c34c402013-06-20 20:22:58 +02001690 unsigned long root = (unsigned long)domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001691
Joerg Roedel5c34c402013-06-20 20:22:58 +02001692 switch (domain->mode) {
1693 case PAGE_MODE_NONE:
1694 break;
1695 case PAGE_MODE_1_LEVEL:
1696 free_page(root);
1697 break;
1698 case PAGE_MODE_2_LEVEL:
1699 free_pt_l2(root);
1700 break;
1701 case PAGE_MODE_3_LEVEL:
1702 free_pt_l3(root);
1703 break;
1704 case PAGE_MODE_4_LEVEL:
1705 free_pt_l4(root);
1706 break;
1707 case PAGE_MODE_5_LEVEL:
1708 free_pt_l5(root);
1709 break;
1710 case PAGE_MODE_6_LEVEL:
1711 free_pt_l6(root);
1712 break;
1713 default:
1714 BUG();
Joerg Roedelec487d12008-06-26 21:27:58 +02001715 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001716}
1717
Joerg Roedelb16137b2011-11-21 16:50:23 +01001718static void free_gcr3_tbl_level1(u64 *tbl)
1719{
1720 u64 *ptr;
1721 int i;
1722
1723 for (i = 0; i < 512; ++i) {
1724 if (!(tbl[i] & GCR3_VALID))
1725 continue;
1726
1727 ptr = __va(tbl[i] & PAGE_MASK);
1728
1729 free_page((unsigned long)ptr);
1730 }
1731}
1732
1733static void free_gcr3_tbl_level2(u64 *tbl)
1734{
1735 u64 *ptr;
1736 int i;
1737
1738 for (i = 0; i < 512; ++i) {
1739 if (!(tbl[i] & GCR3_VALID))
1740 continue;
1741
1742 ptr = __va(tbl[i] & PAGE_MASK);
1743
1744 free_gcr3_tbl_level1(ptr);
1745 }
1746}
1747
Joerg Roedel52815b72011-11-17 17:24:28 +01001748static void free_gcr3_table(struct protection_domain *domain)
1749{
Joerg Roedelb16137b2011-11-21 16:50:23 +01001750 if (domain->glx == 2)
1751 free_gcr3_tbl_level2(domain->gcr3_tbl);
1752 else if (domain->glx == 1)
1753 free_gcr3_tbl_level1(domain->gcr3_tbl);
Joerg Roedel23d3a982015-08-13 11:15:13 +02001754 else
1755 BUG_ON(domain->glx != 0);
Joerg Roedelb16137b2011-11-21 16:50:23 +01001756
Joerg Roedel52815b72011-11-17 17:24:28 +01001757 free_page((unsigned long)domain->gcr3_tbl);
1758}
1759
Joerg Roedeld4241a22017-06-02 14:55:56 +02001760static void dma_ops_domain_free_flush_queue(struct dma_ops_domain *dom)
1761{
1762 int cpu;
1763
1764 for_each_possible_cpu(cpu) {
1765 struct flush_queue *queue;
1766
1767 queue = per_cpu_ptr(dom->flush_queue, cpu);
1768 kfree(queue->entries);
1769 }
1770
1771 free_percpu(dom->flush_queue);
1772
1773 dom->flush_queue = NULL;
1774}
1775
1776static int dma_ops_domain_alloc_flush_queue(struct dma_ops_domain *dom)
1777{
1778 int cpu;
1779
1780 dom->flush_queue = alloc_percpu(struct flush_queue);
1781 if (!dom->flush_queue)
1782 return -ENOMEM;
1783
1784 /* First make sure everything is cleared */
1785 for_each_possible_cpu(cpu) {
1786 struct flush_queue *queue;
1787
1788 queue = per_cpu_ptr(dom->flush_queue, cpu);
1789 queue->head = 0;
1790 queue->tail = 0;
1791 queue->entries = NULL;
1792 }
1793
1794 /* Now start doing the allocation */
1795 for_each_possible_cpu(cpu) {
1796 struct flush_queue *queue;
1797
1798 queue = per_cpu_ptr(dom->flush_queue, cpu);
1799 queue->entries = kzalloc(FLUSH_QUEUE_SIZE * sizeof(*queue->entries),
1800 GFP_KERNEL);
1801 if (!queue->entries) {
1802 dma_ops_domain_free_flush_queue(dom);
1803 return -ENOMEM;
1804 }
Joerg Roedele241f8e2017-06-02 15:44:57 +02001805
1806 spin_lock_init(&queue->lock);
Joerg Roedeld4241a22017-06-02 14:55:56 +02001807 }
1808
1809 return 0;
1810}
1811
Joerg Roedelfd621902017-06-02 15:37:26 +02001812static inline bool queue_ring_full(struct flush_queue *queue)
1813{
Joerg Roedele241f8e2017-06-02 15:44:57 +02001814 assert_spin_locked(&queue->lock);
1815
Joerg Roedelfd621902017-06-02 15:37:26 +02001816 return (((queue->tail + 1) % FLUSH_QUEUE_SIZE) == queue->head);
1817}
1818
1819#define queue_ring_for_each(i, q) \
1820 for (i = (q)->head; i != (q)->tail; i = (i + 1) % FLUSH_QUEUE_SIZE)
1821
1822static void queue_release(struct dma_ops_domain *dom,
1823 struct flush_queue *queue)
1824{
1825 unsigned i;
1826
Joerg Roedele241f8e2017-06-02 15:44:57 +02001827 assert_spin_locked(&queue->lock);
1828
Joerg Roedelfd621902017-06-02 15:37:26 +02001829 queue_ring_for_each(i, queue)
1830 free_iova_fast(&dom->iovad,
1831 queue->entries[i].iova_pfn,
1832 queue->entries[i].pages);
1833
1834 queue->head = queue->tail = 0;
1835}
1836
1837static inline unsigned queue_ring_add(struct flush_queue *queue)
1838{
1839 unsigned idx = queue->tail;
1840
Joerg Roedele241f8e2017-06-02 15:44:57 +02001841 assert_spin_locked(&queue->lock);
Joerg Roedelfd621902017-06-02 15:37:26 +02001842 queue->tail = (idx + 1) % FLUSH_QUEUE_SIZE;
1843
1844 return idx;
1845}
1846
1847static void queue_add(struct dma_ops_domain *dom,
1848 unsigned long address, unsigned long pages)
1849{
1850 struct flush_queue *queue;
Joerg Roedele241f8e2017-06-02 15:44:57 +02001851 unsigned long flags;
Joerg Roedelfd621902017-06-02 15:37:26 +02001852 int idx;
1853
1854 pages = __roundup_pow_of_two(pages);
1855 address >>= PAGE_SHIFT;
1856
1857 queue = get_cpu_ptr(dom->flush_queue);
Joerg Roedele241f8e2017-06-02 15:44:57 +02001858 spin_lock_irqsave(&queue->lock, flags);
Joerg Roedelfd621902017-06-02 15:37:26 +02001859
1860 if (queue_ring_full(queue)) {
1861 domain_flush_tlb(&dom->domain);
1862 domain_flush_complete(&dom->domain);
1863 queue_release(dom, queue);
1864 }
1865
1866 idx = queue_ring_add(queue);
1867
1868 queue->entries[idx].iova_pfn = address;
1869 queue->entries[idx].pages = pages;
1870
Joerg Roedele241f8e2017-06-02 15:44:57 +02001871 spin_unlock_irqrestore(&queue->lock, flags);
Joerg Roedelfd621902017-06-02 15:37:26 +02001872 put_cpu_ptr(dom->flush_queue);
1873}
1874
Joerg Roedel431b2a22008-07-11 17:14:22 +02001875/*
1876 * Free a domain, only used if something went wrong in the
1877 * allocation path and we need to free an already allocated page table
1878 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001879static void dma_ops_domain_free(struct dma_ops_domain *dom)
1880{
1881 if (!dom)
1882 return;
1883
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001884 del_domain_from_list(&dom->domain);
1885
Joerg Roedeld4241a22017-06-02 14:55:56 +02001886 dma_ops_domain_free_flush_queue(dom);
1887
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001888 put_iova_domain(&dom->iovad);
1889
Joerg Roedel86db2e52008-12-02 18:20:21 +01001890 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001891
Baoquan Hec3db9012016-09-15 16:50:52 +08001892 if (dom->domain.id)
1893 domain_id_free(dom->domain.id);
1894
Joerg Roedelec487d12008-06-26 21:27:58 +02001895 kfree(dom);
1896}
1897
Joerg Roedel431b2a22008-07-11 17:14:22 +02001898/*
1899 * Allocates a new protection domain usable for the dma_ops functions.
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001900 * It also initializes the page table and the address allocator data
Joerg Roedel431b2a22008-07-11 17:14:22 +02001901 * structures required for the dma_ops interface
1902 */
Joerg Roedel87a64d52009-11-24 17:26:43 +01001903static struct dma_ops_domain *dma_ops_domain_alloc(void)
Joerg Roedelec487d12008-06-26 21:27:58 +02001904{
1905 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001906
1907 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1908 if (!dma_dom)
1909 return NULL;
1910
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001911 if (protection_domain_init(&dma_dom->domain))
Joerg Roedelec487d12008-06-26 21:27:58 +02001912 goto free_dma_dom;
Joerg Roedel7a5a5662015-06-30 08:56:11 +02001913
Joerg Roedelffec2192016-07-26 15:31:23 +02001914 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001915 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001916 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001917 if (!dma_dom->domain.pt_root)
1918 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001919
Joerg Roedel307d5852016-07-05 11:54:04 +02001920 init_iova_domain(&dma_dom->iovad, PAGE_SIZE,
1921 IOVA_START_PFN, DMA_32BIT_PFN);
1922
Joerg Roedel81cd07b2016-07-07 18:01:10 +02001923 /* Initialize reserved ranges */
1924 copy_reserved_iova(&reserved_iova_ranges, &dma_dom->iovad);
1925
Joerg Roedeld4241a22017-06-02 14:55:56 +02001926 if (dma_ops_domain_alloc_flush_queue(dma_dom))
1927 goto free_dma_dom;
1928
Joerg Roedel2d4c5152016-07-05 16:21:32 +02001929 add_domain_to_list(&dma_dom->domain);
1930
Joerg Roedelec487d12008-06-26 21:27:58 +02001931 return dma_dom;
1932
1933free_dma_dom:
1934 dma_ops_domain_free(dma_dom);
1935
1936 return NULL;
1937}
1938
Joerg Roedel431b2a22008-07-11 17:14:22 +02001939/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001940 * little helper function to check whether a given protection domain is a
1941 * dma_ops domain
1942 */
1943static bool dma_ops_domain(struct protection_domain *domain)
1944{
1945 return domain->flags & PD_DMA_OPS_MASK;
1946}
1947
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001948static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001949{
Joerg Roedel132bd682011-11-17 14:18:46 +01001950 u64 pte_root = 0;
Joerg Roedelee6c2862011-11-09 12:06:03 +01001951 u64 flags = 0;
Joerg Roedel863c74e2008-12-02 17:56:36 +01001952
Joerg Roedel132bd682011-11-17 14:18:46 +01001953 if (domain->mode != PAGE_MODE_NONE)
1954 pte_root = virt_to_phys(domain->pt_root);
1955
Joerg Roedel38ddf412008-09-11 10:38:32 +02001956 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1957 << DEV_ENTRY_MODE_SHIFT;
1958 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001959
Joerg Roedelee6c2862011-11-09 12:06:03 +01001960 flags = amd_iommu_dev_table[devid].data[1];
1961
Joerg Roedelfd7b5532011-04-05 15:31:08 +02001962 if (ats)
1963 flags |= DTE_FLAG_IOTLB;
1964
Joerg Roedel52815b72011-11-17 17:24:28 +01001965 if (domain->flags & PD_IOMMUV2_MASK) {
1966 u64 gcr3 = __pa(domain->gcr3_tbl);
1967 u64 glx = domain->glx;
1968 u64 tmp;
1969
1970 pte_root |= DTE_FLAG_GV;
1971 pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
1972
1973 /* First mask out possible old values for GCR3 table */
1974 tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
1975 flags &= ~tmp;
1976
1977 tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
1978 flags &= ~tmp;
1979
1980 /* Encode GCR3 table into DTE */
1981 tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
1982 pte_root |= tmp;
1983
1984 tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
1985 flags |= tmp;
1986
1987 tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
1988 flags |= tmp;
1989 }
1990
Joerg Roedelee6c2862011-11-09 12:06:03 +01001991 flags &= ~(0xffffUL);
1992 flags |= domain->id;
1993
1994 amd_iommu_dev_table[devid].data[1] = flags;
1995 amd_iommu_dev_table[devid].data[0] = pte_root;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001996}
1997
Joerg Roedel15898bb2009-11-24 15:39:42 +01001998static void clear_dte_entry(u16 devid)
Joerg Roedel355bf552008-12-08 12:02:41 +01001999{
Joerg Roedel355bf552008-12-08 12:02:41 +01002000 /* remove entry from the device table seen by the hardware */
Joerg Roedelcbf3ccd2015-10-20 14:59:36 +02002001 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
2002 amd_iommu_dev_table[devid].data[1] &= DTE_FLAG_MASK;
Joerg Roedel355bf552008-12-08 12:02:41 +01002003
Joerg Roedelc5cca142009-10-09 18:31:20 +02002004 amd_iommu_apply_erratum_63(devid);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002005}
2006
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002007static void do_attach(struct iommu_dev_data *dev_data,
2008 struct protection_domain *domain)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002009{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002010 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002011 u16 alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002012 bool ats;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002013
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002014 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002015 alias = dev_data->alias;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002016 ats = dev_data->ats.enabled;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002017
2018 /* Update data structures */
2019 dev_data->domain = domain;
2020 list_add(&dev_data->list, &domain->dev_list);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002021
2022 /* Do reference counting */
2023 domain->dev_iommu[iommu->index] += 1;
2024 domain->dev_cnt += 1;
2025
Joerg Roedele25bfb52015-10-20 17:33:38 +02002026 /* Update device table */
2027 set_dte_entry(dev_data->devid, domain, ats);
2028 if (alias != dev_data->devid)
Baoquan He9b1a12d2016-01-20 22:01:19 +08002029 set_dte_entry(alias, domain, ats);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002030
Joerg Roedel6c542042011-06-09 17:07:31 +02002031 device_flush_dte(dev_data);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002032}
2033
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002034static void do_detach(struct iommu_dev_data *dev_data)
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002035{
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002036 struct amd_iommu *iommu;
Joerg Roedele25bfb52015-10-20 17:33:38 +02002037 u16 alias;
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002038
Joerg Roedel5adad992015-10-09 16:23:33 +02002039 /*
2040 * First check if the device is still attached. It might already
2041 * be detached from its domain because the generic
2042 * iommu_detach_group code detached it and we try again here in
2043 * our alias handling.
2044 */
2045 if (!dev_data->domain)
2046 return;
2047
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002048 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedele3156042016-04-08 15:12:24 +02002049 alias = dev_data->alias;
Joerg Roedelc5cca142009-10-09 18:31:20 +02002050
Joerg Roedelc4596112009-11-20 14:57:32 +01002051 /* decrease reference counters */
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002052 dev_data->domain->dev_iommu[iommu->index] -= 1;
2053 dev_data->domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01002054
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002055 /* Update data structures */
2056 dev_data->domain = NULL;
2057 list_del(&dev_data->list);
Joerg Roedelf62dda62011-06-09 12:55:35 +02002058 clear_dte_entry(dev_data->devid);
Joerg Roedele25bfb52015-10-20 17:33:38 +02002059 if (alias != dev_data->devid)
2060 clear_dte_entry(alias);
Joerg Roedel7f760dd2009-11-26 14:49:59 +01002061
2062 /* Flush the DTE entry */
Joerg Roedel6c542042011-06-09 17:07:31 +02002063 device_flush_dte(dev_data);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002064}
2065
2066/*
2067 * If a device is not yet associated with a domain, this function does
2068 * assigns it visible for the hardware
2069 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002070static int __attach_device(struct iommu_dev_data *dev_data,
Joerg Roedel15898bb2009-11-24 15:39:42 +01002071 struct protection_domain *domain)
2072{
Julia Lawall84fe6c12010-05-27 12:31:51 +02002073 int ret;
Joerg Roedel657cbb62009-11-23 15:26:46 +01002074
Joerg Roedel272e4f92015-10-20 17:33:37 +02002075 /*
2076 * Must be called with IRQs disabled. Warn here to detect early
2077 * when its not.
2078 */
2079 WARN_ON(!irqs_disabled());
2080
Joerg Roedel15898bb2009-11-24 15:39:42 +01002081 /* lock domain */
2082 spin_lock(&domain->lock);
2083
Joerg Roedel397111a2014-08-05 17:31:51 +02002084 ret = -EBUSY;
Joerg Roedel150952f2015-10-20 17:33:35 +02002085 if (dev_data->domain != NULL)
Joerg Roedel397111a2014-08-05 17:31:51 +02002086 goto out_unlock;
Joerg Roedel24100052009-11-25 15:59:57 +01002087
Joerg Roedel397111a2014-08-05 17:31:51 +02002088 /* Attach alias group root */
Joerg Roedel150952f2015-10-20 17:33:35 +02002089 do_attach(dev_data, domain);
Joerg Roedel24100052009-11-25 15:59:57 +01002090
Julia Lawall84fe6c12010-05-27 12:31:51 +02002091 ret = 0;
2092
2093out_unlock:
2094
Joerg Roedel355bf552008-12-08 12:02:41 +01002095 /* ready */
2096 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02002097
Julia Lawall84fe6c12010-05-27 12:31:51 +02002098 return ret;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002099}
2100
Joerg Roedel52815b72011-11-17 17:24:28 +01002101
2102static void pdev_iommuv2_disable(struct pci_dev *pdev)
2103{
2104 pci_disable_ats(pdev);
2105 pci_disable_pri(pdev);
2106 pci_disable_pasid(pdev);
2107}
2108
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002109/* FIXME: Change generic reset-function to do the same */
2110static int pri_reset_while_enabled(struct pci_dev *pdev)
2111{
2112 u16 control;
2113 int pos;
2114
Joerg Roedel46277b72011-12-07 14:34:02 +01002115 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002116 if (!pos)
2117 return -EINVAL;
2118
Joerg Roedel46277b72011-12-07 14:34:02 +01002119 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
2120 control |= PCI_PRI_CTRL_RESET;
2121 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002122
2123 return 0;
2124}
2125
Joerg Roedel52815b72011-11-17 17:24:28 +01002126static int pdev_iommuv2_enable(struct pci_dev *pdev)
2127{
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002128 bool reset_enable;
2129 int reqs, ret;
2130
2131 /* FIXME: Hardcode number of outstanding requests for now */
2132 reqs = 32;
2133 if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
2134 reqs = 1;
2135 reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
Joerg Roedel52815b72011-11-17 17:24:28 +01002136
2137 /* Only allow access to user-accessible pages */
2138 ret = pci_enable_pasid(pdev, 0);
2139 if (ret)
2140 goto out_err;
2141
2142 /* First reset the PRI state of the device */
2143 ret = pci_reset_pri(pdev);
2144 if (ret)
2145 goto out_err;
2146
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002147 /* Enable PRI */
2148 ret = pci_enable_pri(pdev, reqs);
Joerg Roedel52815b72011-11-17 17:24:28 +01002149 if (ret)
2150 goto out_err;
2151
Joerg Roedel6a113dd2011-12-01 12:04:58 +01002152 if (reset_enable) {
2153 ret = pri_reset_while_enabled(pdev);
2154 if (ret)
2155 goto out_err;
2156 }
2157
Joerg Roedel52815b72011-11-17 17:24:28 +01002158 ret = pci_enable_ats(pdev, PAGE_SHIFT);
2159 if (ret)
2160 goto out_err;
2161
2162 return 0;
2163
2164out_err:
2165 pci_disable_pri(pdev);
2166 pci_disable_pasid(pdev);
2167
2168 return ret;
2169}
2170
Joerg Roedelc99afa22011-11-21 18:19:25 +01002171/* FIXME: Move this to PCI code */
Joerg Roedela3b93122012-04-12 12:49:26 +02002172#define PCI_PRI_TLP_OFF (1 << 15)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002173
Joerg Roedel98f1ad22012-07-06 13:28:37 +02002174static bool pci_pri_tlp_required(struct pci_dev *pdev)
Joerg Roedelc99afa22011-11-21 18:19:25 +01002175{
Joerg Roedela3b93122012-04-12 12:49:26 +02002176 u16 status;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002177 int pos;
2178
Joerg Roedel46277b72011-12-07 14:34:02 +01002179 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002180 if (!pos)
2181 return false;
2182
Joerg Roedela3b93122012-04-12 12:49:26 +02002183 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
Joerg Roedelc99afa22011-11-21 18:19:25 +01002184
Joerg Roedela3b93122012-04-12 12:49:26 +02002185 return (status & PCI_PRI_TLP_OFF) ? true : false;
Joerg Roedelc99afa22011-11-21 18:19:25 +01002186}
2187
Joerg Roedel15898bb2009-11-24 15:39:42 +01002188/*
Frank Arnolddf805ab2012-08-27 19:21:04 +02002189 * If a device is not yet associated with a domain, this function
Joerg Roedel15898bb2009-11-24 15:39:42 +01002190 * assigns it visible for the hardware
2191 */
2192static int attach_device(struct device *dev,
2193 struct protection_domain *domain)
2194{
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002195 struct pci_dev *pdev;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002196 struct iommu_dev_data *dev_data;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002197 unsigned long flags;
2198 int ret;
2199
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002200 dev_data = get_dev_data(dev);
2201
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002202 if (!dev_is_pci(dev))
2203 goto skip_ats_check;
2204
2205 pdev = to_pci_dev(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002206 if (domain->flags & PD_IOMMUV2_MASK) {
Joerg Roedel02ca2022015-07-28 16:58:49 +02002207 if (!dev_data->passthrough)
Joerg Roedel52815b72011-11-17 17:24:28 +01002208 return -EINVAL;
2209
Joerg Roedel02ca2022015-07-28 16:58:49 +02002210 if (dev_data->iommu_v2) {
2211 if (pdev_iommuv2_enable(pdev) != 0)
2212 return -EINVAL;
Joerg Roedel52815b72011-11-17 17:24:28 +01002213
Joerg Roedel02ca2022015-07-28 16:58:49 +02002214 dev_data->ats.enabled = true;
2215 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2216 dev_data->pri_tlp = pci_pri_tlp_required(pdev);
2217 }
Joerg Roedel52815b72011-11-17 17:24:28 +01002218 } else if (amd_iommu_iotlb_sup &&
2219 pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002220 dev_data->ats.enabled = true;
2221 dev_data->ats.qdep = pci_ats_queue_depth(pdev);
2222 }
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002223
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002224skip_ats_check:
Joerg Roedel15898bb2009-11-24 15:39:42 +01002225 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002226 ret = __attach_device(dev_data, domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002227 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2228
2229 /*
2230 * We might boot into a crash-kernel here. The crashed kernel
2231 * left the caches in the IOMMU dirty. So we have to flush
2232 * here to evict all dirty stuff.
2233 */
Joerg Roedel17b124b2011-04-06 18:01:35 +02002234 domain_flush_tlb_pde(domain);
Joerg Roedel15898bb2009-11-24 15:39:42 +01002235
2236 return ret;
2237}
2238
2239/*
2240 * Removes a device from a protection domain (unlocked)
2241 */
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002242static void __detach_device(struct iommu_dev_data *dev_data)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002243{
Joerg Roedel2ca76272010-01-22 16:45:31 +01002244 struct protection_domain *domain;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002245
Joerg Roedel272e4f92015-10-20 17:33:37 +02002246 /*
2247 * Must be called with IRQs disabled. Warn here to detect early
2248 * when its not.
2249 */
2250 WARN_ON(!irqs_disabled());
2251
Joerg Roedelf34c73f2015-10-20 17:33:34 +02002252 if (WARN_ON(!dev_data->domain))
2253 return;
Joerg Roedel15898bb2009-11-24 15:39:42 +01002254
Joerg Roedel2ca76272010-01-22 16:45:31 +01002255 domain = dev_data->domain;
2256
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002257 spin_lock(&domain->lock);
Joerg Roedel24100052009-11-25 15:59:57 +01002258
Joerg Roedel150952f2015-10-20 17:33:35 +02002259 do_detach(dev_data);
Joerg Roedel71f77582011-06-09 19:03:15 +02002260
Joerg Roedelf1dd0a82015-10-20 17:33:36 +02002261 spin_unlock(&domain->lock);
Joerg Roedel355bf552008-12-08 12:02:41 +01002262}
2263
2264/*
2265 * Removes a device from a protection domain (with devtable_lock held)
2266 */
Joerg Roedel15898bb2009-11-24 15:39:42 +01002267static void detach_device(struct device *dev)
Joerg Roedel355bf552008-12-08 12:02:41 +01002268{
Joerg Roedel52815b72011-11-17 17:24:28 +01002269 struct protection_domain *domain;
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002270 struct iommu_dev_data *dev_data;
Joerg Roedel355bf552008-12-08 12:02:41 +01002271 unsigned long flags;
2272
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002273 dev_data = get_dev_data(dev);
Joerg Roedel52815b72011-11-17 17:24:28 +01002274 domain = dev_data->domain;
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002275
Joerg Roedel355bf552008-12-08 12:02:41 +01002276 /* lock device table */
2277 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedelec9e79e2011-06-09 17:25:50 +02002278 __detach_device(dev_data);
Joerg Roedel355bf552008-12-08 12:02:41 +01002279 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedelfd7b5532011-04-05 15:31:08 +02002280
Wan Zongshun2bf9a0a2016-04-01 09:06:03 -04002281 if (!dev_is_pci(dev))
2282 return;
2283
Joerg Roedel02ca2022015-07-28 16:58:49 +02002284 if (domain->flags & PD_IOMMUV2_MASK && dev_data->iommu_v2)
Joerg Roedel52815b72011-11-17 17:24:28 +01002285 pdev_iommuv2_disable(to_pci_dev(dev));
2286 else if (dev_data->ats.enabled)
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002287 pci_disable_ats(to_pci_dev(dev));
Joerg Roedel52815b72011-11-17 17:24:28 +01002288
2289 dev_data->ats.enabled = false;
Joerg Roedel355bf552008-12-08 12:02:41 +01002290}
Joerg Roedele275a2a2008-12-10 18:27:25 +01002291
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002292static int amd_iommu_add_device(struct device *dev)
Joerg Roedel15898bb2009-11-24 15:39:42 +01002293{
Joerg Roedel71f77582011-06-09 19:03:15 +02002294 struct iommu_dev_data *dev_data;
Joerg Roedel07ee8692015-05-28 18:41:42 +02002295 struct iommu_domain *domain;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002296 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002297 int ret, devid;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002298
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002299 if (!check_device(dev) || get_dev_data(dev))
Joerg Roedel98fc5a62009-11-24 17:19:23 +01002300 return 0;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002301
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002302 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002303 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002304 return devid;
2305
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002306 iommu = amd_iommu_rlookup_table[devid];
Joerg Roedele275a2a2008-12-10 18:27:25 +01002307
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002308 ret = iommu_init_device(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002309 if (ret) {
2310 if (ret != -ENOTSUPP)
2311 pr_err("Failed to initialize device %s - trying to proceed anyway\n",
2312 dev_name(dev));
Joerg Roedel657cbb62009-11-23 15:26:46 +01002313
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002314 iommu_ignore_device(dev);
Bart Van Assche56579332017-01-20 13:04:02 -08002315 dev->dma_ops = &nommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002316 goto out;
2317 }
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002318 init_iommu_group(dev);
Joerg Roedele275a2a2008-12-10 18:27:25 +01002319
Joerg Roedel07ee8692015-05-28 18:41:42 +02002320 dev_data = get_dev_data(dev);
Joerg Roedel4d58b8a2015-06-11 09:21:39 +02002321
2322 BUG_ON(!dev_data);
2323
Joerg Roedel1e6a7b02015-07-28 16:58:48 +02002324 if (iommu_pass_through || dev_data->iommu_v2)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002325 iommu_request_dm_for_dev(dev);
2326
2327 /* Domains are initialized for this device - have a look what we ended up with */
2328 domain = iommu_get_domain_for_dev(dev);
Joerg Roedel32302322015-07-28 16:58:50 +02002329 if (domain->type == IOMMU_DOMAIN_IDENTITY)
Joerg Roedel07ee8692015-05-28 18:41:42 +02002330 dev_data->passthrough = true;
Joerg Roedel32302322015-07-28 16:58:50 +02002331 else
Bart Van Assche56579332017-01-20 13:04:02 -08002332 dev->dma_ops = &amd_iommu_dma_ops;
Joerg Roedele275a2a2008-12-10 18:27:25 +01002333
2334out:
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002335 iommu_completion_wait(iommu);
2336
Joerg Roedele275a2a2008-12-10 18:27:25 +01002337 return 0;
2338}
2339
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002340static void amd_iommu_remove_device(struct device *dev)
Joerg Roedel8638c492009-12-10 11:12:25 +01002341{
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002342 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002343 int devid;
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002344
2345 if (!check_device(dev))
2346 return;
2347
2348 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02002349 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04002350 return;
2351
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02002352 iommu = amd_iommu_rlookup_table[devid];
2353
2354 iommu_uninit_device(dev);
2355 iommu_completion_wait(iommu);
Joerg Roedel8638c492009-12-10 11:12:25 +01002356}
2357
Wan Zongshunb097d112016-04-01 09:06:04 -04002358static struct iommu_group *amd_iommu_device_group(struct device *dev)
2359{
2360 if (dev_is_pci(dev))
2361 return pci_device_group(dev);
2362
2363 return acpihid_device_group(dev);
2364}
2365
Joerg Roedel431b2a22008-07-11 17:14:22 +02002366/*****************************************************************************
2367 *
2368 * The next functions belong to the dma_ops mapping/unmapping code.
2369 *
2370 *****************************************************************************/
2371
2372/*
2373 * In the dma_ops path we only have the struct device. This function
2374 * finds the corresponding IOMMU, the protection domain and the
2375 * requestor id for a given device.
2376 * If the device is not yet associated with a domain this is also done
2377 * in this function.
2378 */
Joerg Roedel94f6d192009-11-24 16:40:02 +01002379static struct protection_domain *get_domain(struct device *dev)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002380{
Joerg Roedel94f6d192009-11-24 16:40:02 +01002381 struct protection_domain *domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002382
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002383 if (!check_device(dev))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002384 return ERR_PTR(-EINVAL);
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002385
Joerg Roedeld26592a2016-07-07 15:31:13 +02002386 domain = get_dev_data(dev)->domain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002387 if (!dma_ops_domain(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002388 return ERR_PTR(-EBUSY);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002389
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002390 return domain;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02002391}
2392
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002393static void update_device_table(struct protection_domain *domain)
2394{
Joerg Roedel492667d2009-11-27 13:25:47 +01002395 struct iommu_dev_data *dev_data;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002396
Joerg Roedel3254de62016-07-26 15:18:54 +02002397 list_for_each_entry(dev_data, &domain->dev_list, list) {
Joerg Roedelea61cdd2011-06-09 12:56:30 +02002398 set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
Joerg Roedel3254de62016-07-26 15:18:54 +02002399
2400 if (dev_data->devid == dev_data->alias)
2401 continue;
2402
2403 /* There is an alias, update device table entry for it */
2404 set_dte_entry(dev_data->alias, domain, dev_data->ats.enabled);
2405 }
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002406}
2407
2408static void update_domain(struct protection_domain *domain)
2409{
2410 if (!domain->updated)
2411 return;
2412
2413 update_device_table(domain);
Joerg Roedel17b124b2011-04-06 18:01:35 +02002414
2415 domain_flush_devices(domain);
2416 domain_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02002417
2418 domain->updated = false;
2419}
2420
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002421static int dir2prot(enum dma_data_direction direction)
2422{
2423 if (direction == DMA_TO_DEVICE)
2424 return IOMMU_PROT_IR;
2425 else if (direction == DMA_FROM_DEVICE)
2426 return IOMMU_PROT_IW;
2427 else if (direction == DMA_BIDIRECTIONAL)
2428 return IOMMU_PROT_IW | IOMMU_PROT_IR;
2429 else
2430 return 0;
2431}
Joerg Roedel431b2a22008-07-11 17:14:22 +02002432/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002433 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01002434 * contiguous memory region into DMA address space. It is used by all
2435 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002436 * Must be called with the domain lock held.
2437 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02002438static dma_addr_t __map_single(struct device *dev,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002439 struct dma_ops_domain *dma_dom,
2440 phys_addr_t paddr,
2441 size_t size,
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002442 enum dma_data_direction direction,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002443 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02002444{
2445 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02002446 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002447 unsigned int pages;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002448 int prot = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002449 int i;
2450
Joerg Roedele3c449f2008-10-15 22:02:11 -07002451 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002452 paddr &= PAGE_MASK;
2453
Joerg Roedel256e4622016-07-05 14:23:01 +02002454 address = dma_ops_alloc_iova(dev, dma_dom, pages, dma_mask);
Joerg Roedel266a3bd2015-12-21 18:54:24 +01002455 if (address == DMA_ERROR_CODE)
2456 goto out;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002457
Joerg Roedelf37f7f32016-07-08 11:47:22 +02002458 prot = dir2prot(direction);
Joerg Roedel518d9b42016-07-05 14:39:47 +02002459
Joerg Roedelcb76c322008-06-26 21:28:00 +02002460 start = address;
2461 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002462 ret = iommu_map_page(&dma_dom->domain, start, paddr,
2463 PAGE_SIZE, prot, GFP_ATOMIC);
2464 if (ret)
Joerg Roedel53812c12009-05-12 12:17:38 +02002465 goto out_unmap;
2466
Joerg Roedelcb76c322008-06-26 21:28:00 +02002467 paddr += PAGE_SIZE;
2468 start += PAGE_SIZE;
2469 }
2470 address += offset;
2471
Joerg Roedelab7032b2015-12-21 18:47:11 +01002472 if (unlikely(amd_iommu_np_cache)) {
Joerg Roedel17b124b2011-04-06 18:01:35 +02002473 domain_flush_pages(&dma_dom->domain, address, size);
Joerg Roedelab7032b2015-12-21 18:47:11 +01002474 domain_flush_complete(&dma_dom->domain);
2475 }
Joerg Roedel270cab242008-09-04 15:49:46 +02002476
Joerg Roedelcb76c322008-06-26 21:28:00 +02002477out:
2478 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02002479
2480out_unmap:
2481
2482 for (--i; i >= 0; --i) {
2483 start -= PAGE_SIZE;
Joerg Roedel518d9b42016-07-05 14:39:47 +02002484 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedel53812c12009-05-12 12:17:38 +02002485 }
2486
Joerg Roedel256e4622016-07-05 14:23:01 +02002487 domain_flush_tlb(&dma_dom->domain);
2488 domain_flush_complete(&dma_dom->domain);
2489
2490 dma_ops_free_iova(dma_dom, address, pages);
Joerg Roedel53812c12009-05-12 12:17:38 +02002491
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002492 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002493}
2494
Joerg Roedel431b2a22008-07-11 17:14:22 +02002495/*
2496 * Does the reverse of the __map_single function. Must be called with
2497 * the domain lock held too
2498 */
Joerg Roedelcd8c82e2009-11-23 19:33:56 +01002499static void __unmap_single(struct dma_ops_domain *dma_dom,
Joerg Roedelcb76c322008-06-26 21:28:00 +02002500 dma_addr_t dma_addr,
2501 size_t size,
2502 int dir)
2503{
Joerg Roedel04e04632010-09-23 16:12:48 +02002504 dma_addr_t flush_addr;
Joerg Roedelcb76c322008-06-26 21:28:00 +02002505 dma_addr_t i, start;
2506 unsigned int pages;
2507
Joerg Roedel04e04632010-09-23 16:12:48 +02002508 flush_addr = dma_addr;
Joerg Roedele3c449f2008-10-15 22:02:11 -07002509 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002510 dma_addr &= PAGE_MASK;
2511 start = dma_addr;
2512
2513 for (i = 0; i < pages; ++i) {
Joerg Roedel518d9b42016-07-05 14:39:47 +02002514 iommu_unmap_page(&dma_dom->domain, start, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02002515 start += PAGE_SIZE;
2516 }
2517
Joerg Roedelb1516a12016-07-06 13:07:22 +02002518 if (amd_iommu_unmap_flush) {
2519 dma_ops_free_iova(dma_dom, dma_addr, pages);
2520 domain_flush_tlb(&dma_dom->domain);
2521 domain_flush_complete(&dma_dom->domain);
2522 } else {
Joerg Roedelfd621902017-06-02 15:37:26 +02002523 queue_add(dma_dom, dma_addr, pages);
Joerg Roedelb1516a12016-07-06 13:07:22 +02002524 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02002525}
2526
Joerg Roedel431b2a22008-07-11 17:14:22 +02002527/*
2528 * The exported map_single function for dma_ops.
2529 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002530static dma_addr_t map_page(struct device *dev, struct page *page,
2531 unsigned long offset, size_t size,
2532 enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002533 unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002534{
FUJITA Tomonori51491362009-01-05 23:47:25 +09002535 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002536 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002537 struct dma_ops_domain *dma_dom;
Joerg Roedel92d420e2015-12-21 19:31:33 +01002538 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002539
Joerg Roedel94f6d192009-11-24 16:40:02 +01002540 domain = get_domain(dev);
2541 if (PTR_ERR(domain) == -EINVAL)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002542 return (dma_addr_t)paddr;
Joerg Roedel94f6d192009-11-24 16:40:02 +01002543 else if (IS_ERR(domain))
2544 return DMA_ERROR_CODE;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002545
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002546 dma_mask = *dev->dma_mask;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002547 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002548
Joerg Roedelb3311b02016-07-08 13:31:31 +02002549 return __map_single(dev, dma_dom, paddr, size, dir, dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002550}
2551
Joerg Roedel431b2a22008-07-11 17:14:22 +02002552/*
2553 * The exported unmap_single function for dma_ops.
2554 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09002555static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002556 enum dma_data_direction dir, unsigned long attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02002557{
Joerg Roedel4da70b92008-06-26 21:28:01 +02002558 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002559 struct dma_ops_domain *dma_dom;
Joerg Roedel4da70b92008-06-26 21:28:01 +02002560
Joerg Roedel94f6d192009-11-24 16:40:02 +01002561 domain = get_domain(dev);
2562 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002563 return;
2564
Joerg Roedelb3311b02016-07-08 13:31:31 +02002565 dma_dom = to_dma_ops_domain(domain);
2566
2567 __unmap_single(dma_dom, dma_addr, size, dir);
Joerg Roedel4da70b92008-06-26 21:28:01 +02002568}
2569
Joerg Roedel80187fd2016-07-06 17:20:54 +02002570static int sg_num_pages(struct device *dev,
2571 struct scatterlist *sglist,
2572 int nelems)
2573{
2574 unsigned long mask, boundary_size;
2575 struct scatterlist *s;
2576 int i, npages = 0;
2577
2578 mask = dma_get_seg_boundary(dev);
2579 boundary_size = mask + 1 ? ALIGN(mask + 1, PAGE_SIZE) >> PAGE_SHIFT :
2580 1UL << (BITS_PER_LONG - PAGE_SHIFT);
2581
2582 for_each_sg(sglist, s, nelems, i) {
2583 int p, n;
2584
2585 s->dma_address = npages << PAGE_SHIFT;
2586 p = npages % boundary_size;
2587 n = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2588 if (p + n > boundary_size)
2589 npages += boundary_size - p;
2590 npages += n;
2591 }
2592
2593 return npages;
2594}
2595
Joerg Roedel431b2a22008-07-11 17:14:22 +02002596/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002597 * The exported map_sg function for dma_ops (handles scatter-gather
2598 * lists).
2599 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002600static int map_sg(struct device *dev, struct scatterlist *sglist,
Joerg Roedel80187fd2016-07-06 17:20:54 +02002601 int nelems, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002602 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002603{
Joerg Roedel80187fd2016-07-06 17:20:54 +02002604 int mapped_pages = 0, npages = 0, prot = 0, i;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002605 struct protection_domain *domain;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002606 struct dma_ops_domain *dma_dom;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002607 struct scatterlist *s;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002608 unsigned long address;
Joerg Roedel832a90c2008-09-18 15:54:23 +02002609 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002610
Joerg Roedel94f6d192009-11-24 16:40:02 +01002611 domain = get_domain(dev);
Joerg Roedela0e191b2013-04-09 15:04:36 +02002612 if (IS_ERR(domain))
Joerg Roedel94f6d192009-11-24 16:40:02 +01002613 return 0;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002614
Joerg Roedelb3311b02016-07-08 13:31:31 +02002615 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel832a90c2008-09-18 15:54:23 +02002616 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002617
Joerg Roedel80187fd2016-07-06 17:20:54 +02002618 npages = sg_num_pages(dev, sglist, nelems);
2619
2620 address = dma_ops_alloc_iova(dev, dma_dom, npages, dma_mask);
2621 if (address == DMA_ERROR_CODE)
2622 goto out_err;
2623
2624 prot = dir2prot(direction);
2625
2626 /* Map all sg entries */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002627 for_each_sg(sglist, s, nelems, i) {
Joerg Roedel80187fd2016-07-06 17:20:54 +02002628 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002629
Joerg Roedel80187fd2016-07-06 17:20:54 +02002630 for (j = 0; j < pages; ++j) {
2631 unsigned long bus_addr, phys_addr;
2632 int ret;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002633
Joerg Roedel80187fd2016-07-06 17:20:54 +02002634 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2635 phys_addr = (sg_phys(s) & PAGE_MASK) + (j << PAGE_SHIFT);
2636 ret = iommu_map_page(domain, bus_addr, phys_addr, PAGE_SIZE, prot, GFP_ATOMIC);
2637 if (ret)
2638 goto out_unmap;
2639
2640 mapped_pages += 1;
2641 }
Joerg Roedel65b050a2008-06-26 21:28:02 +02002642 }
2643
Joerg Roedel80187fd2016-07-06 17:20:54 +02002644 /* Everything is mapped - write the right values into s->dma_address */
2645 for_each_sg(sglist, s, nelems, i) {
2646 s->dma_address += address + s->offset;
2647 s->dma_length = s->length;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002648 }
2649
Joerg Roedel80187fd2016-07-06 17:20:54 +02002650 return nelems;
2651
2652out_unmap:
2653 pr_err("%s: IOMMU mapping error in map_sg (io-pages: %d)\n",
2654 dev_name(dev), npages);
2655
2656 for_each_sg(sglist, s, nelems, i) {
2657 int j, pages = iommu_num_pages(sg_phys(s), s->length, PAGE_SIZE);
2658
2659 for (j = 0; j < pages; ++j) {
2660 unsigned long bus_addr;
2661
2662 bus_addr = address + s->dma_address + (j << PAGE_SHIFT);
2663 iommu_unmap_page(domain, bus_addr, PAGE_SIZE);
2664
2665 if (--mapped_pages)
2666 goto out_free_iova;
2667 }
2668 }
2669
2670out_free_iova:
2671 free_iova_fast(&dma_dom->iovad, address, npages);
2672
2673out_err:
Joerg Roedel92d420e2015-12-21 19:31:33 +01002674 return 0;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002675}
2676
Joerg Roedel431b2a22008-07-11 17:14:22 +02002677/*
2678 * The exported map_sg function for dma_ops (handles scatter-gather
2679 * lists).
2680 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02002681static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002682 int nelems, enum dma_data_direction dir,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002683 unsigned long attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02002684{
Joerg Roedel65b050a2008-06-26 21:28:02 +02002685 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002686 struct dma_ops_domain *dma_dom;
Joerg Roedel80187fd2016-07-06 17:20:54 +02002687 unsigned long startaddr;
2688 int npages = 2;
Joerg Roedel65b050a2008-06-26 21:28:02 +02002689
Joerg Roedel94f6d192009-11-24 16:40:02 +01002690 domain = get_domain(dev);
2691 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002692 return;
2693
Joerg Roedel80187fd2016-07-06 17:20:54 +02002694 startaddr = sg_dma_address(sglist) & PAGE_MASK;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002695 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel80187fd2016-07-06 17:20:54 +02002696 npages = sg_num_pages(dev, sglist, nelems);
2697
Joerg Roedelb3311b02016-07-08 13:31:31 +02002698 __unmap_single(dma_dom, startaddr, npages << PAGE_SHIFT, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02002699}
2700
Joerg Roedel431b2a22008-07-11 17:14:22 +02002701/*
2702 * The exported alloc_coherent function for dma_ops.
2703 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002704static void *alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002705 dma_addr_t *dma_addr, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002706 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002707{
Joerg Roedel832a90c2008-09-18 15:54:23 +02002708 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002709 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002710 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002711 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002712
Joerg Roedel94f6d192009-11-24 16:40:02 +01002713 domain = get_domain(dev);
2714 if (PTR_ERR(domain) == -EINVAL) {
Joerg Roedel3b839a52015-04-01 14:58:47 +02002715 page = alloc_pages(flag, get_order(size));
2716 *dma_addr = page_to_phys(page);
2717 return page_address(page);
Joerg Roedel94f6d192009-11-24 16:40:02 +01002718 } else if (IS_ERR(domain))
2719 return NULL;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002720
Joerg Roedelb3311b02016-07-08 13:31:31 +02002721 dma_dom = to_dma_ops_domain(domain);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002722 size = PAGE_ALIGN(size);
Joerg Roedelf99c0f12009-11-23 16:52:56 +01002723 dma_mask = dev->coherent_dma_mask;
2724 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
Joerg Roedel2d0ec7a2015-06-01 17:30:57 +02002725 flag |= __GFP_ZERO;
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09002726
Joerg Roedel3b839a52015-04-01 14:58:47 +02002727 page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
2728 if (!page) {
Mel Gormand0164ad2015-11-06 16:28:21 -08002729 if (!gfpflags_allow_blocking(flag))
Joerg Roedel3b839a52015-04-01 14:58:47 +02002730 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002731
Joerg Roedel3b839a52015-04-01 14:58:47 +02002732 page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
Lucas Stach712c6042017-02-24 14:58:44 -08002733 get_order(size), flag);
Joerg Roedel3b839a52015-04-01 14:58:47 +02002734 if (!page)
2735 return NULL;
2736 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002737
Joerg Roedel832a90c2008-09-18 15:54:23 +02002738 if (!dma_mask)
2739 dma_mask = *dev->dma_mask;
2740
Joerg Roedelb3311b02016-07-08 13:31:31 +02002741 *dma_addr = __map_single(dev, dma_dom, page_to_phys(page),
Joerg Roedelbda350d2016-07-05 16:28:02 +02002742 size, DMA_BIDIRECTIONAL, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002743
Joerg Roedel92d420e2015-12-21 19:31:33 +01002744 if (*dma_addr == DMA_ERROR_CODE)
Joerg Roedel5b28df62008-12-02 17:49:42 +01002745 goto out_free;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002746
Joerg Roedel3b839a52015-04-01 14:58:47 +02002747 return page_address(page);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002748
2749out_free:
2750
Joerg Roedel3b839a52015-04-01 14:58:47 +02002751 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2752 __free_pages(page, get_order(size));
Joerg Roedel5b28df62008-12-02 17:49:42 +01002753
2754 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002755}
2756
Joerg Roedel431b2a22008-07-11 17:14:22 +02002757/*
2758 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002759 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002760static void free_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002761 void *virt_addr, dma_addr_t dma_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07002762 unsigned long attrs)
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002763{
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002764 struct protection_domain *domain;
Joerg Roedelb3311b02016-07-08 13:31:31 +02002765 struct dma_ops_domain *dma_dom;
Joerg Roedel3b839a52015-04-01 14:58:47 +02002766 struct page *page;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002767
Joerg Roedel3b839a52015-04-01 14:58:47 +02002768 page = virt_to_page(virt_addr);
2769 size = PAGE_ALIGN(size);
2770
Joerg Roedel94f6d192009-11-24 16:40:02 +01002771 domain = get_domain(dev);
2772 if (IS_ERR(domain))
Joerg Roedel5b28df62008-12-02 17:49:42 +01002773 goto free_mem;
2774
Joerg Roedelb3311b02016-07-08 13:31:31 +02002775 dma_dom = to_dma_ops_domain(domain);
2776
2777 __unmap_single(dma_dom, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002778
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002779free_mem:
Joerg Roedel3b839a52015-04-01 14:58:47 +02002780 if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
2781 __free_pages(page, get_order(size));
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002782}
2783
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002784/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002785 * This function is called by the DMA layer to find out if we can handle a
2786 * particular device. It is part of the dma_ops.
2787 */
2788static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2789{
Joerg Roedel420aef82009-11-23 16:14:57 +01002790 return check_device(dev);
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002791}
2792
Bart Van Assche52997092017-01-20 13:04:01 -08002793static const struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedela639a8e2015-12-22 16:06:49 +01002794 .alloc = alloc_coherent,
2795 .free = free_coherent,
2796 .map_page = map_page,
2797 .unmap_page = unmap_page,
2798 .map_sg = map_sg,
2799 .unmap_sg = unmap_sg,
2800 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002801};
2802
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002803static int init_reserved_iova_ranges(void)
2804{
2805 struct pci_dev *pdev = NULL;
2806 struct iova *val;
2807
2808 init_iova_domain(&reserved_iova_ranges, PAGE_SIZE,
2809 IOVA_START_PFN, DMA_32BIT_PFN);
2810
2811 lockdep_set_class(&reserved_iova_ranges.iova_rbtree_lock,
2812 &reserved_rbtree_key);
2813
2814 /* MSI memory range */
2815 val = reserve_iova(&reserved_iova_ranges,
2816 IOVA_PFN(MSI_RANGE_START), IOVA_PFN(MSI_RANGE_END));
2817 if (!val) {
2818 pr_err("Reserving MSI range failed\n");
2819 return -ENOMEM;
2820 }
2821
2822 /* HT memory range */
2823 val = reserve_iova(&reserved_iova_ranges,
2824 IOVA_PFN(HT_RANGE_START), IOVA_PFN(HT_RANGE_END));
2825 if (!val) {
2826 pr_err("Reserving HT range failed\n");
2827 return -ENOMEM;
2828 }
2829
2830 /*
2831 * Memory used for PCI resources
2832 * FIXME: Check whether we can reserve the PCI-hole completly
2833 */
2834 for_each_pci_dev(pdev) {
2835 int i;
2836
2837 for (i = 0; i < PCI_NUM_RESOURCES; ++i) {
2838 struct resource *r = &pdev->resource[i];
2839
2840 if (!(r->flags & IORESOURCE_MEM))
2841 continue;
2842
2843 val = reserve_iova(&reserved_iova_ranges,
2844 IOVA_PFN(r->start),
2845 IOVA_PFN(r->end));
2846 if (!val) {
2847 pr_err("Reserve pci-resource range failed\n");
2848 return -ENOMEM;
2849 }
2850 }
2851 }
2852
2853 return 0;
2854}
2855
Joerg Roedel3a18404c2015-05-28 18:41:45 +02002856int __init amd_iommu_init_api(void)
Joerg Roedel27c21272011-05-30 15:56:24 +02002857{
Joerg Roedel460c26d2017-06-02 14:28:01 +02002858 int ret, err = 0;
Joerg Roedel307d5852016-07-05 11:54:04 +02002859
2860 ret = iova_cache_get();
2861 if (ret)
2862 return ret;
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002863
Joerg Roedel81cd07b2016-07-07 18:01:10 +02002864 ret = init_reserved_iova_ranges();
2865 if (ret)
2866 return ret;
2867
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002868 err = bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
2869 if (err)
2870 return err;
2871#ifdef CONFIG_ARM_AMBA
2872 err = bus_set_iommu(&amba_bustype, &amd_iommu_ops);
2873 if (err)
2874 return err;
2875#endif
Wan Zongshun0076cd32016-05-10 09:21:01 -04002876 err = bus_set_iommu(&platform_bus_type, &amd_iommu_ops);
2877 if (err)
2878 return err;
Joerg Roedel460c26d2017-06-02 14:28:01 +02002879
Wan Zongshun9a4d3bf52016-04-01 09:06:05 -04002880 return 0;
Joerg Roedelf5325092010-01-22 17:44:35 +01002881}
2882
Joerg Roedel6631ee92008-06-26 21:28:05 +02002883int __init amd_iommu_init_dma_ops(void)
2884{
Joerg Roedel32302322015-07-28 16:58:50 +02002885 swiotlb = iommu_pass_through ? 1 : 0;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002886 iommu_detected = 1;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002887
Joerg Roedel52717822015-07-28 16:58:51 +02002888 /*
2889 * In case we don't initialize SWIOTLB (actually the common case
2890 * when AMD IOMMU is enabled), make sure there are global
2891 * dma_ops set as a fall-back for devices not handled by this
2892 * driver (for example non-PCI devices).
2893 */
2894 if (!swiotlb)
2895 dma_ops = &nommu_dma_ops;
2896
Joerg Roedel62410ee2012-06-12 16:42:43 +02002897 if (amd_iommu_unmap_flush)
2898 pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
2899 else
2900 pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
2901
Joerg Roedel6631ee92008-06-26 21:28:05 +02002902 return 0;
Joerg Roedelc5b5da92016-07-06 11:55:37 +02002903
Joerg Roedel6631ee92008-06-26 21:28:05 +02002904}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002905
2906/*****************************************************************************
2907 *
2908 * The following functions belong to the exported interface of AMD IOMMU
2909 *
2910 * This interface allows access to lower level functions of the IOMMU
2911 * like protection domain handling and assignement of devices to domains
2912 * which is not possible with the dma_ops interface.
2913 *
2914 *****************************************************************************/
2915
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002916static void cleanup_domain(struct protection_domain *domain)
2917{
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002918 struct iommu_dev_data *entry;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002919 unsigned long flags;
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002920
2921 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2922
Joerg Roedel9b29d3c2014-08-05 17:50:15 +02002923 while (!list_empty(&domain->dev_list)) {
2924 entry = list_first_entry(&domain->dev_list,
2925 struct iommu_dev_data, list);
2926 __detach_device(entry);
Joerg Roedel492667d2009-11-27 13:25:47 +01002927 }
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002928
2929 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2930}
2931
Joerg Roedel26508152009-08-26 16:52:40 +02002932static void protection_domain_free(struct protection_domain *domain)
2933{
2934 if (!domain)
2935 return;
2936
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002937 del_domain_from_list(domain);
2938
Joerg Roedel26508152009-08-26 16:52:40 +02002939 if (domain->id)
2940 domain_id_free(domain->id);
2941
2942 kfree(domain);
2943}
2944
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002945static int protection_domain_init(struct protection_domain *domain)
2946{
2947 spin_lock_init(&domain->lock);
2948 mutex_init(&domain->api_lock);
2949 domain->id = domain_id_alloc();
2950 if (!domain->id)
2951 return -ENOMEM;
2952 INIT_LIST_HEAD(&domain->dev_list);
2953
2954 return 0;
2955}
2956
Joerg Roedel26508152009-08-26 16:52:40 +02002957static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002958{
2959 struct protection_domain *domain;
2960
2961 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2962 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002963 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002964
Joerg Roedel7a5a5662015-06-30 08:56:11 +02002965 if (protection_domain_init(domain))
Joerg Roedel26508152009-08-26 16:52:40 +02002966 goto out_err;
2967
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002968 add_domain_to_list(domain);
2969
Joerg Roedel26508152009-08-26 16:52:40 +02002970 return domain;
2971
2972out_err:
2973 kfree(domain);
2974
2975 return NULL;
2976}
2977
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002978static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
2979{
2980 struct protection_domain *pdomain;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002981 struct dma_ops_domain *dma_domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01002982
Joerg Roedel0bb6e242015-05-28 18:41:40 +02002983 switch (type) {
2984 case IOMMU_DOMAIN_UNMANAGED:
2985 pdomain = protection_domain_alloc();
2986 if (!pdomain)
2987 return NULL;
2988
2989 pdomain->mode = PAGE_MODE_3_LEVEL;
2990 pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2991 if (!pdomain->pt_root) {
2992 protection_domain_free(pdomain);
2993 return NULL;
2994 }
2995
2996 pdomain->domain.geometry.aperture_start = 0;
2997 pdomain->domain.geometry.aperture_end = ~0ULL;
2998 pdomain->domain.geometry.force_aperture = true;
2999
3000 break;
3001 case IOMMU_DOMAIN_DMA:
3002 dma_domain = dma_ops_domain_alloc();
3003 if (!dma_domain) {
3004 pr_err("AMD-Vi: Failed to allocate\n");
3005 return NULL;
3006 }
3007 pdomain = &dma_domain->domain;
3008 break;
Joerg Roedel07f643a2015-05-28 18:41:41 +02003009 case IOMMU_DOMAIN_IDENTITY:
3010 pdomain = protection_domain_alloc();
3011 if (!pdomain)
3012 return NULL;
3013
3014 pdomain->mode = PAGE_MODE_NONE;
3015 break;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003016 default:
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003017 return NULL;
Joerg Roedel0bb6e242015-05-28 18:41:40 +02003018 }
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003019
3020 return &pdomain->domain;
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003021}
3022
3023static void amd_iommu_domain_free(struct iommu_domain *dom)
Joerg Roedel26508152009-08-26 16:52:40 +02003024{
3025 struct protection_domain *domain;
Joerg Roedelcda70052016-07-07 15:57:04 +02003026 struct dma_ops_domain *dma_dom;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003027
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003028 domain = to_pdomain(dom);
3029
Joerg Roedel98383fc2008-12-02 18:34:12 +01003030 if (domain->dev_cnt > 0)
3031 cleanup_domain(domain);
3032
3033 BUG_ON(domain->dev_cnt != 0);
3034
Joerg Roedelcda70052016-07-07 15:57:04 +02003035 if (!dom)
3036 return;
Joerg Roedel98383fc2008-12-02 18:34:12 +01003037
Joerg Roedelcda70052016-07-07 15:57:04 +02003038 switch (dom->type) {
3039 case IOMMU_DOMAIN_DMA:
Joerg Roedel281e8cc2016-07-07 16:12:02 +02003040 /* Now release the domain */
Joerg Roedelb3311b02016-07-08 13:31:31 +02003041 dma_dom = to_dma_ops_domain(domain);
Joerg Roedelcda70052016-07-07 15:57:04 +02003042 dma_ops_domain_free(dma_dom);
3043 break;
3044 default:
3045 if (domain->mode != PAGE_MODE_NONE)
3046 free_pagetable(domain);
Joerg Roedel52815b72011-11-17 17:24:28 +01003047
Joerg Roedelcda70052016-07-07 15:57:04 +02003048 if (domain->flags & PD_IOMMUV2_MASK)
3049 free_gcr3_table(domain);
3050
3051 protection_domain_free(domain);
3052 break;
3053 }
Joerg Roedel98383fc2008-12-02 18:34:12 +01003054}
3055
Joerg Roedel684f2882008-12-08 12:07:44 +01003056static void amd_iommu_detach_device(struct iommu_domain *dom,
3057 struct device *dev)
3058{
Joerg Roedel657cbb62009-11-23 15:26:46 +01003059 struct iommu_dev_data *dev_data = dev->archdata.iommu;
Joerg Roedel684f2882008-12-08 12:07:44 +01003060 struct amd_iommu *iommu;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003061 int devid;
Joerg Roedel684f2882008-12-08 12:07:44 +01003062
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003063 if (!check_device(dev))
Joerg Roedel684f2882008-12-08 12:07:44 +01003064 return;
3065
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003066 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003067 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003068 return;
Joerg Roedel684f2882008-12-08 12:07:44 +01003069
Joerg Roedel657cbb62009-11-23 15:26:46 +01003070 if (dev_data->domain != NULL)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003071 detach_device(dev);
Joerg Roedel684f2882008-12-08 12:07:44 +01003072
3073 iommu = amd_iommu_rlookup_table[devid];
3074 if (!iommu)
3075 return;
3076
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003077#ifdef CONFIG_IRQ_REMAP
3078 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) &&
3079 (dom->type == IOMMU_DOMAIN_UNMANAGED))
3080 dev_data->use_vapic = 0;
3081#endif
3082
Joerg Roedel684f2882008-12-08 12:07:44 +01003083 iommu_completion_wait(iommu);
3084}
3085
Joerg Roedel01106062008-12-02 19:34:11 +01003086static int amd_iommu_attach_device(struct iommu_domain *dom,
3087 struct device *dev)
3088{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003089 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel657cbb62009-11-23 15:26:46 +01003090 struct iommu_dev_data *dev_data;
Joerg Roedel01106062008-12-02 19:34:11 +01003091 struct amd_iommu *iommu;
Joerg Roedel15898bb2009-11-24 15:39:42 +01003092 int ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003093
Joerg Roedel98fc5a62009-11-24 17:19:23 +01003094 if (!check_device(dev))
Joerg Roedel01106062008-12-02 19:34:11 +01003095 return -EINVAL;
3096
Joerg Roedel657cbb62009-11-23 15:26:46 +01003097 dev_data = dev->archdata.iommu;
3098
Joerg Roedelf62dda62011-06-09 12:55:35 +02003099 iommu = amd_iommu_rlookup_table[dev_data->devid];
Joerg Roedel01106062008-12-02 19:34:11 +01003100 if (!iommu)
3101 return -EINVAL;
3102
Joerg Roedel657cbb62009-11-23 15:26:46 +01003103 if (dev_data->domain)
Joerg Roedel15898bb2009-11-24 15:39:42 +01003104 detach_device(dev);
Joerg Roedel01106062008-12-02 19:34:11 +01003105
Joerg Roedel15898bb2009-11-24 15:39:42 +01003106 ret = attach_device(dev, domain);
Joerg Roedel01106062008-12-02 19:34:11 +01003107
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003108#ifdef CONFIG_IRQ_REMAP
3109 if (AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
3110 if (dom->type == IOMMU_DOMAIN_UNMANAGED)
3111 dev_data->use_vapic = 1;
3112 else
3113 dev_data->use_vapic = 0;
3114 }
3115#endif
3116
Joerg Roedel01106062008-12-02 19:34:11 +01003117 iommu_completion_wait(iommu);
3118
Joerg Roedel15898bb2009-11-24 15:39:42 +01003119 return ret;
Joerg Roedel01106062008-12-02 19:34:11 +01003120}
3121
Joerg Roedel468e2362010-01-21 16:37:36 +01003122static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003123 phys_addr_t paddr, size_t page_size, int iommu_prot)
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003124{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003125 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003126 int prot = 0;
3127 int ret;
3128
Joerg Roedel132bd682011-11-17 14:18:46 +01003129 if (domain->mode == PAGE_MODE_NONE)
3130 return -EINVAL;
3131
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003132 if (iommu_prot & IOMMU_READ)
3133 prot |= IOMMU_PROT_IR;
3134 if (iommu_prot & IOMMU_WRITE)
3135 prot |= IOMMU_PROT_IW;
3136
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003137 mutex_lock(&domain->api_lock);
Joerg Roedelb911b892016-07-05 14:29:11 +02003138 ret = iommu_map_page(domain, iova, paddr, page_size, prot, GFP_KERNEL);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003139 mutex_unlock(&domain->api_lock);
3140
Joerg Roedel795e74f72010-05-11 17:40:57 +02003141 return ret;
Joerg Roedelc6229ca2008-12-02 19:48:43 +01003142}
3143
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003144static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
3145 size_t page_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003146{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003147 struct protection_domain *domain = to_pdomain(dom);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003148 size_t unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003149
Joerg Roedel132bd682011-11-17 14:18:46 +01003150 if (domain->mode == PAGE_MODE_NONE)
3151 return -EINVAL;
3152
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003153 mutex_lock(&domain->api_lock);
Joerg Roedel468e2362010-01-21 16:37:36 +01003154 unmap_size = iommu_unmap_page(domain, iova, page_size);
Joerg Roedel795e74f72010-05-11 17:40:57 +02003155 mutex_unlock(&domain->api_lock);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003156
Joerg Roedel17b124b2011-04-06 18:01:35 +02003157 domain_flush_tlb_pde(domain);
Joerg Roedel5d214fe2010-02-08 14:44:49 +01003158
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02003159 return unmap_size;
Joerg Roedeleb74ff62008-12-02 19:59:10 +01003160}
3161
Joerg Roedel645c4c82008-12-02 20:05:50 +01003162static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
Varun Sethibb5547a2013-03-29 01:23:58 +05303163 dma_addr_t iova)
Joerg Roedel645c4c82008-12-02 20:05:50 +01003164{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003165 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel3039ca12015-04-01 14:58:48 +02003166 unsigned long offset_mask, pte_pgsize;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003167 u64 *pte, __pte;
Joerg Roedel645c4c82008-12-02 20:05:50 +01003168
Joerg Roedel132bd682011-11-17 14:18:46 +01003169 if (domain->mode == PAGE_MODE_NONE)
3170 return iova;
3171
Joerg Roedel3039ca12015-04-01 14:58:48 +02003172 pte = fetch_pte(domain, iova, &pte_pgsize);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003173
Joerg Roedela6d41a42009-09-02 17:08:55 +02003174 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01003175 return 0;
3176
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003177 offset_mask = pte_pgsize - 1;
3178 __pte = *pte & PM_ADDR_MASK;
Joerg Roedelf03152b2010-01-21 16:15:24 +01003179
Joerg Roedelb24b1b62015-04-01 14:58:51 +02003180 return (__pte & ~offset_mask) | (iova & offset_mask);
Joerg Roedel645c4c82008-12-02 20:05:50 +01003181}
3182
Joerg Roedelab636482014-09-05 10:48:21 +02003183static bool amd_iommu_capable(enum iommu_cap cap)
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003184{
Joerg Roedel80a506b2010-07-27 17:14:24 +02003185 switch (cap) {
3186 case IOMMU_CAP_CACHE_COHERENCY:
Joerg Roedelab636482014-09-05 10:48:21 +02003187 return true;
Joerg Roedelbdddadc2012-07-02 18:38:13 +02003188 case IOMMU_CAP_INTR_REMAP:
Joerg Roedelab636482014-09-05 10:48:21 +02003189 return (irq_remapping_enabled == 1);
Will Deaconcfdeec22014-10-27 11:24:48 +00003190 case IOMMU_CAP_NOEXEC:
3191 return false;
Joerg Roedel80a506b2010-07-27 17:14:24 +02003192 }
3193
Joerg Roedelab636482014-09-05 10:48:21 +02003194 return false;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08003195}
3196
Eric Augere5b52342017-01-19 20:57:47 +00003197static void amd_iommu_get_resv_regions(struct device *dev,
3198 struct list_head *head)
Joerg Roedel35cf2482015-05-28 18:41:37 +02003199{
Eric Auger4397f322017-01-19 20:57:54 +00003200 struct iommu_resv_region *region;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003201 struct unity_map_entry *entry;
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003202 int devid;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003203
3204 devid = get_device_id(dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02003205 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04003206 return;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003207
3208 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
Eric Auger4397f322017-01-19 20:57:54 +00003209 size_t length;
3210 int prot = 0;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003211
3212 if (devid < entry->devid_start || devid > entry->devid_end)
3213 continue;
3214
Eric Auger4397f322017-01-19 20:57:54 +00003215 length = entry->address_end - entry->address_start;
3216 if (entry->prot & IOMMU_PROT_IR)
3217 prot |= IOMMU_READ;
3218 if (entry->prot & IOMMU_PROT_IW)
3219 prot |= IOMMU_WRITE;
3220
3221 region = iommu_alloc_resv_region(entry->address_start,
3222 length, prot,
3223 IOMMU_RESV_DIRECT);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003224 if (!region) {
3225 pr_err("Out of memory allocating dm-regions for %s\n",
3226 dev_name(dev));
3227 return;
3228 }
Joerg Roedel35cf2482015-05-28 18:41:37 +02003229 list_add_tail(&region->list, head);
3230 }
Eric Auger4397f322017-01-19 20:57:54 +00003231
3232 region = iommu_alloc_resv_region(MSI_RANGE_START,
3233 MSI_RANGE_END - MSI_RANGE_START + 1,
Robin Murphy9d3a4de2017-03-16 17:00:16 +00003234 0, IOMMU_RESV_MSI);
Eric Auger4397f322017-01-19 20:57:54 +00003235 if (!region)
3236 return;
3237 list_add_tail(&region->list, head);
3238
3239 region = iommu_alloc_resv_region(HT_RANGE_START,
3240 HT_RANGE_END - HT_RANGE_START + 1,
3241 0, IOMMU_RESV_RESERVED);
3242 if (!region)
3243 return;
3244 list_add_tail(&region->list, head);
Joerg Roedel35cf2482015-05-28 18:41:37 +02003245}
3246
Eric Augere5b52342017-01-19 20:57:47 +00003247static void amd_iommu_put_resv_regions(struct device *dev,
Joerg Roedel35cf2482015-05-28 18:41:37 +02003248 struct list_head *head)
3249{
Eric Augere5b52342017-01-19 20:57:47 +00003250 struct iommu_resv_region *entry, *next;
Joerg Roedel35cf2482015-05-28 18:41:37 +02003251
3252 list_for_each_entry_safe(entry, next, head, list)
3253 kfree(entry);
3254}
3255
Eric Augere5b52342017-01-19 20:57:47 +00003256static void amd_iommu_apply_resv_region(struct device *dev,
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003257 struct iommu_domain *domain,
Eric Augere5b52342017-01-19 20:57:47 +00003258 struct iommu_resv_region *region)
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003259{
Joerg Roedelb3311b02016-07-08 13:31:31 +02003260 struct dma_ops_domain *dma_dom = to_dma_ops_domain(to_pdomain(domain));
Joerg Roedel8d54d6c2016-07-05 13:32:20 +02003261 unsigned long start, end;
3262
3263 start = IOVA_PFN(region->start);
3264 end = IOVA_PFN(region->start + region->length);
3265
3266 WARN_ON_ONCE(reserve_iova(&dma_dom->iovad, start, end) == NULL);
3267}
3268
Joerg Roedelb0119e82017-02-01 13:23:08 +01003269const struct iommu_ops amd_iommu_ops = {
Joerg Roedelab636482014-09-05 10:48:21 +02003270 .capable = amd_iommu_capable,
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003271 .domain_alloc = amd_iommu_domain_alloc,
3272 .domain_free = amd_iommu_domain_free,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003273 .attach_dev = amd_iommu_attach_device,
3274 .detach_dev = amd_iommu_detach_device,
Joerg Roedel468e2362010-01-21 16:37:36 +01003275 .map = amd_iommu_map,
3276 .unmap = amd_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07003277 .map_sg = default_iommu_map_sg,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003278 .iova_to_phys = amd_iommu_iova_to_phys,
Joerg Roedelaafd8ba2015-05-28 18:41:39 +02003279 .add_device = amd_iommu_add_device,
3280 .remove_device = amd_iommu_remove_device,
Wan Zongshunb097d112016-04-01 09:06:04 -04003281 .device_group = amd_iommu_device_group,
Eric Augere5b52342017-01-19 20:57:47 +00003282 .get_resv_regions = amd_iommu_get_resv_regions,
3283 .put_resv_regions = amd_iommu_put_resv_regions,
3284 .apply_resv_region = amd_iommu_apply_resv_region,
Ohad Ben-Cohenaa3de9c2011-11-10 11:32:29 +02003285 .pgsize_bitmap = AMD_IOMMU_PGSIZES,
Joerg Roedel26961ef2008-12-03 17:00:17 +01003286};
3287
Joerg Roedel0feae532009-08-26 15:26:30 +02003288/*****************************************************************************
3289 *
3290 * The next functions do a basic initialization of IOMMU for pass through
3291 * mode
3292 *
3293 * In passthrough mode the IOMMU is initialized and enabled but not used for
3294 * DMA-API translation.
3295 *
3296 *****************************************************************************/
3297
Joerg Roedel72e1dcc2011-11-10 19:13:51 +01003298/* IOMMUv2 specific functions */
3299int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
3300{
3301 return atomic_notifier_chain_register(&ppr_notifier, nb);
3302}
3303EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
3304
3305int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
3306{
3307 return atomic_notifier_chain_unregister(&ppr_notifier, nb);
3308}
3309EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
Joerg Roedel132bd682011-11-17 14:18:46 +01003310
3311void amd_iommu_domain_direct_map(struct iommu_domain *dom)
3312{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003313 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel132bd682011-11-17 14:18:46 +01003314 unsigned long flags;
3315
3316 spin_lock_irqsave(&domain->lock, flags);
3317
3318 /* Update data structure */
3319 domain->mode = PAGE_MODE_NONE;
3320 domain->updated = true;
3321
3322 /* Make changes visible to IOMMUs */
3323 update_domain(domain);
3324
3325 /* Page-table is not visible to IOMMU anymore, so free it */
3326 free_pagetable(domain);
3327
3328 spin_unlock_irqrestore(&domain->lock, flags);
3329}
3330EXPORT_SYMBOL(amd_iommu_domain_direct_map);
Joerg Roedel52815b72011-11-17 17:24:28 +01003331
3332int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
3333{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003334 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel52815b72011-11-17 17:24:28 +01003335 unsigned long flags;
3336 int levels, ret;
3337
3338 if (pasids <= 0 || pasids > (PASID_MASK + 1))
3339 return -EINVAL;
3340
3341 /* Number of GCR3 table levels required */
3342 for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
3343 levels += 1;
3344
3345 if (levels > amd_iommu_max_glx_val)
3346 return -EINVAL;
3347
3348 spin_lock_irqsave(&domain->lock, flags);
3349
3350 /*
3351 * Save us all sanity checks whether devices already in the
3352 * domain support IOMMUv2. Just force that the domain has no
3353 * devices attached when it is switched into IOMMUv2 mode.
3354 */
3355 ret = -EBUSY;
3356 if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
3357 goto out;
3358
3359 ret = -ENOMEM;
3360 domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
3361 if (domain->gcr3_tbl == NULL)
3362 goto out;
3363
3364 domain->glx = levels;
3365 domain->flags |= PD_IOMMUV2_MASK;
3366 domain->updated = true;
3367
3368 update_domain(domain);
3369
3370 ret = 0;
3371
3372out:
3373 spin_unlock_irqrestore(&domain->lock, flags);
3374
3375 return ret;
3376}
3377EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003378
3379static int __flush_pasid(struct protection_domain *domain, int pasid,
3380 u64 address, bool size)
3381{
3382 struct iommu_dev_data *dev_data;
3383 struct iommu_cmd cmd;
3384 int i, ret;
3385
3386 if (!(domain->flags & PD_IOMMUV2_MASK))
3387 return -EINVAL;
3388
3389 build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
3390
3391 /*
3392 * IOMMU TLB needs to be flushed before Device TLB to
3393 * prevent device TLB refill from IOMMU TLB
3394 */
Suravee Suthikulpanit6b9376e2017-02-24 02:48:17 -06003395 for (i = 0; i < amd_iommu_get_num_iommus(); ++i) {
Joerg Roedel22e266c2011-11-21 15:59:08 +01003396 if (domain->dev_iommu[i] == 0)
3397 continue;
3398
3399 ret = iommu_queue_command(amd_iommus[i], &cmd);
3400 if (ret != 0)
3401 goto out;
3402 }
3403
3404 /* Wait until IOMMU TLB flushes are complete */
3405 domain_flush_complete(domain);
3406
3407 /* Now flush device TLBs */
3408 list_for_each_entry(dev_data, &domain->dev_list, list) {
3409 struct amd_iommu *iommu;
3410 int qdep;
3411
Joerg Roedel1c1cc452015-07-30 11:24:45 +02003412 /*
3413 There might be non-IOMMUv2 capable devices in an IOMMUv2
3414 * domain.
3415 */
3416 if (!dev_data->ats.enabled)
3417 continue;
Joerg Roedel22e266c2011-11-21 15:59:08 +01003418
3419 qdep = dev_data->ats.qdep;
3420 iommu = amd_iommu_rlookup_table[dev_data->devid];
3421
3422 build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
3423 qdep, address, size);
3424
3425 ret = iommu_queue_command(iommu, &cmd);
3426 if (ret != 0)
3427 goto out;
3428 }
3429
3430 /* Wait until all device TLBs are flushed */
3431 domain_flush_complete(domain);
3432
3433 ret = 0;
3434
3435out:
3436
3437 return ret;
3438}
3439
3440static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
3441 u64 address)
3442{
3443 return __flush_pasid(domain, pasid, address, false);
3444}
3445
3446int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
3447 u64 address)
3448{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003449 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003450 unsigned long flags;
3451 int ret;
3452
3453 spin_lock_irqsave(&domain->lock, flags);
3454 ret = __amd_iommu_flush_page(domain, pasid, address);
3455 spin_unlock_irqrestore(&domain->lock, flags);
3456
3457 return ret;
3458}
3459EXPORT_SYMBOL(amd_iommu_flush_page);
3460
3461static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
3462{
3463 return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
3464 true);
3465}
3466
3467int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
3468{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003469 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedel22e266c2011-11-21 15:59:08 +01003470 unsigned long flags;
3471 int ret;
3472
3473 spin_lock_irqsave(&domain->lock, flags);
3474 ret = __amd_iommu_flush_tlb(domain, pasid);
3475 spin_unlock_irqrestore(&domain->lock, flags);
3476
3477 return ret;
3478}
3479EXPORT_SYMBOL(amd_iommu_flush_tlb);
3480
Joerg Roedelb16137b2011-11-21 16:50:23 +01003481static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
3482{
3483 int index;
3484 u64 *pte;
3485
3486 while (true) {
3487
3488 index = (pasid >> (9 * level)) & 0x1ff;
3489 pte = &root[index];
3490
3491 if (level == 0)
3492 break;
3493
3494 if (!(*pte & GCR3_VALID)) {
3495 if (!alloc)
3496 return NULL;
3497
3498 root = (void *)get_zeroed_page(GFP_ATOMIC);
3499 if (root == NULL)
3500 return NULL;
3501
3502 *pte = __pa(root) | GCR3_VALID;
3503 }
3504
3505 root = __va(*pte & PAGE_MASK);
3506
3507 level -= 1;
3508 }
3509
3510 return pte;
3511}
3512
3513static int __set_gcr3(struct protection_domain *domain, int pasid,
3514 unsigned long cr3)
3515{
3516 u64 *pte;
3517
3518 if (domain->mode != PAGE_MODE_NONE)
3519 return -EINVAL;
3520
3521 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
3522 if (pte == NULL)
3523 return -ENOMEM;
3524
3525 *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
3526
3527 return __amd_iommu_flush_tlb(domain, pasid);
3528}
3529
3530static int __clear_gcr3(struct protection_domain *domain, int pasid)
3531{
3532 u64 *pte;
3533
3534 if (domain->mode != PAGE_MODE_NONE)
3535 return -EINVAL;
3536
3537 pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
3538 if (pte == NULL)
3539 return 0;
3540
3541 *pte = 0;
3542
3543 return __amd_iommu_flush_tlb(domain, pasid);
3544}
3545
3546int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
3547 unsigned long cr3)
3548{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003549 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003550 unsigned long flags;
3551 int ret;
3552
3553 spin_lock_irqsave(&domain->lock, flags);
3554 ret = __set_gcr3(domain, pasid, cr3);
3555 spin_unlock_irqrestore(&domain->lock, flags);
3556
3557 return ret;
3558}
3559EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
3560
3561int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
3562{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003563 struct protection_domain *domain = to_pdomain(dom);
Joerg Roedelb16137b2011-11-21 16:50:23 +01003564 unsigned long flags;
3565 int ret;
3566
3567 spin_lock_irqsave(&domain->lock, flags);
3568 ret = __clear_gcr3(domain, pasid);
3569 spin_unlock_irqrestore(&domain->lock, flags);
3570
3571 return ret;
3572}
3573EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
Joerg Roedelc99afa22011-11-21 18:19:25 +01003574
3575int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
3576 int status, int tag)
3577{
3578 struct iommu_dev_data *dev_data;
3579 struct amd_iommu *iommu;
3580 struct iommu_cmd cmd;
3581
3582 dev_data = get_dev_data(&pdev->dev);
3583 iommu = amd_iommu_rlookup_table[dev_data->devid];
3584
3585 build_complete_ppr(&cmd, dev_data->devid, pasid, status,
3586 tag, dev_data->pri_tlp);
3587
3588 return iommu_queue_command(iommu, &cmd);
3589}
3590EXPORT_SYMBOL(amd_iommu_complete_ppr);
Joerg Roedelf3572db2011-11-23 12:36:25 +01003591
3592struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
3593{
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003594 struct protection_domain *pdomain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003595
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003596 pdomain = get_domain(&pdev->dev);
3597 if (IS_ERR(pdomain))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003598 return NULL;
3599
3600 /* Only return IOMMUv2 domains */
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003601 if (!(pdomain->flags & PD_IOMMUV2_MASK))
Joerg Roedelf3572db2011-11-23 12:36:25 +01003602 return NULL;
3603
Joerg Roedel3f4b87b2015-03-26 13:43:07 +01003604 return &pdomain->domain;
Joerg Roedelf3572db2011-11-23 12:36:25 +01003605}
3606EXPORT_SYMBOL(amd_iommu_get_v2_domain);
Joerg Roedel6a113dd2011-12-01 12:04:58 +01003607
3608void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
3609{
3610 struct iommu_dev_data *dev_data;
3611
3612 if (!amd_iommu_v2_supported())
3613 return;
3614
3615 dev_data = get_dev_data(&pdev->dev);
3616 dev_data->errata |= (1 << erratum);
3617}
3618EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
Joerg Roedel52efdb82011-12-07 12:01:36 +01003619
3620int amd_iommu_device_info(struct pci_dev *pdev,
3621 struct amd_iommu_device_info *info)
3622{
3623 int max_pasids;
3624 int pos;
3625
3626 if (pdev == NULL || info == NULL)
3627 return -EINVAL;
3628
3629 if (!amd_iommu_v2_supported())
3630 return -EINVAL;
3631
3632 memset(info, 0, sizeof(*info));
3633
3634 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
3635 if (pos)
3636 info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
3637
3638 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
3639 if (pos)
3640 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
3641
3642 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
3643 if (pos) {
3644 int features;
3645
3646 max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
3647 max_pasids = min(max_pasids, (1 << 20));
3648
3649 info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
3650 info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
3651
3652 features = pci_pasid_features(pdev);
3653 if (features & PCI_PASID_CAP_EXEC)
3654 info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
3655 if (features & PCI_PASID_CAP_PRIV)
3656 info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
3657 }
3658
3659 return 0;
3660}
3661EXPORT_SYMBOL(amd_iommu_device_info);
Joerg Roedel2b324502012-06-21 16:29:10 +02003662
3663#ifdef CONFIG_IRQ_REMAP
3664
3665/*****************************************************************************
3666 *
3667 * Interrupt Remapping Implementation
3668 *
3669 *****************************************************************************/
3670
Jiang Liu7c71d302015-04-13 14:11:33 +08003671static struct irq_chip amd_ir_chip;
3672
Joerg Roedel2b324502012-06-21 16:29:10 +02003673#define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
3674#define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
3675#define DTE_IRQ_TABLE_LEN (8ULL << 1)
3676#define DTE_IRQ_REMAP_ENABLE 1ULL
3677
3678static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
3679{
3680 u64 dte;
3681
3682 dte = amd_iommu_dev_table[devid].data[2];
3683 dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
3684 dte |= virt_to_phys(table->table);
3685 dte |= DTE_IRQ_REMAP_INTCTL;
3686 dte |= DTE_IRQ_TABLE_LEN;
3687 dte |= DTE_IRQ_REMAP_ENABLE;
3688
3689 amd_iommu_dev_table[devid].data[2] = dte;
3690}
3691
Joerg Roedel2b324502012-06-21 16:29:10 +02003692static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
3693{
3694 struct irq_remap_table *table = NULL;
3695 struct amd_iommu *iommu;
3696 unsigned long flags;
3697 u16 alias;
3698
3699 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
3700
3701 iommu = amd_iommu_rlookup_table[devid];
3702 if (!iommu)
3703 goto out_unlock;
3704
3705 table = irq_lookup_table[devid];
3706 if (table)
Baoquan He09284b92016-09-20 09:05:34 +08003707 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003708
3709 alias = amd_iommu_alias_table[devid];
3710 table = irq_lookup_table[alias];
3711 if (table) {
3712 irq_lookup_table[devid] = table;
3713 set_dte_irq_entry(devid, table);
3714 iommu_flush_dte(iommu, devid);
3715 goto out;
3716 }
3717
3718 /* Nothing there yet, allocate new irq remapping table */
3719 table = kzalloc(sizeof(*table), GFP_ATOMIC);
3720 if (!table)
Baoquan He09284b92016-09-20 09:05:34 +08003721 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003722
Joerg Roedel197887f2013-04-09 21:14:08 +02003723 /* Initialize table spin-lock */
3724 spin_lock_init(&table->lock);
3725
Joerg Roedel2b324502012-06-21 16:29:10 +02003726 if (ioapic)
3727 /* Keep the first 32 indexes free for IOAPIC interrupts */
3728 table->min_index = 32;
3729
3730 table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
3731 if (!table->table) {
3732 kfree(table);
Dan Carpenter821f0f62012-10-02 11:34:40 +03003733 table = NULL;
Baoquan He09284b92016-09-20 09:05:34 +08003734 goto out_unlock;
Joerg Roedel2b324502012-06-21 16:29:10 +02003735 }
3736
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003737 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
3738 memset(table->table, 0,
3739 MAX_IRQS_PER_TABLE * sizeof(u32));
3740 else
3741 memset(table->table, 0,
3742 (MAX_IRQS_PER_TABLE * (sizeof(u64) * 2)));
Joerg Roedel2b324502012-06-21 16:29:10 +02003743
3744 if (ioapic) {
3745 int i;
3746
3747 for (i = 0; i < 32; ++i)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003748 iommu->irte_ops->set_allocated(table, i);
Joerg Roedel2b324502012-06-21 16:29:10 +02003749 }
3750
3751 irq_lookup_table[devid] = table;
3752 set_dte_irq_entry(devid, table);
3753 iommu_flush_dte(iommu, devid);
3754 if (devid != alias) {
3755 irq_lookup_table[alias] = table;
Alex Williamsone028a9e2014-04-22 10:08:40 -06003756 set_dte_irq_entry(alias, table);
Joerg Roedel2b324502012-06-21 16:29:10 +02003757 iommu_flush_dte(iommu, alias);
3758 }
3759
3760out:
3761 iommu_completion_wait(iommu);
3762
3763out_unlock:
3764 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
3765
3766 return table;
3767}
3768
Jiang Liu3c3d4f92015-04-13 14:11:38 +08003769static int alloc_irq_index(u16 devid, int count)
Joerg Roedel2b324502012-06-21 16:29:10 +02003770{
3771 struct irq_remap_table *table;
3772 unsigned long flags;
3773 int index, c;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003774 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
3775
3776 if (!iommu)
3777 return -ENODEV;
Joerg Roedel2b324502012-06-21 16:29:10 +02003778
3779 table = get_irq_table(devid, false);
3780 if (!table)
3781 return -ENODEV;
3782
3783 spin_lock_irqsave(&table->lock, flags);
3784
3785 /* Scan table for free entries */
3786 for (c = 0, index = table->min_index;
3787 index < MAX_IRQS_PER_TABLE;
3788 ++index) {
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003789 if (!iommu->irte_ops->is_allocated(table, index))
Joerg Roedel2b324502012-06-21 16:29:10 +02003790 c += 1;
3791 else
3792 c = 0;
3793
3794 if (c == count) {
Joerg Roedel2b324502012-06-21 16:29:10 +02003795 for (; c != 0; --c)
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003796 iommu->irte_ops->set_allocated(table, index - c + 1);
Joerg Roedel2b324502012-06-21 16:29:10 +02003797
3798 index -= count - 1;
Joerg Roedel2b324502012-06-21 16:29:10 +02003799 goto out;
3800 }
3801 }
3802
3803 index = -ENOSPC;
3804
3805out:
3806 spin_unlock_irqrestore(&table->lock, flags);
3807
3808 return index;
3809}
3810
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003811static int modify_irte_ga(u16 devid, int index, struct irte_ga *irte,
3812 struct amd_ir_data *data)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003813{
3814 struct irq_remap_table *table;
3815 struct amd_iommu *iommu;
3816 unsigned long flags;
3817 struct irte_ga *entry;
3818
3819 iommu = amd_iommu_rlookup_table[devid];
3820 if (iommu == NULL)
3821 return -EINVAL;
3822
3823 table = get_irq_table(devid, false);
3824 if (!table)
3825 return -ENOMEM;
3826
3827 spin_lock_irqsave(&table->lock, flags);
3828
3829 entry = (struct irte_ga *)table->table;
3830 entry = &entry[index];
3831 entry->lo.fields_remap.valid = 0;
3832 entry->hi.val = irte->hi.val;
3833 entry->lo.val = irte->lo.val;
3834 entry->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003835 if (data)
3836 data->ref = entry;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003837
3838 spin_unlock_irqrestore(&table->lock, flags);
3839
3840 iommu_flush_irt(iommu, devid);
3841 iommu_completion_wait(iommu);
3842
3843 return 0;
3844}
3845
3846static int modify_irte(u16 devid, int index, union irte *irte)
Joerg Roedel2b324502012-06-21 16:29:10 +02003847{
3848 struct irq_remap_table *table;
3849 struct amd_iommu *iommu;
3850 unsigned long flags;
3851
3852 iommu = amd_iommu_rlookup_table[devid];
3853 if (iommu == NULL)
3854 return -EINVAL;
3855
3856 table = get_irq_table(devid, false);
3857 if (!table)
3858 return -ENOMEM;
3859
3860 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003861 table->table[index] = irte->val;
Joerg Roedel2b324502012-06-21 16:29:10 +02003862 spin_unlock_irqrestore(&table->lock, flags);
3863
3864 iommu_flush_irt(iommu, devid);
3865 iommu_completion_wait(iommu);
3866
3867 return 0;
3868}
3869
3870static void free_irte(u16 devid, int index)
3871{
3872 struct irq_remap_table *table;
3873 struct amd_iommu *iommu;
3874 unsigned long flags;
3875
3876 iommu = amd_iommu_rlookup_table[devid];
3877 if (iommu == NULL)
3878 return;
3879
3880 table = get_irq_table(devid, false);
3881 if (!table)
3882 return;
3883
3884 spin_lock_irqsave(&table->lock, flags);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003885 iommu->irte_ops->clear_allocated(table, index);
Joerg Roedel2b324502012-06-21 16:29:10 +02003886 spin_unlock_irqrestore(&table->lock, flags);
3887
3888 iommu_flush_irt(iommu, devid);
3889 iommu_completion_wait(iommu);
3890}
3891
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003892static void irte_prepare(void *entry,
3893 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003894 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003895{
3896 union irte *irte = (union irte *) entry;
3897
3898 irte->val = 0;
3899 irte->fields.vector = vector;
3900 irte->fields.int_type = delivery_mode;
3901 irte->fields.destination = dest_apicid;
3902 irte->fields.dm = dest_mode;
3903 irte->fields.valid = 1;
3904}
3905
3906static void irte_ga_prepare(void *entry,
3907 u32 delivery_mode, u32 dest_mode,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003908 u8 vector, u32 dest_apicid, int devid)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003909{
3910 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003911 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003912
3913 irte->lo.val = 0;
3914 irte->hi.val = 0;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003915 irte->lo.fields_remap.guest_mode = dev_data ? dev_data->use_vapic : 0;
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003916 irte->lo.fields_remap.int_type = delivery_mode;
3917 irte->lo.fields_remap.dm = dest_mode;
3918 irte->hi.fields.vector = vector;
3919 irte->lo.fields_remap.destination = dest_apicid;
3920 irte->lo.fields_remap.valid = 1;
3921}
3922
3923static void irte_activate(void *entry, u16 devid, u16 index)
3924{
3925 union irte *irte = (union irte *) entry;
3926
3927 irte->fields.valid = 1;
3928 modify_irte(devid, index, irte);
3929}
3930
3931static void irte_ga_activate(void *entry, u16 devid, u16 index)
3932{
3933 struct irte_ga *irte = (struct irte_ga *) entry;
3934
3935 irte->lo.fields_remap.valid = 1;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003936 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003937}
3938
3939static void irte_deactivate(void *entry, u16 devid, u16 index)
3940{
3941 union irte *irte = (union irte *) entry;
3942
3943 irte->fields.valid = 0;
3944 modify_irte(devid, index, irte);
3945}
3946
3947static void irte_ga_deactivate(void *entry, u16 devid, u16 index)
3948{
3949 struct irte_ga *irte = (struct irte_ga *) entry;
3950
3951 irte->lo.fields_remap.valid = 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05003952 modify_irte_ga(devid, index, irte, NULL);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003953}
3954
3955static void irte_set_affinity(void *entry, u16 devid, u16 index,
3956 u8 vector, u32 dest_apicid)
3957{
3958 union irte *irte = (union irte *) entry;
3959
3960 irte->fields.vector = vector;
3961 irte->fields.destination = dest_apicid;
3962 modify_irte(devid, index, irte);
3963}
3964
3965static void irte_ga_set_affinity(void *entry, u16 devid, u16 index,
3966 u8 vector, u32 dest_apicid)
3967{
3968 struct irte_ga *irte = (struct irte_ga *) entry;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003969 struct iommu_dev_data *dev_data = search_dev_data(devid);
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003970
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05003971 if (!dev_data || !dev_data->use_vapic) {
3972 irte->hi.fields.vector = vector;
3973 irte->lo.fields_remap.destination = dest_apicid;
3974 irte->lo.fields_remap.guest_mode = 0;
3975 modify_irte_ga(devid, index, irte, NULL);
3976 }
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003977}
3978
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05003979#define IRTE_ALLOCATED (~1U)
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05003980static void irte_set_allocated(struct irq_remap_table *table, int index)
3981{
3982 table->table[index] = IRTE_ALLOCATED;
3983}
3984
3985static void irte_ga_set_allocated(struct irq_remap_table *table, int index)
3986{
3987 struct irte_ga *ptr = (struct irte_ga *)table->table;
3988 struct irte_ga *irte = &ptr[index];
3989
3990 memset(&irte->lo.val, 0, sizeof(u64));
3991 memset(&irte->hi.val, 0, sizeof(u64));
3992 irte->hi.fields.vector = 0xff;
3993}
3994
3995static bool irte_is_allocated(struct irq_remap_table *table, int index)
3996{
3997 union irte *ptr = (union irte *)table->table;
3998 union irte *irte = &ptr[index];
3999
4000 return irte->val != 0;
4001}
4002
4003static bool irte_ga_is_allocated(struct irq_remap_table *table, int index)
4004{
4005 struct irte_ga *ptr = (struct irte_ga *)table->table;
4006 struct irte_ga *irte = &ptr[index];
4007
4008 return irte->hi.fields.vector != 0;
4009}
4010
4011static void irte_clear_allocated(struct irq_remap_table *table, int index)
4012{
4013 table->table[index] = 0;
4014}
4015
4016static void irte_ga_clear_allocated(struct irq_remap_table *table, int index)
4017{
4018 struct irte_ga *ptr = (struct irte_ga *)table->table;
4019 struct irte_ga *irte = &ptr[index];
4020
4021 memset(&irte->lo.val, 0, sizeof(u64));
4022 memset(&irte->hi.val, 0, sizeof(u64));
4023}
4024
Jiang Liu7c71d302015-04-13 14:11:33 +08004025static int get_devid(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004026{
Jiang Liu7c71d302015-04-13 14:11:33 +08004027 int devid = -1;
Joerg Roedel5527de72012-06-26 11:17:32 +02004028
Jiang Liu7c71d302015-04-13 14:11:33 +08004029 switch (info->type) {
4030 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4031 devid = get_ioapic_devid(info->ioapic_id);
4032 break;
4033 case X86_IRQ_ALLOC_TYPE_HPET:
4034 devid = get_hpet_devid(info->hpet_id);
4035 break;
4036 case X86_IRQ_ALLOC_TYPE_MSI:
4037 case X86_IRQ_ALLOC_TYPE_MSIX:
4038 devid = get_device_id(&info->msi_dev->dev);
4039 break;
4040 default:
4041 BUG_ON(1);
4042 break;
Joerg Roedel5527de72012-06-26 11:17:32 +02004043 }
4044
Jiang Liu7c71d302015-04-13 14:11:33 +08004045 return devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004046}
4047
Jiang Liu7c71d302015-04-13 14:11:33 +08004048static struct irq_domain *get_ir_irq_domain(struct irq_alloc_info *info)
Joerg Roedel5527de72012-06-26 11:17:32 +02004049{
Jiang Liu7c71d302015-04-13 14:11:33 +08004050 struct amd_iommu *iommu;
4051 int devid;
Joerg Roedel5527de72012-06-26 11:17:32 +02004052
Jiang Liu7c71d302015-04-13 14:11:33 +08004053 if (!info)
4054 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004055
Jiang Liu7c71d302015-04-13 14:11:33 +08004056 devid = get_devid(info);
4057 if (devid >= 0) {
4058 iommu = amd_iommu_rlookup_table[devid];
4059 if (iommu)
4060 return iommu->ir_domain;
4061 }
Joerg Roedel5527de72012-06-26 11:17:32 +02004062
Jiang Liu7c71d302015-04-13 14:11:33 +08004063 return NULL;
Joerg Roedel5527de72012-06-26 11:17:32 +02004064}
4065
Jiang Liu7c71d302015-04-13 14:11:33 +08004066static struct irq_domain *get_irq_domain(struct irq_alloc_info *info)
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004067{
Jiang Liu7c71d302015-04-13 14:11:33 +08004068 struct amd_iommu *iommu;
4069 int devid;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004070
Jiang Liu7c71d302015-04-13 14:11:33 +08004071 if (!info)
4072 return NULL;
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004073
Jiang Liu7c71d302015-04-13 14:11:33 +08004074 switch (info->type) {
4075 case X86_IRQ_ALLOC_TYPE_MSI:
4076 case X86_IRQ_ALLOC_TYPE_MSIX:
4077 devid = get_device_id(&info->msi_dev->dev);
Joerg Roedel9ee35e42016-04-21 18:21:31 +02004078 if (devid < 0)
Wan Zongshun7aba6cb2016-04-01 09:06:02 -04004079 return NULL;
4080
Dan Carpenter1fb260b2016-01-07 12:36:06 +03004081 iommu = amd_iommu_rlookup_table[devid];
4082 if (iommu)
4083 return iommu->msi_domain;
Jiang Liu7c71d302015-04-13 14:11:33 +08004084 break;
4085 default:
4086 break;
4087 }
Joerg Roedel0b4d48c2012-06-26 14:54:17 +02004088
Jiang Liu7c71d302015-04-13 14:11:33 +08004089 return NULL;
Joerg Roedeld9761952012-06-26 16:00:08 +02004090}
4091
Joerg Roedel6b474b82012-06-26 16:46:04 +02004092struct irq_remap_ops amd_iommu_irq_ops = {
Joerg Roedel6b474b82012-06-26 16:46:04 +02004093 .prepare = amd_iommu_prepare,
4094 .enable = amd_iommu_enable,
4095 .disable = amd_iommu_disable,
4096 .reenable = amd_iommu_reenable,
4097 .enable_faulting = amd_iommu_enable_faulting,
Jiang Liu7c71d302015-04-13 14:11:33 +08004098 .get_ir_irq_domain = get_ir_irq_domain,
4099 .get_irq_domain = get_irq_domain,
Joerg Roedel6b474b82012-06-26 16:46:04 +02004100};
Jiang Liu7c71d302015-04-13 14:11:33 +08004101
4102static void irq_remapping_prepare_irte(struct amd_ir_data *data,
4103 struct irq_cfg *irq_cfg,
4104 struct irq_alloc_info *info,
4105 int devid, int index, int sub_handle)
4106{
4107 struct irq_2_irte *irte_info = &data->irq_2_irte;
4108 struct msi_msg *msg = &data->msi_entry;
Jiang Liu7c71d302015-04-13 14:11:33 +08004109 struct IO_APIC_route_entry *entry;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004110 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
4111
4112 if (!iommu)
4113 return;
Jiang Liu7c71d302015-04-13 14:11:33 +08004114
Jiang Liu7c71d302015-04-13 14:11:33 +08004115 data->irq_2_irte.devid = devid;
4116 data->irq_2_irte.index = index + sub_handle;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004117 iommu->irte_ops->prepare(data->entry, apic->irq_delivery_mode,
4118 apic->irq_dest_mode, irq_cfg->vector,
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004119 irq_cfg->dest_apicid, devid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004120
4121 switch (info->type) {
4122 case X86_IRQ_ALLOC_TYPE_IOAPIC:
4123 /* Setup IOAPIC entry */
4124 entry = info->ioapic_entry;
4125 info->ioapic_entry = NULL;
4126 memset(entry, 0, sizeof(*entry));
4127 entry->vector = index;
4128 entry->mask = 0;
4129 entry->trigger = info->ioapic_trigger;
4130 entry->polarity = info->ioapic_polarity;
4131 /* Mask level triggered irqs. */
4132 if (info->ioapic_trigger)
4133 entry->mask = 1;
4134 break;
4135
4136 case X86_IRQ_ALLOC_TYPE_HPET:
4137 case X86_IRQ_ALLOC_TYPE_MSI:
4138 case X86_IRQ_ALLOC_TYPE_MSIX:
4139 msg->address_hi = MSI_ADDR_BASE_HI;
4140 msg->address_lo = MSI_ADDR_BASE_LO;
4141 msg->data = irte_info->index;
4142 break;
4143
4144 default:
4145 BUG_ON(1);
4146 break;
4147 }
4148}
4149
Suravee Suthikulpanit880ac602016-08-23 13:52:34 -05004150struct amd_irte_ops irte_32_ops = {
4151 .prepare = irte_prepare,
4152 .activate = irte_activate,
4153 .deactivate = irte_deactivate,
4154 .set_affinity = irte_set_affinity,
4155 .set_allocated = irte_set_allocated,
4156 .is_allocated = irte_is_allocated,
4157 .clear_allocated = irte_clear_allocated,
4158};
4159
4160struct amd_irte_ops irte_128_ops = {
4161 .prepare = irte_ga_prepare,
4162 .activate = irte_ga_activate,
4163 .deactivate = irte_ga_deactivate,
4164 .set_affinity = irte_ga_set_affinity,
4165 .set_allocated = irte_ga_set_allocated,
4166 .is_allocated = irte_ga_is_allocated,
4167 .clear_allocated = irte_ga_clear_allocated,
4168};
4169
Jiang Liu7c71d302015-04-13 14:11:33 +08004170static int irq_remapping_alloc(struct irq_domain *domain, unsigned int virq,
4171 unsigned int nr_irqs, void *arg)
4172{
4173 struct irq_alloc_info *info = arg;
4174 struct irq_data *irq_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004175 struct amd_ir_data *data = NULL;
Jiang Liu7c71d302015-04-13 14:11:33 +08004176 struct irq_cfg *cfg;
4177 int i, ret, devid;
4178 int index = -1;
4179
4180 if (!info)
4181 return -EINVAL;
4182 if (nr_irqs > 1 && info->type != X86_IRQ_ALLOC_TYPE_MSI &&
4183 info->type != X86_IRQ_ALLOC_TYPE_MSIX)
4184 return -EINVAL;
4185
4186 /*
4187 * With IRQ remapping enabled, don't need contiguous CPU vectors
4188 * to support multiple MSI interrupts.
4189 */
4190 if (info->type == X86_IRQ_ALLOC_TYPE_MSI)
4191 info->flags &= ~X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
4192
4193 devid = get_devid(info);
4194 if (devid < 0)
4195 return -EINVAL;
4196
4197 ret = irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, arg);
4198 if (ret < 0)
4199 return ret;
4200
Jiang Liu7c71d302015-04-13 14:11:33 +08004201 if (info->type == X86_IRQ_ALLOC_TYPE_IOAPIC) {
4202 if (get_irq_table(devid, true))
4203 index = info->ioapic_pin;
4204 else
4205 ret = -ENOMEM;
4206 } else {
Jiang Liu3c3d4f92015-04-13 14:11:38 +08004207 index = alloc_irq_index(devid, nr_irqs);
Jiang Liu7c71d302015-04-13 14:11:33 +08004208 }
4209 if (index < 0) {
4210 pr_warn("Failed to allocate IRTE\n");
Wei Yongjun517abe42016-07-28 02:10:26 +00004211 ret = index;
Jiang Liu7c71d302015-04-13 14:11:33 +08004212 goto out_free_parent;
4213 }
4214
4215 for (i = 0; i < nr_irqs; i++) {
4216 irq_data = irq_domain_get_irq_data(domain, virq + i);
4217 cfg = irqd_cfg(irq_data);
4218 if (!irq_data || !cfg) {
4219 ret = -EINVAL;
4220 goto out_free_data;
4221 }
4222
Joerg Roedela130e692015-08-13 11:07:25 +02004223 ret = -ENOMEM;
4224 data = kzalloc(sizeof(*data), GFP_KERNEL);
4225 if (!data)
4226 goto out_free_data;
4227
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004228 if (!AMD_IOMMU_GUEST_IR_GA(amd_iommu_guest_ir))
4229 data->entry = kzalloc(sizeof(union irte), GFP_KERNEL);
4230 else
4231 data->entry = kzalloc(sizeof(struct irte_ga),
4232 GFP_KERNEL);
4233 if (!data->entry) {
4234 kfree(data);
4235 goto out_free_data;
4236 }
4237
Jiang Liu7c71d302015-04-13 14:11:33 +08004238 irq_data->hwirq = (devid << 16) + i;
4239 irq_data->chip_data = data;
4240 irq_data->chip = &amd_ir_chip;
4241 irq_remapping_prepare_irte(data, cfg, info, devid, index, i);
4242 irq_set_status_flags(virq + i, IRQ_MOVE_PCNTXT);
4243 }
Joerg Roedela130e692015-08-13 11:07:25 +02004244
Jiang Liu7c71d302015-04-13 14:11:33 +08004245 return 0;
4246
4247out_free_data:
4248 for (i--; i >= 0; i--) {
4249 irq_data = irq_domain_get_irq_data(domain, virq + i);
4250 if (irq_data)
4251 kfree(irq_data->chip_data);
4252 }
4253 for (i = 0; i < nr_irqs; i++)
4254 free_irte(devid, index + i);
4255out_free_parent:
4256 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4257 return ret;
4258}
4259
4260static void irq_remapping_free(struct irq_domain *domain, unsigned int virq,
4261 unsigned int nr_irqs)
4262{
4263 struct irq_2_irte *irte_info;
4264 struct irq_data *irq_data;
4265 struct amd_ir_data *data;
4266 int i;
4267
4268 for (i = 0; i < nr_irqs; i++) {
4269 irq_data = irq_domain_get_irq_data(domain, virq + i);
4270 if (irq_data && irq_data->chip_data) {
4271 data = irq_data->chip_data;
4272 irte_info = &data->irq_2_irte;
4273 free_irte(irte_info->devid, irte_info->index);
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004274 kfree(data->entry);
Jiang Liu7c71d302015-04-13 14:11:33 +08004275 kfree(data);
4276 }
4277 }
4278 irq_domain_free_irqs_common(domain, virq, nr_irqs);
4279}
4280
4281static void irq_remapping_activate(struct irq_domain *domain,
4282 struct irq_data *irq_data)
4283{
4284 struct amd_ir_data *data = irq_data->chip_data;
4285 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004286 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004287
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004288 if (iommu)
4289 iommu->irte_ops->activate(data->entry, irte_info->devid,
4290 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004291}
4292
4293static void irq_remapping_deactivate(struct irq_domain *domain,
4294 struct irq_data *irq_data)
4295{
4296 struct amd_ir_data *data = irq_data->chip_data;
4297 struct irq_2_irte *irte_info = &data->irq_2_irte;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004298 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004299
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004300 if (iommu)
4301 iommu->irte_ops->deactivate(data->entry, irte_info->devid,
4302 irte_info->index);
Jiang Liu7c71d302015-04-13 14:11:33 +08004303}
4304
Tobias Klausere2f9d452017-05-24 16:31:16 +02004305static const struct irq_domain_ops amd_ir_domain_ops = {
Jiang Liu7c71d302015-04-13 14:11:33 +08004306 .alloc = irq_remapping_alloc,
4307 .free = irq_remapping_free,
4308 .activate = irq_remapping_activate,
4309 .deactivate = irq_remapping_deactivate,
4310};
4311
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004312static int amd_ir_set_vcpu_affinity(struct irq_data *data, void *vcpu_info)
4313{
4314 struct amd_iommu *iommu;
4315 struct amd_iommu_pi_data *pi_data = vcpu_info;
4316 struct vcpu_data *vcpu_pi_info = pi_data->vcpu_data;
4317 struct amd_ir_data *ir_data = data->chip_data;
4318 struct irte_ga *irte = (struct irte_ga *) ir_data->entry;
4319 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
Suravee Suthikulpanitd98de492016-08-23 13:52:40 -05004320 struct iommu_dev_data *dev_data = search_dev_data(irte_info->devid);
4321
4322 /* Note:
4323 * This device has never been set up for guest mode.
4324 * we should not modify the IRTE
4325 */
4326 if (!dev_data || !dev_data->use_vapic)
4327 return 0;
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004328
4329 pi_data->ir_data = ir_data;
4330
4331 /* Note:
4332 * SVM tries to set up for VAPIC mode, but we are in
4333 * legacy mode. So, we force legacy mode instead.
4334 */
4335 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir)) {
4336 pr_debug("AMD-Vi: %s: Fall back to using intr legacy remap\n",
4337 __func__);
4338 pi_data->is_guest_mode = false;
4339 }
4340
4341 iommu = amd_iommu_rlookup_table[irte_info->devid];
4342 if (iommu == NULL)
4343 return -EINVAL;
4344
4345 pi_data->prev_ga_tag = ir_data->cached_ga_tag;
4346 if (pi_data->is_guest_mode) {
4347 /* Setting */
4348 irte->hi.fields.ga_root_ptr = (pi_data->base >> 12);
4349 irte->hi.fields.vector = vcpu_pi_info->vector;
4350 irte->lo.fields_vapic.guest_mode = 1;
4351 irte->lo.fields_vapic.ga_tag = pi_data->ga_tag;
4352
4353 ir_data->cached_ga_tag = pi_data->ga_tag;
4354 } else {
4355 /* Un-Setting */
4356 struct irq_cfg *cfg = irqd_cfg(data);
4357
4358 irte->hi.val = 0;
4359 irte->lo.val = 0;
4360 irte->hi.fields.vector = cfg->vector;
4361 irte->lo.fields_remap.guest_mode = 0;
4362 irte->lo.fields_remap.destination = cfg->dest_apicid;
4363 irte->lo.fields_remap.int_type = apic->irq_delivery_mode;
4364 irte->lo.fields_remap.dm = apic->irq_dest_mode;
4365
4366 /*
4367 * This communicates the ga_tag back to the caller
4368 * so that it can do all the necessary clean up.
4369 */
4370 ir_data->cached_ga_tag = 0;
4371 }
4372
4373 return modify_irte_ga(irte_info->devid, irte_info->index, irte, ir_data);
4374}
4375
Jiang Liu7c71d302015-04-13 14:11:33 +08004376static int amd_ir_set_affinity(struct irq_data *data,
4377 const struct cpumask *mask, bool force)
4378{
4379 struct amd_ir_data *ir_data = data->chip_data;
4380 struct irq_2_irte *irte_info = &ir_data->irq_2_irte;
4381 struct irq_cfg *cfg = irqd_cfg(data);
4382 struct irq_data *parent = data->parent_data;
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004383 struct amd_iommu *iommu = amd_iommu_rlookup_table[irte_info->devid];
Jiang Liu7c71d302015-04-13 14:11:33 +08004384 int ret;
4385
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004386 if (!iommu)
4387 return -ENODEV;
4388
Jiang Liu7c71d302015-04-13 14:11:33 +08004389 ret = parent->chip->irq_set_affinity(parent, mask, force);
4390 if (ret < 0 || ret == IRQ_SET_MASK_OK_DONE)
4391 return ret;
4392
4393 /*
4394 * Atomically updates the IRTE with the new destination, vector
4395 * and flushes the interrupt entry cache.
4396 */
Suravee Suthikulpanit77bdab42016-08-23 13:52:35 -05004397 iommu->irte_ops->set_affinity(ir_data->entry, irte_info->devid,
4398 irte_info->index, cfg->vector, cfg->dest_apicid);
Jiang Liu7c71d302015-04-13 14:11:33 +08004399
4400 /*
4401 * After this point, all the interrupts will start arriving
4402 * at the new destination. So, time to cleanup the previous
4403 * vector allocation.
4404 */
Jiang Liuc6c20022015-04-14 10:30:02 +08004405 send_cleanup_vector(cfg);
Jiang Liu7c71d302015-04-13 14:11:33 +08004406
4407 return IRQ_SET_MASK_OK_DONE;
4408}
4409
4410static void ir_compose_msi_msg(struct irq_data *irq_data, struct msi_msg *msg)
4411{
4412 struct amd_ir_data *ir_data = irq_data->chip_data;
4413
4414 *msg = ir_data->msi_entry;
4415}
4416
4417static struct irq_chip amd_ir_chip = {
4418 .irq_ack = ir_ack_apic_edge,
4419 .irq_set_affinity = amd_ir_set_affinity,
Suravee Suthikulpanitb9fc6b52016-08-23 13:52:39 -05004420 .irq_set_vcpu_affinity = amd_ir_set_vcpu_affinity,
Jiang Liu7c71d302015-04-13 14:11:33 +08004421 .irq_compose_msi_msg = ir_compose_msi_msg,
4422};
4423
4424int amd_iommu_create_irq_domain(struct amd_iommu *iommu)
4425{
4426 iommu->ir_domain = irq_domain_add_tree(NULL, &amd_ir_domain_ops, iommu);
4427 if (!iommu->ir_domain)
4428 return -ENOMEM;
4429
4430 iommu->ir_domain->parent = arch_get_ir_parent_domain();
4431 iommu->msi_domain = arch_create_msi_irq_domain(iommu->ir_domain);
4432
4433 return 0;
4434}
Suravee Suthikulpanit8dbea3f2016-08-23 13:52:38 -05004435
4436int amd_iommu_update_ga(int cpu, bool is_run, void *data)
4437{
4438 unsigned long flags;
4439 struct amd_iommu *iommu;
4440 struct irq_remap_table *irt;
4441 struct amd_ir_data *ir_data = (struct amd_ir_data *)data;
4442 int devid = ir_data->irq_2_irte.devid;
4443 struct irte_ga *entry = (struct irte_ga *) ir_data->entry;
4444 struct irte_ga *ref = (struct irte_ga *) ir_data->ref;
4445
4446 if (!AMD_IOMMU_GUEST_IR_VAPIC(amd_iommu_guest_ir) ||
4447 !ref || !entry || !entry->lo.fields_vapic.guest_mode)
4448 return 0;
4449
4450 iommu = amd_iommu_rlookup_table[devid];
4451 if (!iommu)
4452 return -ENODEV;
4453
4454 irt = get_irq_table(devid, false);
4455 if (!irt)
4456 return -ENODEV;
4457
4458 spin_lock_irqsave(&irt->lock, flags);
4459
4460 if (ref->lo.fields_vapic.guest_mode) {
4461 if (cpu >= 0)
4462 ref->lo.fields_vapic.destination = cpu;
4463 ref->lo.fields_vapic.is_run = is_run;
4464 barrier();
4465 }
4466
4467 spin_unlock_irqrestore(&irt->lock, flags);
4468
4469 iommu_flush_irt(iommu, devid);
4470 iommu_completion_wait(iommu);
4471 return 0;
4472}
4473EXPORT_SYMBOL(amd_iommu_update_ga);
Joerg Roedel2b324502012-06-21 16:29:10 +02004474#endif