blob: 92d9c857071654077db3b584af9ee44b3bfa7c39 [file] [log] [blame]
Fabio Estevamffebc8c2016-07-12 11:19:06 -03001/*
2 * Copyright (C) 2016 NXP Semiconductors.
3 * Author: Fabio Estevam <fabio.estevam@nxp.com>
4 *
5 * This file is dual-licensed: you can use it either under the terms
6 * of the GPL or the X11 license, at your option. Note that this dual
7 * licensing only applies to this file, and not this project as a
8 * whole.
9 *
10 * a) This file is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of the
13 * License, or (at your option) any later version.
14 *
15 * This file is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * Or, alternatively,
21 *
22 * b) Permission is hereby granted, free of charge, to any person
23 * obtaining a copy of this software and associated documentation
24 * files (the "Software"), to deal in the Software without
25 * restriction, including without limitation the rights to use,
26 * copy, modify, merge, publish, distribute, sublicense, and/or
27 * sell copies of the Software, and to permit persons to whom the
28 * Software is furnished to do so, subject to the following
29 * conditions:
30 *
31 * The above copyright notice and this permission notice shall be
32 * included in all copies or substantial portions of the Software.
33 *
34 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
35 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
36 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
37 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
38 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
39 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
40 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
41 * OTHER DEALINGS IN THE SOFTWARE.
42 */
43
44/dts-v1/;
45
46#include <dt-bindings/input/input.h>
47#include "imx7s.dtsi"
48
49/ {
50 model = "Warp i.MX7 Board";
51 compatible = "warp,imx7s-warp", "fsl,imx7s";
52
53 memory {
54 reg = <0x80000000 0x20000000>;
55 };
Fabio Estevam9a3bb942016-08-15 13:47:32 -030056
Fabio Estevam44e645f2016-08-15 13:47:33 -030057 reg_brcm: regulator-brcm {
58 compatible = "regulator-fixed";
59 enable-active-high;
60 gpio = <&gpio5 10 GPIO_ACTIVE_HIGH>;
61 pinctrl-names = "default";
62 pinctrl-0 = <&pinctrl_brcm_reg>;
63 regulator-name = "brcm_reg";
64 regulator-min-microvolt = <3300000>;
65 regulator-max-microvolt = <3300000>;
66 startup-delay-us = <200000>;
67 };
68
Fabio Estevam9a3bb942016-08-15 13:47:32 -030069 sound {
70 compatible = "simple-audio-card";
71 simple-audio-card,name = "imx7-sgtl5000";
72 simple-audio-card,format = "i2s";
73 simple-audio-card,bitclock-master = <&dailink_master>;
74 simple-audio-card,frame-master = <&dailink_master>;
75 simple-audio-card,cpu {
76 sound-dai = <&sai1>;
77 };
78
79 dailink_master: simple-audio-card,codec {
80 sound-dai = <&codec>;
81 clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_CLK>;
82 };
83 };
84};
85
86&clks {
87 assigned-clocks = <&clks IMX7D_PLL_AUDIO_POST_DIV>;
88 assigned-clock-rates = <884736000>;
Fabio Estevamffebc8c2016-07-12 11:19:06 -030089};
90
91&cpu0 {
92 arm-supply = <&sw1a_reg>;
93};
94
95&i2c1 {
96 pinctrl-names = "default";
97 pinctrl-0 = <&pinctrl_i2c1>;
98 status = "okay";
99
100 pmic: pfuze3000@08 {
101 compatible = "fsl,pfuze3000";
102 reg = <0x08>;
103
104 regulators {
105 sw1a_reg: sw1a {
106 regulator-min-microvolt = <700000>;
107 regulator-max-microvolt = <1475000>;
108 regulator-boot-on;
109 regulator-always-on;
110 regulator-ramp-delay = <6250>;
111 };
112
113 /* use sw1c_reg to align with pfuze100/pfuze200 */
114 sw1c_reg: sw1b {
115 regulator-min-microvolt = <700000>;
116 regulator-max-microvolt = <1475000>;
117 regulator-boot-on;
118 regulator-always-on;
119 regulator-ramp-delay = <6250>;
120 };
121
122 sw2_reg: sw2 {
123 regulator-min-microvolt = <1500000>;
124 regulator-max-microvolt = <1850000>;
125 regulator-boot-on;
126 regulator-always-on;
127 };
128
129 sw3a_reg: sw3 {
130 regulator-min-microvolt = <900000>;
131 regulator-max-microvolt = <1650000>;
132 regulator-boot-on;
133 regulator-always-on;
134 };
135
136 swbst_reg: swbst {
137 regulator-min-microvolt = <5000000>;
138 regulator-max-microvolt = <5150000>;
139 };
140
141 snvs_reg: vsnvs {
142 regulator-min-microvolt = <1000000>;
143 regulator-max-microvolt = <3000000>;
144 regulator-boot-on;
145 regulator-always-on;
146 };
147
148 vref_reg: vrefddr {
149 regulator-boot-on;
150 regulator-always-on;
151 };
152
153 vgen1_reg: vldo1 {
154 regulator-min-microvolt = <1800000>;
155 regulator-max-microvolt = <3300000>;
156 regulator-always-on;
157 };
158
159 vgen2_reg: vldo2 {
160 regulator-min-microvolt = <800000>;
161 regulator-max-microvolt = <1550000>;
162 };
163
164 vgen3_reg: vccsd {
165 regulator-min-microvolt = <2850000>;
166 regulator-max-microvolt = <3300000>;
167 regulator-always-on;
168 };
169
170 vgen4_reg: v33 {
171 regulator-min-microvolt = <2850000>;
172 regulator-max-microvolt = <3300000>;
173 regulator-always-on;
174 };
175
176 vgen5_reg: vldo3 {
177 regulator-min-microvolt = <1800000>;
178 regulator-max-microvolt = <3300000>;
179 regulator-always-on;
180 };
181
182 vgen6_reg: vldo4 {
183 regulator-min-microvolt = <1800000>;
184 regulator-max-microvolt = <3300000>;
185 regulator-always-on;
186 };
187 };
188 };
189};
190
Breno Lima171befe2016-08-09 15:40:45 -0300191&i2c4 {
192 clock-frequency = <100000>;
193 pinctrl-names = "default";
194 pinctrl-0 = <&pinctrl_i2c4>;
195 status = "okay";
196
Fabio Estevam9a3bb942016-08-15 13:47:32 -0300197 codec: sgtl5000@0a {
198 #sound-dai-cells = <0>;
199 reg = <0x0a>;
200 compatible = "fsl,sgtl5000";
201 clocks = <&clks IMX7D_AUDIO_MCLK_ROOT_CLK>;
202 VDDA-supply = <&vgen4_reg>;
203 VDDIO-supply = <&vgen4_reg>;
204 VDDD-supply = <&vgen2_reg>;
205 };
206
Breno Lima171befe2016-08-09 15:40:45 -0300207 mpl3115@60 {
208 compatible = "fsl,mpl3115";
209 reg = <0x60>;
210 };
211};
212
Fabio Estevam9a3bb942016-08-15 13:47:32 -0300213&sai1 {
214 pinctrl-names = "default";
215 pinctrl-0 = <&pinctrl_sai1>;
216 assigned-clocks = <&clks IMX7D_SAI1_ROOT_SRC>,
217 <&clks IMX7D_SAI1_ROOT_CLK>;
218 assigned-clock-parents = <&clks IMX7D_PLL_AUDIO_POST_DIV>;
219 assigned-clock-rates = <0>, <36864000>;
220 status = "okay";
221};
222
Fabio Estevamffebc8c2016-07-12 11:19:06 -0300223&uart1 {
224 pinctrl-names = "default";
225 pinctrl-0 = <&pinctrl_uart1>;
226 assigned-clocks = <&clks IMX7D_UART1_ROOT_SRC>;
227 assigned-clock-parents = <&clks IMX7D_PLL_SYS_MAIN_240M_CLK>;
228 status = "okay";
229};
230
231&usbotg1 {
232 dr_mode = "peripheral";
233 status = "okay";
234};
235
Fabio Estevam44e645f2016-08-15 13:47:33 -0300236&usdhc1 {
237 pinctrl-names = "default";
238 pinctrl-0 = <&pinctrl_usdhc1>;
239 bus-width = <4>;
240 keep-power-in-suspend;
241 no-1-8-v;
242 non-removable;
243 vmmc-supply = <&reg_brcm>;
244 status = "okay";
245};
246
Fabio Estevamffebc8c2016-07-12 11:19:06 -0300247&usdhc3 {
248 pinctrl-names = "default", "state_100mhz", "state_200mhz";
249 pinctrl-0 = <&pinctrl_usdhc3>;
250 pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
251 pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
252 assigned-clocks = <&clks IMX7D_USDHC3_ROOT_CLK>;
253 assigned-clock-rates = <400000000>;
254 bus-width = <8>;
255 fsl,tuning-step = <2>;
256 non-removable;
257 status = "okay";
258};
259
Fabio Estevama7311c02016-08-15 13:47:34 -0300260&wdog1 {
261 pinctrl-names = "default";
262 pinctrl-0 = <&pinctrl_wdog>;
263 fsl,ext-reset-output;
264 status = "okay";
265};
266
Fabio Estevamffebc8c2016-07-12 11:19:06 -0300267&iomuxc {
Fabio Estevam44e645f2016-08-15 13:47:33 -0300268 pinctrl_brcm_reg: brcmreggrp {
269 fsl,pins = <
270 MX7D_PAD_SD2_WP__GPIO5_IO10 0x14 /* WL_REG_ON */
271 >;
272 };
273
Fabio Estevamffebc8c2016-07-12 11:19:06 -0300274 pinctrl_i2c1: i2c1grp {
275 fsl,pins = <
276 MX7D_PAD_I2C1_SDA__I2C1_SDA 0x4000007f
277 MX7D_PAD_I2C1_SCL__I2C1_SCL 0x4000007f
278 >;
279 };
280
Breno Lima171befe2016-08-09 15:40:45 -0300281 pinctrl_i2c4: i2c4grp {
282 fsl,pins = <
283 MX7D_PAD_I2C4_SCL__I2C4_SCL 0x4000007f
284 MX7D_PAD_I2C4_SDA__I2C4_SDA 0x4000007f
285 >;
286 };
287
Fabio Estevam9a3bb942016-08-15 13:47:32 -0300288 pinctrl_sai1: sai1grp {
289 fsl,pins = <
290 MX7D_PAD_SAI1_RX_DATA__SAI1_RX_DATA0 0x1f
291 MX7D_PAD_SAI1_TX_BCLK__SAI1_TX_BCLK 0x1f
292 MX7D_PAD_SAI1_TX_SYNC__SAI1_TX_SYNC 0x1f
293 MX7D_PAD_SAI1_TX_DATA__SAI1_TX_DATA0 0x30
294 MX7D_PAD_SAI1_MCLK__SAI1_MCLK 0x1f
295 >;
296 };
297
Fabio Estevamffebc8c2016-07-12 11:19:06 -0300298 pinctrl_uart1: uart1grp {
299 fsl,pins = <
300 MX7D_PAD_UART1_TX_DATA__UART1_DCE_TX 0x79
301 MX7D_PAD_UART1_RX_DATA__UART1_DCE_RX 0x79
302 >;
303 };
304
Fabio Estevam44e645f2016-08-15 13:47:33 -0300305 pinctrl_usdhc1: usdhc1grp {
306 fsl,pins = <
307 MX7D_PAD_SD1_CMD__SD1_CMD 0x59
308 MX7D_PAD_SD1_CLK__SD1_CLK 0x19
309 MX7D_PAD_SD1_DATA0__SD1_DATA0 0x59
310 MX7D_PAD_SD1_DATA1__SD1_DATA1 0x59
311 MX7D_PAD_SD1_DATA2__SD1_DATA2 0x59
312 MX7D_PAD_SD1_DATA3__SD1_DATA3 0x59
313 MX7D_PAD_SD2_RESET_B__GPIO5_IO11 0x14 /* WL_HOST_WAKE */
314 >;
315 };
316
Fabio Estevamffebc8c2016-07-12 11:19:06 -0300317 pinctrl_usdhc3: usdhc3grp {
318 fsl,pins = <
319 MX7D_PAD_SD3_CMD__SD3_CMD 0x59
320 MX7D_PAD_SD3_CLK__SD3_CLK 0x19
321 MX7D_PAD_SD3_DATA0__SD3_DATA0 0x59
322 MX7D_PAD_SD3_DATA1__SD3_DATA1 0x59
323 MX7D_PAD_SD3_DATA2__SD3_DATA2 0x59
324 MX7D_PAD_SD3_DATA3__SD3_DATA3 0x59
325 MX7D_PAD_SD3_DATA4__SD3_DATA4 0x59
326 MX7D_PAD_SD3_DATA5__SD3_DATA5 0x59
327 MX7D_PAD_SD3_DATA6__SD3_DATA6 0x59
328 MX7D_PAD_SD3_DATA7__SD3_DATA7 0x59
329 MX7D_PAD_SD3_RESET_B__SD3_RESET_B 0x19
330 >;
331 };
332
333 pinctrl_usdhc3_100mhz: usdhc3grp_100mhz {
334 fsl,pins = <
335 MX7D_PAD_SD3_CMD__SD3_CMD 0x5a
336 MX7D_PAD_SD3_CLK__SD3_CLK 0x1a
337 MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5a
338 MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5a
339 MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5a
340 MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5a
341 MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5a
342 MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5a
343 MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5a
344 MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5a
345 MX7D_PAD_SD3_RESET_B__SD3_RESET_B 0x1a
346 >;
347 };
348
349 pinctrl_usdhc3_200mhz: usdhc3grp_200mhz {
350 fsl,pins = <
351 MX7D_PAD_SD3_CMD__SD3_CMD 0x5b
352 MX7D_PAD_SD3_CLK__SD3_CLK 0x1b
353 MX7D_PAD_SD3_DATA0__SD3_DATA0 0x5b
354 MX7D_PAD_SD3_DATA1__SD3_DATA1 0x5b
355 MX7D_PAD_SD3_DATA2__SD3_DATA2 0x5b
356 MX7D_PAD_SD3_DATA3__SD3_DATA3 0x5b
357 MX7D_PAD_SD3_DATA4__SD3_DATA4 0x5b
358 MX7D_PAD_SD3_DATA5__SD3_DATA5 0x5b
359 MX7D_PAD_SD3_DATA6__SD3_DATA6 0x5b
360 MX7D_PAD_SD3_DATA7__SD3_DATA7 0x5b
361 MX7D_PAD_SD3_RESET_B__SD3_RESET_B 0x1b
362 >;
363 };
Fabio Estevama7311c02016-08-15 13:47:34 -0300364
365 pinctrl_wdog: wdoggrp {
366 fsl,pins = <
367 MX7D_PAD_GPIO1_IO00__WDOD1_WDOG_B 0x74
368 >;
369 };
Fabio Estevamffebc8c2016-07-12 11:19:06 -0300370};