blob: a564759845f980119a29c49633cb537ef685bcd9 [file] [log] [blame]
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001/*
2 * ALSA SoC TLV320AIC3X codec driver
3 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04004 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov44d0a872007-11-14 17:07:17 +01005 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
6 *
7 * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Notes:
14 * The AIC3X is a driver for a low power stereo audio
Randolph Chung6184f102010-08-20 12:47:53 +080015 * codecs aic31, aic32, aic33, aic3007.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010016 *
17 * It supports full aic33 codec functionality.
Randolph Chung6184f102010-08-20 12:47:53 +080018 * The compatibility with aic32, aic31 and aic3007 is as follows:
19 * aic32/aic3007 | aic31
Vladimir Barinov44d0a872007-11-14 17:07:17 +010020 * ---------------------------------------
21 * MONO_LOUT -> N/A | MONO_LOUT -> N/A
22 * | IN1L -> LINE1L
23 * | IN1R -> LINE1R
24 * | IN2L -> LINE2L
25 * | IN2R -> LINE2R
26 * | MIC3L/R -> N/A
27 * truncated internal functionality in
28 * accordance with documentation
29 * ---------------------------------------
30 *
31 * Hence the machine layer should disable unsupported inputs/outputs by
Liam Girdwooda5302182008-07-07 13:35:17 +010032 * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
Vladimir Barinov44d0a872007-11-14 17:07:17 +010033 */
34
35#include <linux/module.h>
36#include <linux/moduleparam.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/pm.h>
40#include <linux/i2c.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030041#include <linux/gpio.h>
Jarkko Nikula07779fd2010-04-26 15:49:14 +030042#include <linux/regulator/consumer.h>
Sachin Kamatb3b70782013-10-11 17:24:00 +053043#include <linux/of.h>
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +053044#include <linux/of_gpio.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010046#include <sound/core.h>
47#include <sound/pcm.h>
48#include <sound/pcm_params.h>
49#include <sound/soc.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010050#include <sound/initval.h>
Jarkko Nikula7565fc32009-02-09 14:27:07 +020051#include <sound/tlv.h>
Jarkko Nikula5193d622010-05-05 13:02:03 +030052#include <sound/tlv320aic3x.h>
Vladimir Barinov44d0a872007-11-14 17:07:17 +010053
54#include "tlv320aic3x.h"
55
Jarkko Nikula07779fd2010-04-26 15:49:14 +030056#define AIC3X_NUM_SUPPLIES 4
57static const char *aic3x_supply_names[AIC3X_NUM_SUPPLIES] = {
58 "IOVDD", /* I/O Voltage */
59 "DVDD", /* Digital Core Voltage */
60 "AVDD", /* Analog DAC Voltage */
61 "DRVDD", /* ADC Analog and Output Driver Voltage */
62};
Vladimir Barinov44d0a872007-11-14 17:07:17 +010063
Jarkko Nikula414c73a2010-11-01 14:03:56 +020064static LIST_HEAD(reset_list);
65
Jarkko Nikula5a895f82010-09-20 10:39:13 +030066struct aic3x_priv;
67
68struct aic3x_disable_nb {
69 struct notifier_block nb;
70 struct aic3x_priv *aic3x;
71};
72
Vladimir Barinov44d0a872007-11-14 17:07:17 +010073/* codec private data */
74struct aic3x_priv {
Jarkko Nikula5a895f82010-09-20 10:39:13 +030075 struct snd_soc_codec *codec;
Mark Brown2a6fede2013-09-24 00:07:13 +010076 struct regmap *regmap;
Jarkko Nikula07779fd2010-04-26 15:49:14 +030077 struct regulator_bulk_data supplies[AIC3X_NUM_SUPPLIES];
Jarkko Nikula5a895f82010-09-20 10:39:13 +030078 struct aic3x_disable_nb disable_nb[AIC3X_NUM_SUPPLIES];
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000079 struct aic3x_setup_data *setup;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010080 unsigned int sysclk;
Peter Ujfalusi36849402014-11-10 12:27:33 +020081 unsigned int dai_fmt;
82 unsigned int tdm_delay;
Jyri Sarha3e8f5262015-09-09 21:27:46 +030083 unsigned int slot_width;
Jarkko Nikula414c73a2010-11-01 14:03:56 +020084 struct list_head list;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010085 int master;
Jarkko Nikula5193d622010-05-05 13:02:03 +030086 int gpio_reset;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +030087 int power;
Randolph Chung6184f102010-08-20 12:47:53 +080088#define AIC3X_MODEL_3X 0
89#define AIC3X_MODEL_33 1
90#define AIC3X_MODEL_3007 2
Jyri Sarha95031122015-02-02 16:48:05 +020091#define AIC3X_MODEL_3104 3
Randolph Chung6184f102010-08-20 12:47:53 +080092 u16 model;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +053093
94 /* Selects the micbias voltage */
95 enum aic3x_micbias_voltage micbias_vg;
Vladimir Barinov44d0a872007-11-14 17:07:17 +010096};
97
Mark Brown2a6fede2013-09-24 00:07:13 +010098static const struct reg_default aic3x_reg[] = {
99 { 0, 0x00 }, { 1, 0x00 }, { 2, 0x00 }, { 3, 0x10 },
100 { 4, 0x04 }, { 5, 0x00 }, { 6, 0x00 }, { 7, 0x00 },
101 { 8, 0x00 }, { 9, 0x00 }, { 10, 0x00 }, { 11, 0x01 },
102 { 12, 0x00 }, { 13, 0x00 }, { 14, 0x00 }, { 15, 0x80 },
103 { 16, 0x80 }, { 17, 0xff }, { 18, 0xff }, { 19, 0x78 },
104 { 20, 0x78 }, { 21, 0x78 }, { 22, 0x78 }, { 23, 0x78 },
105 { 24, 0x78 }, { 25, 0x00 }, { 26, 0x00 }, { 27, 0xfe },
106 { 28, 0x00 }, { 29, 0x00 }, { 30, 0xfe }, { 31, 0x00 },
107 { 32, 0x18 }, { 33, 0x18 }, { 34, 0x00 }, { 35, 0x00 },
108 { 36, 0x00 }, { 37, 0x00 }, { 38, 0x00 }, { 39, 0x00 },
109 { 40, 0x00 }, { 41, 0x00 }, { 42, 0x00 }, { 43, 0x80 },
110 { 44, 0x80 }, { 45, 0x00 }, { 46, 0x00 }, { 47, 0x00 },
111 { 48, 0x00 }, { 49, 0x00 }, { 50, 0x00 }, { 51, 0x04 },
112 { 52, 0x00 }, { 53, 0x00 }, { 54, 0x00 }, { 55, 0x00 },
113 { 56, 0x00 }, { 57, 0x00 }, { 58, 0x04 }, { 59, 0x00 },
114 { 60, 0x00 }, { 61, 0x00 }, { 62, 0x00 }, { 63, 0x00 },
115 { 64, 0x00 }, { 65, 0x04 }, { 66, 0x00 }, { 67, 0x00 },
116 { 68, 0x00 }, { 69, 0x00 }, { 70, 0x00 }, { 71, 0x00 },
117 { 72, 0x04 }, { 73, 0x00 }, { 74, 0x00 }, { 75, 0x00 },
118 { 76, 0x00 }, { 77, 0x00 }, { 78, 0x00 }, { 79, 0x00 },
119 { 80, 0x00 }, { 81, 0x00 }, { 82, 0x00 }, { 83, 0x00 },
120 { 84, 0x00 }, { 85, 0x00 }, { 86, 0x00 }, { 87, 0x00 },
121 { 88, 0x00 }, { 89, 0x00 }, { 90, 0x00 }, { 91, 0x00 },
122 { 92, 0x00 }, { 93, 0x00 }, { 94, 0x00 }, { 95, 0x00 },
123 { 96, 0x00 }, { 97, 0x00 }, { 98, 0x00 }, { 99, 0x00 },
124 { 100, 0x00 }, { 101, 0x00 }, { 102, 0x02 }, { 103, 0x00 },
125 { 104, 0x00 }, { 105, 0x00 }, { 106, 0x00 }, { 107, 0x00 },
126 { 108, 0x00 }, { 109, 0x00 },
127};
128
129static const struct regmap_config aic3x_regmap = {
130 .reg_bits = 8,
131 .val_bits = 8,
132
133 .max_register = DAC_ICC_ADJ,
134 .reg_defaults = aic3x_reg,
135 .num_reg_defaults = ARRAY_SIZE(aic3x_reg),
136 .cache_type = REGCACHE_RBTREE,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100137};
138
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100139#define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
Lars-Peter Clausen1476f662013-06-19 19:33:53 +0200140 SOC_SINGLE_EXT(xname, reg, shift, mask, invert, \
141 snd_soc_dapm_get_volsw, snd_soc_dapm_put_volsw_aic3x)
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100142
143/*
144 * All input lines are connected when !0xf and disconnected with 0xf bit field,
145 * so we have to use specific dapm_put call for input mixer
146 */
147static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
148 struct snd_ctl_elem_value *ucontrol)
149{
Lars-Peter Clauseneee5d7f2013-07-29 17:13:57 +0200150 struct snd_soc_codec *codec = snd_soc_dapm_kcontrol_codec(kcontrol);
Lars-Peter Clausen650a18a2015-05-15 12:32:57 +0200151 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
Eero Nurkkala4453dba2009-02-06 12:01:04 +0200152 struct soc_mixer_control *mc =
153 (struct soc_mixer_control *)kcontrol->private_value;
154 unsigned int reg = mc->reg;
155 unsigned int shift = mc->shift;
156 int max = mc->max;
157 unsigned int mask = (1 << fls(max)) - 1;
158 unsigned int invert = mc->invert;
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200159 unsigned short val;
160 struct snd_soc_dapm_update update;
161 int connect, change;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100162
163 val = (ucontrol->value.integer.value[0] & mask);
164
165 mask = 0xf;
166 if (val)
167 val = mask;
168
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200169 connect = !!val;
170
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100171 if (invert)
172 val = mask - val;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100173
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200174 mask <<= shift;
175 val <<= shift;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100176
Peter Ujfalusie6c111f2014-05-30 16:47:41 +0300177 change = snd_soc_test_bits(codec, reg, mask, val);
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200178 if (change) {
179 update.kcontrol = kcontrol;
180 update.reg = reg;
181 update.mask = mask;
182 update.val = val;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100183
Lars-Peter Clausen650a18a2015-05-15 12:32:57 +0200184 snd_soc_dapm_mixer_update_power(dapm, kcontrol, connect,
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200185 &update);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100186 }
187
Lars-Peter Clausen5d99d772013-07-24 15:27:39 +0200188 return change;
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100189}
190
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530191/*
192 * mic bias power on/off share the same register bits with
193 * output voltage of mic bias. when power on mic bias, we
194 * need reclaim it to voltage value.
195 * 0x0 = Powered off
196 * 0x1 = MICBIAS output is powered to 2.0V,
197 * 0x2 = MICBIAS output is powered to 2.5V
198 * 0x3 = MICBIAS output is connected to AVDD
199 */
200static int mic_bias_event(struct snd_soc_dapm_widget *w,
201 struct snd_kcontrol *kcontrol, int event)
202{
Lars-Peter Clausen38d3df62015-01-15 12:52:04 +0100203 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +0530204 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
205
206 switch (event) {
207 case SND_SOC_DAPM_POST_PMU:
208 /* change mic bias voltage to user defined */
209 snd_soc_update_bits(codec, MICBIAS_CTRL,
210 MICBIAS_LEVEL_MASK,
211 aic3x->micbias_vg << MICBIAS_LEVEL_SHIFT);
212 break;
213
214 case SND_SOC_DAPM_PRE_PMD:
215 snd_soc_update_bits(codec, MICBIAS_CTRL,
216 MICBIAS_LEVEL_MASK, 0);
217 break;
218 }
219 return 0;
220}
221
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200222static const char * const aic3x_left_dac_mux[] = {
223 "DAC_L1", "DAC_L3", "DAC_L2" };
224static SOC_ENUM_SINGLE_DECL(aic3x_left_dac_enum, DAC_LINE_MUX, 6,
225 aic3x_left_dac_mux);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100226
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200227static const char * const aic3x_right_dac_mux[] = {
228 "DAC_R1", "DAC_R3", "DAC_R2" };
229static SOC_ENUM_SINGLE_DECL(aic3x_right_dac_enum, DAC_LINE_MUX, 4,
230 aic3x_right_dac_mux);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100231
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200232static const char * const aic3x_left_hpcom_mux[] = {
233 "differential of HPLOUT", "constant VCM", "single-ended" };
234static SOC_ENUM_SINGLE_DECL(aic3x_left_hpcom_enum, HPLCOM_CFG, 4,
235 aic3x_left_hpcom_mux);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100236
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200237static const char * const aic3x_right_hpcom_mux[] = {
238 "differential of HPROUT", "constant VCM", "single-ended",
239 "differential of HPLCOM", "external feedback" };
240static SOC_ENUM_SINGLE_DECL(aic3x_right_hpcom_enum, HPRCOM_CFG, 3,
241 aic3x_right_hpcom_mux);
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200242
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200243static const char * const aic3x_linein_mode_mux[] = {
244 "single-ended", "differential" };
245static SOC_ENUM_SINGLE_DECL(aic3x_line1l_2_l_enum, LINE1L_2_LADC_CTRL, 7,
246 aic3x_linein_mode_mux);
247static SOC_ENUM_SINGLE_DECL(aic3x_line1l_2_r_enum, LINE1L_2_RADC_CTRL, 7,
248 aic3x_linein_mode_mux);
249static SOC_ENUM_SINGLE_DECL(aic3x_line1r_2_l_enum, LINE1R_2_LADC_CTRL, 7,
250 aic3x_linein_mode_mux);
251static SOC_ENUM_SINGLE_DECL(aic3x_line1r_2_r_enum, LINE1R_2_RADC_CTRL, 7,
252 aic3x_linein_mode_mux);
253static SOC_ENUM_SINGLE_DECL(aic3x_line2l_2_ldac_enum, LINE2L_2_LADC_CTRL, 7,
254 aic3x_linein_mode_mux);
255static SOC_ENUM_SINGLE_DECL(aic3x_line2r_2_rdac_enum, LINE2R_2_RADC_CTRL, 7,
256 aic3x_linein_mode_mux);
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200257
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200258static const char * const aic3x_adc_hpf[] = {
259 "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
260static SOC_ENUM_DOUBLE_DECL(aic3x_adc_hpf_enum, AIC3X_CODEC_DFILT_CTRL, 6, 4,
261 aic3x_adc_hpf);
262
263static const char * const aic3x_agc_level[] = {
264 "-5.5dB", "-8dB", "-10dB", "-12dB",
265 "-14dB", "-17dB", "-20dB", "-24dB" };
266static SOC_ENUM_SINGLE_DECL(aic3x_lagc_level_enum, LAGC_CTRL_A, 4,
267 aic3x_agc_level);
268static SOC_ENUM_SINGLE_DECL(aic3x_ragc_level_enum, RAGC_CTRL_A, 4,
269 aic3x_agc_level);
270
271static const char * const aic3x_agc_attack[] = {
272 "8ms", "11ms", "16ms", "20ms" };
273static SOC_ENUM_SINGLE_DECL(aic3x_lagc_attack_enum, LAGC_CTRL_A, 2,
274 aic3x_agc_attack);
275static SOC_ENUM_SINGLE_DECL(aic3x_ragc_attack_enum, RAGC_CTRL_A, 2,
276 aic3x_agc_attack);
277
278static const char * const aic3x_agc_decay[] = {
279 "100ms", "200ms", "400ms", "500ms" };
280static SOC_ENUM_SINGLE_DECL(aic3x_lagc_decay_enum, LAGC_CTRL_A, 0,
281 aic3x_agc_decay);
282static SOC_ENUM_SINGLE_DECL(aic3x_ragc_decay_enum, RAGC_CTRL_A, 0,
283 aic3x_agc_decay);
Jiri Prchalbb1daa82012-07-10 14:35:11 +0200284
Misael Lopez Cruz68d66262014-11-11 10:59:01 +0200285static const char * const aic3x_poweron_time[] = {
286 "0us", "10us", "100us", "1ms", "10ms", "50ms",
287 "100ms", "200ms", "400ms", "800ms", "2s", "4s" };
288static SOC_ENUM_SINGLE_DECL(aic3x_poweron_time_enum, HPOUT_POP_REDUCTION, 4,
289 aic3x_poweron_time);
290
291static const char * const aic3x_rampup_step[] = { "0ms", "1ms", "2ms", "4ms" };
292static SOC_ENUM_SINGLE_DECL(aic3x_rampup_step_enum, HPOUT_POP_REDUCTION, 2,
293 aic3x_rampup_step);
294
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200295/*
296 * DAC digital volumes. From -63.5 to 0 dB in 0.5 dB steps
297 */
298static DECLARE_TLV_DB_SCALE(dac_tlv, -6350, 50, 0);
299/* ADC PGA gain volumes. From 0 to 59.5 dB in 0.5 dB steps */
300static DECLARE_TLV_DB_SCALE(adc_tlv, 0, 50, 0);
301/*
302 * Output stage volumes. From -78.3 to 0 dB. Muted below -78.3 dB.
303 * Step size is approximately 0.5 dB over most of the scale but increasing
304 * near the very low levels.
305 * Define dB scale so that it is mostly correct for range about -55 to 0 dB
306 * but having increasing dB difference below that (and where it doesn't count
307 * so much). This setting shows -50 dB (actual is -50.3 dB) for register
308 * value 100 and -58.5 dB (actual is -78.3 dB) for register value 117.
309 */
310static DECLARE_TLV_DB_SCALE(output_stage_tlv, -5900, 50, 1);
311
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100312static const struct snd_kcontrol_new aic3x_snd_controls[] = {
313 /* Output */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200314 SOC_DOUBLE_R_TLV("PCM Playback Volume",
315 LDAC_VOL, RDAC_VOL, 0, 0x7f, 1, dac_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100316
Jarkko Nikula098b1712010-08-27 16:56:50 +0300317 /*
318 * Output controls that map to output mixer switches. Note these are
319 * only for swapped L-to-R and R-to-L routes. See below stereo controls
320 * for direct L-to-L and R-to-R routes.
321 */
Jarkko Nikula098b1712010-08-27 16:56:50 +0300322 SOC_SINGLE_TLV("Left Line Mixer PGAR Bypass Volume",
323 PGAR_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
324 SOC_SINGLE_TLV("Left Line Mixer DACR1 Playback Volume",
325 DACR1_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
326
Jarkko Nikula098b1712010-08-27 16:56:50 +0300327 SOC_SINGLE_TLV("Right Line Mixer PGAL Bypass Volume",
328 PGAL_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
329 SOC_SINGLE_TLV("Right Line Mixer DACL1 Playback Volume",
330 DACL1_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
331
Jarkko Nikula098b1712010-08-27 16:56:50 +0300332 SOC_SINGLE_TLV("Left HP Mixer PGAR Bypass Volume",
333 PGAR_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
334 SOC_SINGLE_TLV("Left HP Mixer DACR1 Playback Volume",
335 DACR1_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
336
Jarkko Nikula098b1712010-08-27 16:56:50 +0300337 SOC_SINGLE_TLV("Right HP Mixer PGAL Bypass Volume",
338 PGAL_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
339 SOC_SINGLE_TLV("Right HP Mixer DACL1 Playback Volume",
340 DACL1_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
341
Jarkko Nikula098b1712010-08-27 16:56:50 +0300342 SOC_SINGLE_TLV("Left HPCOM Mixer PGAR Bypass Volume",
343 PGAR_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
344 SOC_SINGLE_TLV("Left HPCOM Mixer DACR1 Playback Volume",
345 DACR1_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
346
Jarkko Nikula098b1712010-08-27 16:56:50 +0300347 SOC_SINGLE_TLV("Right HPCOM Mixer PGAL Bypass Volume",
348 PGAL_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
349 SOC_SINGLE_TLV("Right HPCOM Mixer DACL1 Playback Volume",
350 DACL1_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
351
352 /* Stereo output controls for direct L-to-L and R-to-R routes */
Jarkko Nikula098b1712010-08-27 16:56:50 +0300353 SOC_DOUBLE_R_TLV("Line PGA Bypass Volume",
354 PGAL_2_LLOPM_VOL, PGAR_2_RLOPM_VOL,
355 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200356 SOC_DOUBLE_R_TLV("Line DAC Playback Volume",
357 DACL1_2_LLOPM_VOL, DACR1_2_RLOPM_VOL,
358 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100359
Jarkko Nikula098b1712010-08-27 16:56:50 +0300360 SOC_DOUBLE_R_TLV("HP PGA Bypass Volume",
361 PGAL_2_HPLOUT_VOL, PGAR_2_HPROUT_VOL,
362 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200363 SOC_DOUBLE_R_TLV("HP DAC Playback Volume",
364 DACL1_2_HPLOUT_VOL, DACR1_2_HPROUT_VOL,
365 0, 118, 1, output_stage_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100366
Jarkko Nikula098b1712010-08-27 16:56:50 +0300367 SOC_DOUBLE_R_TLV("HPCOM PGA Bypass Volume",
368 PGAL_2_HPLCOM_VOL, PGAR_2_HPRCOM_VOL,
369 0, 118, 1, output_stage_tlv),
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200370 SOC_DOUBLE_R_TLV("HPCOM DAC Playback Volume",
371 DACL1_2_HPLCOM_VOL, DACR1_2_HPRCOM_VOL,
372 0, 118, 1, output_stage_tlv),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300373
374 /* Output pin mute controls */
375 SOC_DOUBLE_R("Line Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
376 0x01, 0),
Jarkko Nikula098b1712010-08-27 16:56:50 +0300377 SOC_DOUBLE_R("HP Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
378 0x01, 0),
Jarkko Nikulaf9bc0292010-08-27 16:56:47 +0300379 SOC_DOUBLE_R("HPCOM Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100380 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100381
382 /*
383 * Note: enable Automatic input Gain Controller with care. It can
384 * adjust PGA to max value when ADC is on and will never go back.
385 */
386 SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200387 SOC_ENUM("Left AGC Target level", aic3x_lagc_level_enum),
388 SOC_ENUM("Right AGC Target level", aic3x_ragc_level_enum),
389 SOC_ENUM("Left AGC Attack time", aic3x_lagc_attack_enum),
390 SOC_ENUM("Right AGC Attack time", aic3x_ragc_attack_enum),
391 SOC_ENUM("Left AGC Decay time", aic3x_lagc_decay_enum),
392 SOC_ENUM("Right AGC Decay time", aic3x_ragc_decay_enum),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100393
Jiri Prchal77444192012-07-09 09:48:44 +0200394 /* De-emphasis */
395 SOC_DOUBLE("De-emphasis Switch", AIC3X_CODEC_DFILT_CTRL, 2, 0, 0x01, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100396
397 /* Input */
Jarkko Nikula7565fc32009-02-09 14:27:07 +0200398 SOC_DOUBLE_R_TLV("PGA Capture Volume", LADC_VOL, RADC_VOL,
399 0, 119, 0, adc_tlv),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100400 SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
Jarkko Nikula4d20f702008-06-27 14:07:57 +0300401
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200402 SOC_ENUM("ADC HPF Cut-off", aic3x_adc_hpf_enum),
Misael Lopez Cruz68d66262014-11-11 10:59:01 +0200403
404 /* Pop reduction */
405 SOC_ENUM("Output Driver Power-On time", aic3x_poweron_time_enum),
406 SOC_ENUM("Output Driver Ramp-up step", aic3x_rampup_step_enum),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100407};
408
Jyri Sarha95031122015-02-02 16:48:05 +0200409/* For other than tlv320aic3104 */
410static const struct snd_kcontrol_new aic3x_extra_snd_controls[] = {
411 /*
412 * Output controls that map to output mixer switches. Note these are
413 * only for swapped L-to-R and R-to-L routes. See below stereo controls
414 * for direct L-to-L and R-to-R routes.
415 */
416 SOC_SINGLE_TLV("Left Line Mixer Line2R Bypass Volume",
417 LINE2R_2_LLOPM_VOL, 0, 118, 1, output_stage_tlv),
418
419 SOC_SINGLE_TLV("Right Line Mixer Line2L Bypass Volume",
420 LINE2L_2_RLOPM_VOL, 0, 118, 1, output_stage_tlv),
421
422 SOC_SINGLE_TLV("Left HP Mixer Line2R Bypass Volume",
423 LINE2R_2_HPLOUT_VOL, 0, 118, 1, output_stage_tlv),
424
425 SOC_SINGLE_TLV("Right HP Mixer Line2L Bypass Volume",
426 LINE2L_2_HPROUT_VOL, 0, 118, 1, output_stage_tlv),
427
428 SOC_SINGLE_TLV("Left HPCOM Mixer Line2R Bypass Volume",
429 LINE2R_2_HPLCOM_VOL, 0, 118, 1, output_stage_tlv),
430
431 SOC_SINGLE_TLV("Right HPCOM Mixer Line2L Bypass Volume",
432 LINE2L_2_HPRCOM_VOL, 0, 118, 1, output_stage_tlv),
433
434 /* Stereo output controls for direct L-to-L and R-to-R routes */
435 SOC_DOUBLE_R_TLV("Line Line2 Bypass Volume",
436 LINE2L_2_LLOPM_VOL, LINE2R_2_RLOPM_VOL,
437 0, 118, 1, output_stage_tlv),
438
439 SOC_DOUBLE_R_TLV("HP Line2 Bypass Volume",
440 LINE2L_2_HPLOUT_VOL, LINE2R_2_HPROUT_VOL,
441 0, 118, 1, output_stage_tlv),
442
443 SOC_DOUBLE_R_TLV("HPCOM Line2 Bypass Volume",
444 LINE2L_2_HPLCOM_VOL, LINE2R_2_HPRCOM_VOL,
445 0, 118, 1, output_stage_tlv),
446};
447
Jan Weitzel58381da2013-12-05 09:54:02 +0100448static const struct snd_kcontrol_new aic3x_mono_controls[] = {
449 SOC_DOUBLE_R_TLV("Mono Line2 Bypass Volume",
450 LINE2L_2_MONOLOPM_VOL, LINE2R_2_MONOLOPM_VOL,
451 0, 118, 1, output_stage_tlv),
452 SOC_DOUBLE_R_TLV("Mono PGA Bypass Volume",
453 PGAL_2_MONOLOPM_VOL, PGAR_2_MONOLOPM_VOL,
454 0, 118, 1, output_stage_tlv),
455 SOC_DOUBLE_R_TLV("Mono DAC Playback Volume",
456 DACL1_2_MONOLOPM_VOL, DACR1_2_MONOLOPM_VOL,
457 0, 118, 1, output_stage_tlv),
458
459 SOC_SINGLE("Mono Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
460};
461
Randolph Chung6184f102010-08-20 12:47:53 +0800462/*
463 * Class-D amplifier gain. From 0 to 18 dB in 6 dB steps
464 */
465static DECLARE_TLV_DB_SCALE(classd_amp_tlv, 0, 600, 0);
466
467static const struct snd_kcontrol_new aic3x_classd_amp_gain_ctrl =
Jarkko Nikula14a95fe82012-05-28 22:09:02 +0300468 SOC_DOUBLE_TLV("Class-D Playback Volume", CLASSD_CTRL, 6, 4, 3, 0, classd_amp_tlv);
Randolph Chung6184f102010-08-20 12:47:53 +0800469
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100470/* Left DAC Mux */
471static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200472SOC_DAPM_ENUM("Route", aic3x_left_dac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100473
474/* Right DAC Mux */
475static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200476SOC_DAPM_ENUM("Route", aic3x_right_dac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100477
478/* Left HPCOM Mux */
479static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200480SOC_DAPM_ENUM("Route", aic3x_left_hpcom_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100481
482/* Right HPCOM Mux */
483static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200484SOC_DAPM_ENUM("Route", aic3x_right_hpcom_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100485
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300486/* Left Line Mixer */
487static const struct snd_kcontrol_new aic3x_left_line_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300488 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
489 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300490 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
491 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200492 /* Not on tlv320aic3104 */
493 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
494 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100495};
496
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300497/* Right Line Mixer */
498static const struct snd_kcontrol_new aic3x_right_line_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300499 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
500 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300501 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
502 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200503 /* Not on tlv320aic3104 */
504 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
505 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300506};
507
508/* Mono Mixer */
509static const struct snd_kcontrol_new aic3x_mono_mixer_controls[] = {
510 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
511 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
512 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
513 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
514 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
515 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
516};
517
518/* Left HP Mixer */
519static const struct snd_kcontrol_new aic3x_left_hp_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300520 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
521 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300522 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
523 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLOUT_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200524 /* Not on tlv320aic3104 */
525 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
526 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLOUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300527};
528
529/* Right HP Mixer */
530static const struct snd_kcontrol_new aic3x_right_hp_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300531 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
532 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPROUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300533 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
534 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200535 /* Not on tlv320aic3104 */
536 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPROUT_VOL, 7, 1, 0),
537 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300538};
539
540/* Left HPCOM Mixer */
541static const struct snd_kcontrol_new aic3x_left_hpcom_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300542 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
543 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300544 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
545 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPLCOM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200546 /* Not on tlv320aic3104 */
547 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
548 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPLCOM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300549};
550
551/* Right HPCOM Mixer */
552static const struct snd_kcontrol_new aic3x_right_hpcom_mixer_controls[] = {
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300553 SOC_DAPM_SINGLE("PGAL Bypass Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
554 SOC_DAPM_SINGLE("DACL1 Switch", DACL1_2_HPRCOM_VOL, 7, 1, 0),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300555 SOC_DAPM_SINGLE("PGAR Bypass Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
556 SOC_DAPM_SINGLE("DACR1 Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
Jyri Sarha95031122015-02-02 16:48:05 +0200557 /* Not on tlv320aic3104 */
558 SOC_DAPM_SINGLE("Line2L Bypass Switch", LINE2L_2_HPRCOM_VOL, 7, 1, 0),
559 SOC_DAPM_SINGLE("Line2R Bypass Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100560};
561
562/* Left PGA Mixer */
563static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
564 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100565 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100566 SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
567 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100568 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100569};
570
571/* Right PGA Mixer */
572static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
573 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100574 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100575 SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
Daniel Mack54f01912008-11-26 17:47:36 +0100576 SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100577 SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
578};
579
Jyri Sarha95031122015-02-02 16:48:05 +0200580/* Left PGA Mixer for tlv320aic3104 */
581static const struct snd_kcontrol_new aic3104_left_pga_mixer_controls[] = {
582 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
583 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
584 SOC_DAPM_SINGLE_AIC3X("Mic2L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
585 SOC_DAPM_SINGLE_AIC3X("Mic2R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
586};
587
588/* Right PGA Mixer for tlv320aic3104 */
589static const struct snd_kcontrol_new aic3104_right_pga_mixer_controls[] = {
590 SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
591 SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
592 SOC_DAPM_SINGLE_AIC3X("Mic2L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
593 SOC_DAPM_SINGLE_AIC3X("Mic2R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
594};
595
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100596/* Left Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300597static const struct snd_kcontrol_new aic3x_left_line1l_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200598SOC_DAPM_ENUM("Route", aic3x_line1l_2_l_enum);
Jarkko Nikula404b5662011-05-26 11:37:02 +0300599static const struct snd_kcontrol_new aic3x_right_line1l_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200600SOC_DAPM_ENUM("Route", aic3x_line1l_2_r_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100601
602/* Right Line1 Mux */
Jarkko Nikula404b5662011-05-26 11:37:02 +0300603static const struct snd_kcontrol_new aic3x_right_line1r_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200604SOC_DAPM_ENUM("Route", aic3x_line1r_2_r_enum);
Jarkko Nikula404b5662011-05-26 11:37:02 +0300605static const struct snd_kcontrol_new aic3x_left_line1r_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200606SOC_DAPM_ENUM("Route", aic3x_line1r_2_l_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100607
608/* Left Line2 Mux */
609static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200610SOC_DAPM_ENUM("Route", aic3x_line2l_2_ldac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100611
612/* Right Line2 Mux */
613static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
Peter Ujfalusia60e6542014-11-11 10:59:00 +0200614SOC_DAPM_ENUM("Route", aic3x_line2r_2_rdac_enum);
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100615
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100616static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
617 /* Left DAC to Left Outputs */
618 SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
619 SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
620 &aic3x_left_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100621 SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
622 &aic3x_left_hpcom_mux_controls),
623 SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
624 SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
625 SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
626
627 /* Right DAC to Right Outputs */
628 SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
629 SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
630 &aic3x_right_dac_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100631 SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
632 &aic3x_right_hpcom_mux_controls),
633 SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
634 SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
635 SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
636
Daniel Mack54f01912008-11-26 17:47:36 +0100637 /* Inputs to Left ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100638 SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100639 SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300640 &aic3x_left_line1l_mux_controls),
Daniel Mack54f01912008-11-26 17:47:36 +0100641 SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300642 &aic3x_left_line1r_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100643
Daniel Mack54f01912008-11-26 17:47:36 +0100644 /* Inputs to Right ADC */
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100645 SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
646 LINE1R_2_RADC_CTRL, 2, 0),
Daniel Mack54f01912008-11-26 17:47:36 +0100647 SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300648 &aic3x_right_line1l_mux_controls),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100649 SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
Jarkko Nikula404b5662011-05-26 11:37:02 +0300650 &aic3x_right_line1r_mux_controls),
Jyri Sarha95031122015-02-02 16:48:05 +0200651
652 /* Mic Bias */
653 SND_SOC_DAPM_SUPPLY("Mic Bias", MICBIAS_CTRL, 6, 0,
654 mic_bias_event,
655 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
656
657 SND_SOC_DAPM_OUTPUT("LLOUT"),
658 SND_SOC_DAPM_OUTPUT("RLOUT"),
659 SND_SOC_DAPM_OUTPUT("HPLOUT"),
660 SND_SOC_DAPM_OUTPUT("HPROUT"),
661 SND_SOC_DAPM_OUTPUT("HPLCOM"),
662 SND_SOC_DAPM_OUTPUT("HPRCOM"),
663
664 SND_SOC_DAPM_INPUT("LINE1L"),
665 SND_SOC_DAPM_INPUT("LINE1R"),
666
667 /*
668 * Virtual output pin to detection block inside codec. This can be
669 * used to keep codec bias on if gpio or detection features are needed.
670 * Force pin on or construct a path with an input jack and mic bias
671 * widgets.
672 */
673 SND_SOC_DAPM_OUTPUT("Detection"),
674};
675
676/* For other than tlv320aic3104 */
677static const struct snd_soc_dapm_widget aic3x_extra_dapm_widgets[] = {
678 /* Inputs to Left ADC */
679 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
680 &aic3x_left_pga_mixer_controls[0],
681 ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
682 SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
683 &aic3x_left_line2_mux_controls),
684
685 /* Inputs to Right ADC */
686 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
687 &aic3x_right_pga_mixer_controls[0],
688 ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100689 SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
690 &aic3x_right_line2_mux_controls),
691
Jarkko Nikulaee15ffd2008-06-25 14:58:46 +0300692 /*
693 * Not a real mic bias widget but similar function. This is for dynamic
694 * control of GPIO1 digital mic modulator clock output function when
695 * using digital mic.
696 */
697 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
698 AIC3X_GPIO1_REG, 4, 0xf,
699 AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
700 AIC3X_GPIO1_FUNC_DISABLED),
701
702 /*
703 * Also similar function like mic bias. Selects digital mic with
704 * configurable oversampling rate instead of ADC converter.
705 */
706 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
707 AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
708 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
709 AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
710 SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
711 AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
712
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300713 /* Output mixers */
714 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
715 &aic3x_left_line_mixer_controls[0],
716 ARRAY_SIZE(aic3x_left_line_mixer_controls)),
717 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
718 &aic3x_right_line_mixer_controls[0],
719 ARRAY_SIZE(aic3x_right_line_mixer_controls)),
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300720 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
721 &aic3x_left_hp_mixer_controls[0],
722 ARRAY_SIZE(aic3x_left_hp_mixer_controls)),
723 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
724 &aic3x_right_hp_mixer_controls[0],
725 ARRAY_SIZE(aic3x_right_hp_mixer_controls)),
726 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
727 &aic3x_left_hpcom_mixer_controls[0],
728 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls)),
729 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
730 &aic3x_right_hpcom_mixer_controls[0],
731 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls)),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100732
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100733 SND_SOC_DAPM_INPUT("MIC3L"),
734 SND_SOC_DAPM_INPUT("MIC3R"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100735 SND_SOC_DAPM_INPUT("LINE2L"),
736 SND_SOC_DAPM_INPUT("LINE2R"),
Jyri Sarha95031122015-02-02 16:48:05 +0200737};
Jarkko Nikula19f7ac52010-09-17 14:39:01 +0300738
Jyri Sarha95031122015-02-02 16:48:05 +0200739/* For tlv320aic3104 */
740static const struct snd_soc_dapm_widget aic3104_extra_dapm_widgets[] = {
741 /* Inputs to Left ADC */
742 SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
743 &aic3104_left_pga_mixer_controls[0],
744 ARRAY_SIZE(aic3104_left_pga_mixer_controls)),
745
746 /* Inputs to Right ADC */
747 SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
748 &aic3104_right_pga_mixer_controls[0],
749 ARRAY_SIZE(aic3104_right_pga_mixer_controls)),
750
751 /* Output mixers */
752 SND_SOC_DAPM_MIXER("Left Line Mixer", SND_SOC_NOPM, 0, 0,
753 &aic3x_left_line_mixer_controls[0],
754 ARRAY_SIZE(aic3x_left_line_mixer_controls) - 2),
755 SND_SOC_DAPM_MIXER("Right Line Mixer", SND_SOC_NOPM, 0, 0,
756 &aic3x_right_line_mixer_controls[0],
757 ARRAY_SIZE(aic3x_right_line_mixer_controls) - 2),
758 SND_SOC_DAPM_MIXER("Left HP Mixer", SND_SOC_NOPM, 0, 0,
759 &aic3x_left_hp_mixer_controls[0],
760 ARRAY_SIZE(aic3x_left_hp_mixer_controls) - 2),
761 SND_SOC_DAPM_MIXER("Right HP Mixer", SND_SOC_NOPM, 0, 0,
762 &aic3x_right_hp_mixer_controls[0],
763 ARRAY_SIZE(aic3x_right_hp_mixer_controls) - 2),
764 SND_SOC_DAPM_MIXER("Left HPCOM Mixer", SND_SOC_NOPM, 0, 0,
765 &aic3x_left_hpcom_mixer_controls[0],
766 ARRAY_SIZE(aic3x_left_hpcom_mixer_controls) - 2),
767 SND_SOC_DAPM_MIXER("Right HPCOM Mixer", SND_SOC_NOPM, 0, 0,
768 &aic3x_right_hpcom_mixer_controls[0],
769 ARRAY_SIZE(aic3x_right_hpcom_mixer_controls) - 2),
770
771 SND_SOC_DAPM_INPUT("MIC2L"),
772 SND_SOC_DAPM_INPUT("MIC2R"),
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100773};
774
Jan Weitzel58381da2013-12-05 09:54:02 +0100775static const struct snd_soc_dapm_widget aic3x_dapm_mono_widgets[] = {
776 /* Mono Output */
777 SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
778
779 SND_SOC_DAPM_MIXER("Mono Mixer", SND_SOC_NOPM, 0, 0,
780 &aic3x_mono_mixer_controls[0],
781 ARRAY_SIZE(aic3x_mono_mixer_controls)),
782
783 SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
784};
785
Randolph Chung6184f102010-08-20 12:47:53 +0800786static const struct snd_soc_dapm_widget aic3007_dapm_widgets[] = {
787 /* Class-D outputs */
788 SND_SOC_DAPM_PGA("Left Class-D Out", CLASSD_CTRL, 3, 0, NULL, 0),
789 SND_SOC_DAPM_PGA("Right Class-D Out", CLASSD_CTRL, 2, 0, NULL, 0),
790
791 SND_SOC_DAPM_OUTPUT("SPOP"),
792 SND_SOC_DAPM_OUTPUT("SPOM"),
793};
794
Mark Brownd0cc0d32008-05-13 14:55:22 +0200795static const struct snd_soc_dapm_route intercon[] = {
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100796 /* Left Input */
797 {"Left Line1L Mux", "single-ended", "LINE1L"},
798 {"Left Line1L Mux", "differential", "LINE1L"},
Peter Ujfalusi6b2afee2013-10-07 11:59:19 +0300799 {"Left Line1R Mux", "single-ended", "LINE1R"},
800 {"Left Line1R Mux", "differential", "LINE1R"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100801
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100802 {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
Daniel Mack54f01912008-11-26 17:47:36 +0100803 {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100804
805 {"Left ADC", NULL, "Left PGA Mixer"},
806
807 /* Right Input */
808 {"Right Line1R Mux", "single-ended", "LINE1R"},
809 {"Right Line1R Mux", "differential", "LINE1R"},
Peter Ujfalusi6b2afee2013-10-07 11:59:19 +0300810 {"Right Line1L Mux", "single-ended", "LINE1L"},
811 {"Right Line1L Mux", "differential", "LINE1L"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100812
Daniel Mack54f01912008-11-26 17:47:36 +0100813 {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100814 {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100815
816 {"Right ADC", NULL, "Right PGA Mixer"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300817
818 /* Left DAC Output */
819 {"Left DAC Mux", "DAC_L1", "Left DAC"},
820 {"Left DAC Mux", "DAC_L2", "Left DAC"},
821 {"Left DAC Mux", "DAC_L3", "Left DAC"},
822
823 /* Right DAC Output */
824 {"Right DAC Mux", "DAC_R1", "Right DAC"},
825 {"Right DAC Mux", "DAC_R2", "Right DAC"},
826 {"Right DAC Mux", "DAC_R3", "Right DAC"},
827
828 /* Left Line Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300829 {"Left Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
830 {"Left Line Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300831 {"Left Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
832 {"Left Line Mixer", "DACR1 Switch", "Right DAC Mux"},
833
834 {"Left Line Out", NULL, "Left Line Mixer"},
835 {"Left Line Out", NULL, "Left DAC Mux"},
836 {"LLOUT", NULL, "Left Line Out"},
837
838 /* Right Line Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300839 {"Right Line Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
840 {"Right Line Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300841 {"Right Line Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
842 {"Right Line Mixer", "DACR1 Switch", "Right DAC Mux"},
843
844 {"Right Line Out", NULL, "Right Line Mixer"},
845 {"Right Line Out", NULL, "Right DAC Mux"},
846 {"RLOUT", NULL, "Right Line Out"},
847
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300848 /* Left HP Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300849 {"Left HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
850 {"Left HP Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300851 {"Left HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
852 {"Left HP Mixer", "DACR1 Switch", "Right DAC Mux"},
853
854 {"Left HP Out", NULL, "Left HP Mixer"},
855 {"Left HP Out", NULL, "Left DAC Mux"},
856 {"HPLOUT", NULL, "Left HP Out"},
857
858 /* Right HP Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300859 {"Right HP Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
860 {"Right HP Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300861 {"Right HP Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
862 {"Right HP Mixer", "DACR1 Switch", "Right DAC Mux"},
863
864 {"Right HP Out", NULL, "Right HP Mixer"},
865 {"Right HP Out", NULL, "Right DAC Mux"},
866 {"HPROUT", NULL, "Right HP Out"},
867
868 /* Left HPCOM Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300869 {"Left HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
870 {"Left HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300871 {"Left HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
872 {"Left HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
873
874 {"Left HPCOM Mux", "differential of HPLOUT", "Left HP Mixer"},
875 {"Left HPCOM Mux", "constant VCM", "Left HPCOM Mixer"},
876 {"Left HPCOM Mux", "single-ended", "Left HPCOM Mixer"},
877 {"Left HP Com", NULL, "Left HPCOM Mux"},
878 {"HPLCOM", NULL, "Left HP Com"},
879
880 /* Right HPCOM Output */
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300881 {"Right HPCOM Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
882 {"Right HPCOM Mixer", "DACL1 Switch", "Left DAC Mux"},
Jarkko Nikulac3b79e02010-08-27 16:56:49 +0300883 {"Right HPCOM Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
884 {"Right HPCOM Mixer", "DACR1 Switch", "Right DAC Mux"},
885
886 {"Right HPCOM Mux", "differential of HPROUT", "Right HP Mixer"},
887 {"Right HPCOM Mux", "constant VCM", "Right HPCOM Mixer"},
888 {"Right HPCOM Mux", "single-ended", "Right HPCOM Mixer"},
889 {"Right HPCOM Mux", "differential of HPLCOM", "Left HPCOM Mixer"},
890 {"Right HPCOM Mux", "external feedback", "Right HPCOM Mixer"},
891 {"Right HP Com", NULL, "Right HPCOM Mux"},
892 {"HPRCOM", NULL, "Right HP Com"},
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100893};
894
Jyri Sarha95031122015-02-02 16:48:05 +0200895/* For other than tlv320aic3104 */
896static const struct snd_soc_dapm_route intercon_extra[] = {
897 /* Left Input */
898 {"Left Line2L Mux", "single-ended", "LINE2L"},
899 {"Left Line2L Mux", "differential", "LINE2L"},
900
901 {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
902 {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
903 {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
904
905 {"Left ADC", NULL, "GPIO1 dmic modclk"},
906
907 /* Right Input */
908 {"Right Line2R Mux", "single-ended", "LINE2R"},
909 {"Right Line2R Mux", "differential", "LINE2R"},
910
911 {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
912 {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
913 {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
914
915 {"Right ADC", NULL, "GPIO1 dmic modclk"},
916
917 /*
918 * Logical path between digital mic enable and GPIO1 modulator clock
919 * output function
920 */
921 {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
922 {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
923 {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
924
925 /* Left Line Output */
926 {"Left Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
927 {"Left Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
928
929 /* Right Line Output */
930 {"Right Line Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
931 {"Right Line Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
932
933 /* Left HP Output */
934 {"Left HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
935 {"Left HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
936
937 /* Right HP Output */
938 {"Right HP Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
939 {"Right HP Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
940
941 /* Left HPCOM Output */
942 {"Left HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
943 {"Left HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
944
945 /* Right HPCOM Output */
946 {"Right HPCOM Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
947 {"Right HPCOM Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
948};
949
Jyri Sarhab8255932015-02-04 12:15:46 +0200950/* For tlv320aic3104 */
Jyri Sarha95031122015-02-02 16:48:05 +0200951static const struct snd_soc_dapm_route intercon_extra_3104[] = {
952 /* Left Input */
953 {"Left PGA Mixer", "Mic2L Switch", "MIC2L"},
954 {"Left PGA Mixer", "Mic2R Switch", "MIC2R"},
955
956 /* Right Input */
957 {"Right PGA Mixer", "Mic2L Switch", "MIC2L"},
958 {"Right PGA Mixer", "Mic2R Switch", "MIC2R"},
959};
960
Jan Weitzel58381da2013-12-05 09:54:02 +0100961static const struct snd_soc_dapm_route intercon_mono[] = {
962 /* Mono Output */
963 {"Mono Mixer", "Line2L Bypass Switch", "Left Line2L Mux"},
964 {"Mono Mixer", "PGAL Bypass Switch", "Left PGA Mixer"},
965 {"Mono Mixer", "DACL1 Switch", "Left DAC Mux"},
966 {"Mono Mixer", "Line2R Bypass Switch", "Right Line2R Mux"},
967 {"Mono Mixer", "PGAR Bypass Switch", "Right PGA Mixer"},
968 {"Mono Mixer", "DACR1 Switch", "Right DAC Mux"},
969 {"Mono Out", NULL, "Mono Mixer"},
970 {"MONO_LOUT", NULL, "Mono Out"},
971};
972
Randolph Chung6184f102010-08-20 12:47:53 +0800973static const struct snd_soc_dapm_route intercon_3007[] = {
974 /* Class-D outputs */
975 {"Left Class-D Out", NULL, "Left Line Out"},
976 {"Right Class-D Out", NULL, "Left Line Out"},
977 {"SPOP", NULL, "Left Class-D Out"},
978 {"SPOM", NULL, "Right Class-D Out"},
979};
980
Vladimir Barinov44d0a872007-11-14 17:07:17 +0100981static int aic3x_add_widgets(struct snd_soc_codec *codec)
982{
Randolph Chung6184f102010-08-20 12:47:53 +0800983 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Lars-Peter Clausen650a18a2015-05-15 12:32:57 +0200984 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
Randolph Chung6184f102010-08-20 12:47:53 +0800985
Jan Weitzel58381da2013-12-05 09:54:02 +0100986 switch (aic3x->model) {
987 case AIC3X_MODEL_3X:
988 case AIC3X_MODEL_33:
Jyri Sarha95031122015-02-02 16:48:05 +0200989 snd_soc_dapm_new_controls(dapm, aic3x_extra_dapm_widgets,
990 ARRAY_SIZE(aic3x_extra_dapm_widgets));
991 snd_soc_dapm_add_routes(dapm, intercon_extra,
992 ARRAY_SIZE(intercon_extra));
Jan Weitzel58381da2013-12-05 09:54:02 +0100993 snd_soc_dapm_new_controls(dapm, aic3x_dapm_mono_widgets,
994 ARRAY_SIZE(aic3x_dapm_mono_widgets));
995 snd_soc_dapm_add_routes(dapm, intercon_mono,
996 ARRAY_SIZE(intercon_mono));
997 break;
998 case AIC3X_MODEL_3007:
Jyri Sarha95031122015-02-02 16:48:05 +0200999 snd_soc_dapm_new_controls(dapm, aic3x_extra_dapm_widgets,
1000 ARRAY_SIZE(aic3x_extra_dapm_widgets));
1001 snd_soc_dapm_add_routes(dapm, intercon_extra,
1002 ARRAY_SIZE(intercon_extra));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001003 snd_soc_dapm_new_controls(dapm, aic3007_dapm_widgets,
Randolph Chung6184f102010-08-20 12:47:53 +08001004 ARRAY_SIZE(aic3007_dapm_widgets));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001005 snd_soc_dapm_add_routes(dapm, intercon_3007,
1006 ARRAY_SIZE(intercon_3007));
Jan Weitzel58381da2013-12-05 09:54:02 +01001007 break;
Jyri Sarha95031122015-02-02 16:48:05 +02001008 case AIC3X_MODEL_3104:
1009 snd_soc_dapm_new_controls(dapm, aic3104_extra_dapm_widgets,
1010 ARRAY_SIZE(aic3104_extra_dapm_widgets));
1011 snd_soc_dapm_add_routes(dapm, intercon_extra_3104,
1012 ARRAY_SIZE(intercon_extra_3104));
1013 break;
Randolph Chung6184f102010-08-20 12:47:53 +08001014 }
1015
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001016 return 0;
1017}
1018
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001019static int aic3x_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +00001020 struct snd_pcm_hw_params *params,
1021 struct snd_soc_dai *dai)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001022{
Mark Browne6968a12012-04-04 15:58:16 +01001023 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001024 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001025 int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
Peter Meerwald255173b2009-12-14 14:44:56 +01001026 u8 data, j, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
1027 u16 d, pll_d = 1;
Peter Meerwald255173b2009-12-14 14:44:56 +01001028 int clk;
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001029 int width = aic3x->slot_width;
1030
1031 if (!width)
1032 width = params_width(params);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001033
1034 /* select data word length */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001035 data = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001036 switch (width) {
Mark Brown3e3e2922014-07-31 12:48:36 +01001037 case 16:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001038 break;
Mark Brown3e3e2922014-07-31 12:48:36 +01001039 case 20:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001040 data |= (0x01 << 4);
1041 break;
Mark Brown3e3e2922014-07-31 12:48:36 +01001042 case 24:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001043 data |= (0x02 << 4);
1044 break;
Mark Brown3e3e2922014-07-31 12:48:36 +01001045 case 32:
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001046 data |= (0x03 << 4);
1047 break;
1048 }
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001049 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, data);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001050
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001051 /* Fsref can be 44100 or 48000 */
1052 fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
1053
1054 /* Try to find a value for Q which allows us to bypass the PLL and
1055 * generate CODEC_CLK directly. */
1056 for (pll_q = 2; pll_q < 18; pll_q++)
1057 if (aic3x->sysclk / (128 * pll_q) == fsref) {
1058 bypass_pll = 1;
1059 break;
1060 }
1061
1062 if (bypass_pll) {
1063 pll_q &= 0xf;
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001064 snd_soc_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
1065 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -04001066 /* disable PLL if it is bypassed */
Axel Lin9c173d12011-10-26 22:13:17 +08001067 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG, PLL_ENABLE, 0);
Chaithrika U S06c71282009-07-22 07:45:04 -04001068
1069 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001070 snd_soc_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
Chaithrika U S06c71282009-07-22 07:45:04 -04001071 /* enable PLL when it is used */
Axel Lin9c173d12011-10-26 22:13:17 +08001072 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
1073 PLL_ENABLE, PLL_ENABLE);
Chaithrika U S06c71282009-07-22 07:45:04 -04001074 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001075
1076 /* Route Left DAC to left channel input and
1077 * right DAC to right channel input */
1078 data = (LDAC2LCH | RDAC2RCH);
1079 data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
1080 if (params_rate(params) >= 64000)
1081 data |= DUAL_RATE_MODE;
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001082 snd_soc_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001083
1084 /* codec sample rate select */
1085 data = (fsref * 20) / params_rate(params);
1086 if (params_rate(params) < 64000)
1087 data /= 2;
1088 data /= 5;
1089 data -= 2;
1090 data |= (data << 4);
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001091 snd_soc_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001092
1093 if (bypass_pll)
1094 return 0;
1095
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001096 /* Use PLL, compute appropriate setup for j, d, r and p, the closest
Peter Meerwald255173b2009-12-14 14:44:56 +01001097 * one wins the game. Try with d==0 first, next with d!=0.
1098 * Constraints for j are according to the datasheet.
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001099 * The sysclk is divided by 1000 to prevent integer overflows.
1100 */
Peter Meerwald255173b2009-12-14 14:44:56 +01001101
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001102 codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
1103
1104 for (r = 1; r <= 16; r++)
1105 for (p = 1; p <= 8; p++) {
Peter Meerwald255173b2009-12-14 14:44:56 +01001106 for (j = 4; j <= 55; j++) {
1107 /* This is actually 1000*((j+(d/10000))*r)/p
1108 * The term had to be converted to get
1109 * rid of the division by 10000; d = 0 here
1110 */
Mark Brown5baf8312010-01-02 13:13:42 +00001111 int tmp_clk = (1000 * j * r) / p;
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001112
Peter Meerwald255173b2009-12-14 14:44:56 +01001113 /* Check whether this values get closer than
1114 * the best ones we had before
1115 */
Mark Brown5baf8312010-01-02 13:13:42 +00001116 if (abs(codec_clk - tmp_clk) <
Peter Meerwald255173b2009-12-14 14:44:56 +01001117 abs(codec_clk - last_clk)) {
1118 pll_j = j; pll_d = 0;
1119 pll_r = r; pll_p = p;
Mark Brown5baf8312010-01-02 13:13:42 +00001120 last_clk = tmp_clk;
Peter Meerwald255173b2009-12-14 14:44:56 +01001121 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001122
Peter Meerwald255173b2009-12-14 14:44:56 +01001123 /* Early exit for exact matches */
Mark Brown5baf8312010-01-02 13:13:42 +00001124 if (tmp_clk == codec_clk)
Peter Meerwald255173b2009-12-14 14:44:56 +01001125 goto found;
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001126 }
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001127 }
1128
Peter Meerwald255173b2009-12-14 14:44:56 +01001129 /* try with d != 0 */
1130 for (p = 1; p <= 8; p++) {
1131 j = codec_clk * p / 1000;
1132
1133 if (j < 4 || j > 11)
1134 continue;
1135
1136 /* do not use codec_clk here since we'd loose precision */
1137 d = ((2048 * p * fsref) - j * aic3x->sysclk)
1138 * 100 / (aic3x->sysclk/100);
1139
1140 clk = (10000 * j + d) / (10 * p);
1141
1142 /* check whether this values get closer than the best
1143 * ones we had before */
1144 if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
1145 pll_j = j; pll_d = d; pll_r = 1; pll_p = p;
1146 last_clk = clk;
1147 }
1148
1149 /* Early exit for exact matches */
1150 if (clk == codec_clk)
1151 goto found;
1152 }
1153
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001154 if (last_clk == 0) {
1155 printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
1156 return -EINVAL;
1157 }
1158
Peter Meerwald255173b2009-12-14 14:44:56 +01001159found:
Hebbar, Gururajac9fe5732012-06-26 19:25:11 +05301160 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG, PLLP_MASK, pll_p);
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001161 snd_soc_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG,
1162 pll_r << PLLR_SHIFT);
1163 snd_soc_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
1164 snd_soc_write(codec, AIC3X_PLL_PROGC_REG,
1165 (pll_d >> 6) << PLLD_MSB_SHIFT);
1166 snd_soc_write(codec, AIC3X_PLL_PROGD_REG,
1167 (pll_d & 0x3F) << PLLD_LSB_SHIFT);
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001168
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001169 return 0;
1170}
1171
Peter Ujfalusi36849402014-11-10 12:27:33 +02001172static int aic3x_prepare(struct snd_pcm_substream *substream,
1173 struct snd_soc_dai *dai)
1174{
1175 struct snd_soc_codec *codec = dai->codec;
1176 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
1177 int delay = 0;
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001178 int width = aic3x->slot_width;
1179
1180 if (!width)
1181 width = substream->runtime->sample_bits;
Peter Ujfalusi36849402014-11-10 12:27:33 +02001182
1183 /* TDM slot selection only valid in DSP_A/_B mode */
1184 if (aic3x->dai_fmt == SND_SOC_DAIFMT_DSP_A)
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001185 delay += (aic3x->tdm_delay*width + 1);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001186 else if (aic3x->dai_fmt == SND_SOC_DAIFMT_DSP_B)
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001187 delay += aic3x->tdm_delay*width;
Peter Ujfalusi36849402014-11-10 12:27:33 +02001188
1189 /* Configure data delay */
Peter Ujfalusi0b65ba92015-01-30 14:42:31 +02001190 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLC, delay);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001191
1192 return 0;
1193}
1194
Liam Girdwoode550e172008-07-07 16:07:52 +01001195static int aic3x_mute(struct snd_soc_dai *dai, int mute)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001196{
1197 struct snd_soc_codec *codec = dai->codec;
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001198 u8 ldac_reg = snd_soc_read(codec, LDAC_VOL) & ~MUTE_ON;
1199 u8 rdac_reg = snd_soc_read(codec, RDAC_VOL) & ~MUTE_ON;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001200
1201 if (mute) {
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001202 snd_soc_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
1203 snd_soc_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001204 } else {
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001205 snd_soc_write(codec, LDAC_VOL, ldac_reg);
1206 snd_soc_write(codec, RDAC_VOL, rdac_reg);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001207 }
1208
1209 return 0;
1210}
1211
Liam Girdwoode550e172008-07-07 16:07:52 +01001212static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001213 int clk_id, unsigned int freq, int dir)
1214{
1215 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001216 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001217
Jiri Prchala1f34af2012-07-10 14:36:58 +02001218 /* set clock on MCLK or GPIO2 or BCLK */
1219 snd_soc_update_bits(codec, AIC3X_CLKGEN_CTRL_REG, PLLCLK_IN_MASK,
1220 clk_id << PLLCLK_IN_SHIFT);
1221 snd_soc_update_bits(codec, AIC3X_CLKGEN_CTRL_REG, CLKDIV_IN_MASK,
1222 clk_id << CLKDIV_IN_SHIFT);
1223
Daniel Mack4f9c16c2008-04-30 16:20:19 +02001224 aic3x->sysclk = freq;
1225 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001226}
1227
Liam Girdwoode550e172008-07-07 16:07:52 +01001228static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001229 unsigned int fmt)
1230{
1231 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001232 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula81971a12008-06-25 14:58:45 +03001233 u8 iface_areg, iface_breg;
1234
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001235 iface_areg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
1236 iface_breg = snd_soc_read(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001237
1238 /* set master/slave audio interface */
1239 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1240 case SND_SOC_DAIFMT_CBM_CFM:
1241 aic3x->master = 1;
1242 iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
1243 break;
1244 case SND_SOC_DAIFMT_CBS_CFS:
1245 aic3x->master = 0;
Axel Lin68e47982011-10-27 16:38:42 +08001246 iface_areg &= ~(BIT_CLK_MASTER | WORD_CLK_MASTER);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001247 break;
1248 default:
1249 return -EINVAL;
1250 }
1251
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001252 /*
1253 * match both interface format and signal polarities since they
1254 * are fixed
1255 */
1256 switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
1257 SND_SOC_DAIFMT_INV_MASK)) {
1258 case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001259 break;
Troy Kiskya24f4f62008-12-19 13:05:22 -07001260 case (SND_SOC_DAIFMT_DSP_A | SND_SOC_DAIFMT_IB_NF):
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001261 case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001262 iface_breg |= (0x01 << 6);
1263 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001264 case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001265 iface_breg |= (0x02 << 6);
1266 break;
Jarkko Nikula4b7d2832008-10-23 14:27:03 +03001267 case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001268 iface_breg |= (0x03 << 6);
1269 break;
1270 default:
1271 return -EINVAL;
1272 }
1273
Peter Ujfalusi36849402014-11-10 12:27:33 +02001274 aic3x->dai_fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
1275
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001276 /* set iface */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001277 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
1278 snd_soc_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
Peter Ujfalusi36849402014-11-10 12:27:33 +02001279
1280 return 0;
1281}
1282
1283static int aic3x_set_dai_tdm_slot(struct snd_soc_dai *codec_dai,
1284 unsigned int tx_mask, unsigned int rx_mask,
1285 int slots, int slot_width)
1286{
1287 struct snd_soc_codec *codec = codec_dai->codec;
1288 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
1289 unsigned int lsb;
1290
1291 if (tx_mask != rx_mask) {
1292 dev_err(codec->dev, "tx and rx masks must be symmetric\n");
1293 return -EINVAL;
1294 }
1295
1296 if (unlikely(!tx_mask)) {
1297 dev_err(codec->dev, "tx and rx masks need to be non 0\n");
1298 return -EINVAL;
1299 }
1300
1301 /* TDM based on DSP mode requires slots to be adjacent */
1302 lsb = __ffs(tx_mask);
1303 if ((lsb + 1) != __fls(tx_mask)) {
1304 dev_err(codec->dev, "Invalid mask, slots must be adjacent\n");
1305 return -EINVAL;
1306 }
1307
Jyri Sarha3e8f5262015-09-09 21:27:46 +03001308 switch (slot_width) {
1309 case 16:
1310 case 20:
1311 case 24:
1312 case 32:
1313 break;
1314 default:
1315 dev_err(codec->dev, "Unsupported slot width %d\n", slot_width);
1316 return -EINVAL;
1317 }
1318
1319
1320 aic3x->tdm_delay = lsb;
1321 aic3x->slot_width = slot_width;
Peter Ujfalusi36849402014-11-10 12:27:33 +02001322
1323 /* DOUT in high-impedance on inactive bit clocks */
1324 snd_soc_update_bits(codec, AIC3X_ASD_INTF_CTRLA,
1325 DOUT_TRISTATE, DOUT_TRISTATE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001326
1327 return 0;
1328}
1329
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001330static int aic3x_regulator_event(struct notifier_block *nb,
1331 unsigned long event, void *data)
1332{
1333 struct aic3x_disable_nb *disable_nb =
1334 container_of(nb, struct aic3x_disable_nb, nb);
1335 struct aic3x_priv *aic3x = disable_nb->aic3x;
1336
1337 if (event & REGULATOR_EVENT_DISABLE) {
1338 /*
1339 * Put codec to reset and require cache sync as at least one
1340 * of the supplies was disabled
1341 */
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001342 if (gpio_is_valid(aic3x->gpio_reset))
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001343 gpio_set_value(aic3x->gpio_reset, 0);
Mark Brown2a6fede2013-09-24 00:07:13 +01001344 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001345 }
1346
1347 return 0;
1348}
1349
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001350static int aic3x_set_power(struct snd_soc_codec *codec, int power)
1351{
1352 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Dmitry Lavnikevich31d9f8f2014-10-03 16:18:56 +03001353 unsigned int pll_c, pll_d;
Mark Brown2a6fede2013-09-24 00:07:13 +01001354 int ret;
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001355
1356 if (power) {
1357 ret = regulator_bulk_enable(ARRAY_SIZE(aic3x->supplies),
1358 aic3x->supplies);
1359 if (ret)
1360 goto out;
1361 aic3x->power = 1;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001362
Jarkko Nikula79ee8202010-11-01 14:03:55 +02001363 if (gpio_is_valid(aic3x->gpio_reset)) {
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001364 udelay(1);
1365 gpio_set_value(aic3x->gpio_reset, 1);
1366 }
1367
1368 /* Sync reg_cache with the hardware */
Mark Brown2a6fede2013-09-24 00:07:13 +01001369 regcache_cache_only(aic3x->regmap, false);
1370 regcache_sync(aic3x->regmap);
Dmitry Lavnikevich31d9f8f2014-10-03 16:18:56 +03001371
1372 /* Rewrite paired PLL D registers in case cached sync skipped
1373 * writing one of them and thus caused other one also not
1374 * being written
1375 */
1376 pll_c = snd_soc_read(codec, AIC3X_PLL_PROGC_REG);
1377 pll_d = snd_soc_read(codec, AIC3X_PLL_PROGD_REG);
1378 if (pll_c == aic3x_reg[AIC3X_PLL_PROGC_REG].def ||
1379 pll_d == aic3x_reg[AIC3X_PLL_PROGD_REG].def) {
1380 snd_soc_write(codec, AIC3X_PLL_PROGC_REG, pll_c);
1381 snd_soc_write(codec, AIC3X_PLL_PROGD_REG, pll_d);
1382 }
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001383 } else {
Jarkko Nikula9fb352b2011-05-20 16:52:38 +03001384 /*
1385 * Do soft reset to this codec instance in order to clear
1386 * possible VDD leakage currents in case the supply regulators
1387 * remain on
1388 */
1389 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
Mark Brown2a6fede2013-09-24 00:07:13 +01001390 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001391 aic3x->power = 0;
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001392 /* HW writes are needless when bias is off */
Mark Brown2a6fede2013-09-24 00:07:13 +01001393 regcache_cache_only(aic3x->regmap, true);
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001394 ret = regulator_bulk_disable(ARRAY_SIZE(aic3x->supplies),
1395 aic3x->supplies);
1396 }
1397out:
1398 return ret;
1399}
1400
Mark Brown0be98982008-05-19 12:31:28 +02001401static int aic3x_set_bias_level(struct snd_soc_codec *codec,
1402 enum snd_soc_bias_level level)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001403{
Mark Brownb2c812e2010-04-14 15:35:19 +09001404 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001405
Mark Brown0be98982008-05-19 12:31:28 +02001406 switch (level) {
1407 case SND_SOC_BIAS_ON:
Jarkko Nikuladb138022010-04-26 15:49:13 +03001408 break;
1409 case SND_SOC_BIAS_PREPARE:
Lars-Peter Clausen650a18a2015-05-15 12:32:57 +02001410 if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_STANDBY &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001411 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001412 /* enable pll */
Axel Lin9c173d12011-10-26 22:13:17 +08001413 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
1414 PLL_ENABLE, PLL_ENABLE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001415 }
1416 break;
Mark Brown0be98982008-05-19 12:31:28 +02001417 case SND_SOC_BIAS_STANDBY:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001418 if (!aic3x->power)
1419 aic3x_set_power(codec, 1);
Lars-Peter Clausen650a18a2015-05-15 12:32:57 +02001420 if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_PREPARE &&
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001421 aic3x->master) {
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001422 /* disable pll */
Axel Lin9c173d12011-10-26 22:13:17 +08001423 snd_soc_update_bits(codec, AIC3X_PLL_PROGA_REG,
1424 PLL_ENABLE, 0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001425 }
1426 break;
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001427 case SND_SOC_BIAS_OFF:
Jarkko Nikula6c1a7d42010-09-20 10:39:12 +03001428 if (aic3x->power)
1429 aic3x_set_power(codec, 0);
Jarkko Nikulac23fd752010-09-10 14:23:29 +03001430 break;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001431 }
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001432
1433 return 0;
1434}
1435
1436#define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
1437#define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
Peter Ujfalusi2a11a102014-06-26 08:06:56 +03001438 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S24_LE | \
1439 SNDRV_PCM_FMTBIT_S32_LE)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001440
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001441static const struct snd_soc_dai_ops aic3x_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +08001442 .hw_params = aic3x_hw_params,
Peter Ujfalusi36849402014-11-10 12:27:33 +02001443 .prepare = aic3x_prepare,
Eric Miao6335d052009-03-03 09:41:00 +08001444 .digital_mute = aic3x_mute,
1445 .set_sysclk = aic3x_set_dai_sysclk,
1446 .set_fmt = aic3x_set_dai_fmt,
Peter Ujfalusi36849402014-11-10 12:27:33 +02001447 .set_tdm_slot = aic3x_set_dai_tdm_slot,
Eric Miao6335d052009-03-03 09:41:00 +08001448};
1449
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001450static struct snd_soc_dai_driver aic3x_dai = {
1451 .name = "tlv320aic3x-hifi",
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001452 .playback = {
1453 .stream_name = "Playback",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001454 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001455 .channels_max = 2,
1456 .rates = AIC3X_RATES,
1457 .formats = AIC3X_FORMATS,},
1458 .capture = {
1459 .stream_name = "Capture",
Benoît Thébaudeau06378da2013-01-29 21:31:48 +01001460 .channels_min = 2,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001461 .channels_max = 2,
1462 .rates = AIC3X_RATES,
1463 .formats = AIC3X_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +08001464 .ops = &aic3x_dai_ops,
Randolph Chung14017612010-08-19 12:06:17 +01001465 .symmetric_rates = 1,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001466};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001467
Jan Weitzel58381da2013-12-05 09:54:02 +01001468static void aic3x_mono_init(struct snd_soc_codec *codec)
1469{
1470 /* DAC to Mono Line Out default volume and route to Output mixer */
1471 snd_soc_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1472 snd_soc_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1473
1474 /* unmute all outputs */
1475 snd_soc_update_bits(codec, MONOLOPM_CTRL, UNMUTE, UNMUTE);
1476
1477 /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
1478 snd_soc_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
1479 snd_soc_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
1480
1481 /* Line2 to Mono Out default volume, disconnect from Output Mixer */
1482 snd_soc_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
1483 snd_soc_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
1484}
1485
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001486/*
1487 * initialise the AIC3X driver
1488 * register the mixer and dsp interfaces with the kernel
1489 */
Ben Dookscb3826f2009-08-20 22:50:41 +01001490static int aic3x_init(struct snd_soc_codec *codec)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001491{
Randolph Chung6184f102010-08-20 12:47:53 +08001492 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Ben Dookscb3826f2009-08-20 22:50:41 +01001493
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001494 snd_soc_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
1495 snd_soc_write(codec, AIC3X_RESET, SOFT_RESET);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001496
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001497 /* DAC default volume and mute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001498 snd_soc_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
1499 snd_soc_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001500
1501 /* DAC to HP default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001502 snd_soc_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
1503 snd_soc_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
1504 snd_soc_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
1505 snd_soc_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001506 /* DAC to Line Out default volume and route to Output mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001507 snd_soc_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
1508 snd_soc_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001509
1510 /* unmute all outputs */
Axel Lin9c173d12011-10-26 22:13:17 +08001511 snd_soc_update_bits(codec, LLOPM_CTRL, UNMUTE, UNMUTE);
1512 snd_soc_update_bits(codec, RLOPM_CTRL, UNMUTE, UNMUTE);
Axel Lin9c173d12011-10-26 22:13:17 +08001513 snd_soc_update_bits(codec, HPLOUT_CTRL, UNMUTE, UNMUTE);
1514 snd_soc_update_bits(codec, HPROUT_CTRL, UNMUTE, UNMUTE);
1515 snd_soc_update_bits(codec, HPLCOM_CTRL, UNMUTE, UNMUTE);
1516 snd_soc_update_bits(codec, HPRCOM_CTRL, UNMUTE, UNMUTE);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001517
1518 /* ADC default volume and unmute */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001519 snd_soc_write(codec, LADC_VOL, DEFAULT_GAIN);
1520 snd_soc_write(codec, RADC_VOL, DEFAULT_GAIN);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001521 /* By default route Line1 to ADC PGA mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001522 snd_soc_write(codec, LINE1L_2_LADC_CTRL, 0x0);
1523 snd_soc_write(codec, LINE1R_2_RADC_CTRL, 0x0);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001524
1525 /* PGA to HP Bypass default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001526 snd_soc_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
1527 snd_soc_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
1528 snd_soc_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
1529 snd_soc_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001530 /* PGA to Line Out default volume, disconnect from Output Mixer */
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001531 snd_soc_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
1532 snd_soc_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001533
Rick Mann2d1180e2015-09-30 16:24:53 -07001534 /* On tlv320aic3104, these registers are reserved and must not be written */
1535 if (aic3x->model != AIC3X_MODEL_3104) {
1536 /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
1537 snd_soc_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
1538 snd_soc_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
1539 snd_soc_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
1540 snd_soc_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
1541 /* Line2 Line Out default volume, disconnect from Output Mixer */
1542 snd_soc_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
1543 snd_soc_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
1544 }
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001545
Jan Weitzel58381da2013-12-05 09:54:02 +01001546 switch (aic3x->model) {
1547 case AIC3X_MODEL_3X:
1548 case AIC3X_MODEL_33:
1549 aic3x_mono_init(codec);
1550 break;
1551 case AIC3X_MODEL_3007:
Jarkko Nikulae18eca42010-09-14 14:54:47 +03001552 snd_soc_write(codec, CLASSD_CTRL, 0);
Jan Weitzel58381da2013-12-05 09:54:02 +01001553 break;
Randolph Chung6184f102010-08-20 12:47:53 +08001554 }
1555
Ben Dookscb3826f2009-08-20 22:50:41 +01001556 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001557}
1558
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001559static bool aic3x_is_shared_reset(struct aic3x_priv *aic3x)
1560{
1561 struct aic3x_priv *a;
1562
1563 list_for_each_entry(a, &reset_list, list) {
1564 if (gpio_is_valid(aic3x->gpio_reset) &&
1565 aic3x->gpio_reset == a->gpio_reset)
1566 return true;
1567 }
1568
1569 return false;
1570}
1571
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001572static int aic3x_probe(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001573{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001574 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001575 int ret, i;
Ben Dookscb3826f2009-08-20 22:50:41 +01001576
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001577 INIT_LIST_HEAD(&aic3x->list);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001578 aic3x->codec = codec;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001579
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001580 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++) {
1581 aic3x->disable_nb[i].nb.notifier_call = aic3x_regulator_event;
1582 aic3x->disable_nb[i].aic3x = aic3x;
1583 ret = regulator_register_notifier(aic3x->supplies[i].consumer,
1584 &aic3x->disable_nb[i].nb);
1585 if (ret) {
1586 dev_err(codec->dev,
1587 "Failed to request regulator notifier: %d\n",
1588 ret);
1589 goto err_notif;
1590 }
1591 }
Jarkko Nikula2f241112010-09-20 10:39:11 +03001592
Mark Brown2a6fede2013-09-24 00:07:13 +01001593 regcache_mark_dirty(aic3x->regmap);
Jarkko Nikula37b47652010-08-23 10:38:40 +03001594 aic3x_init(codec);
1595
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001596 if (aic3x->setup) {
Jyri Sarha95031122015-02-02 16:48:05 +02001597 if (aic3x->model != AIC3X_MODEL_3104) {
1598 /* setup GPIO functions */
1599 snd_soc_write(codec, AIC3X_GPIO1_REG,
1600 (aic3x->setup->gpio_func[0] & 0xf) << 4);
1601 snd_soc_write(codec, AIC3X_GPIO2_REG,
1602 (aic3x->setup->gpio_func[1] & 0xf) << 4);
1603 } else {
1604 dev_warn(codec->dev, "GPIO functionality is not supported on tlv320aic3104\n");
1605 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001606 }
1607
Jan Weitzel58381da2013-12-05 09:54:02 +01001608 switch (aic3x->model) {
1609 case AIC3X_MODEL_3X:
1610 case AIC3X_MODEL_33:
Jyri Sarha95031122015-02-02 16:48:05 +02001611 snd_soc_add_codec_controls(codec, aic3x_extra_snd_controls,
1612 ARRAY_SIZE(aic3x_extra_snd_controls));
Jan Weitzel58381da2013-12-05 09:54:02 +01001613 snd_soc_add_codec_controls(codec, aic3x_mono_controls,
1614 ARRAY_SIZE(aic3x_mono_controls));
1615 break;
1616 case AIC3X_MODEL_3007:
Jyri Sarha95031122015-02-02 16:48:05 +02001617 snd_soc_add_codec_controls(codec, aic3x_extra_snd_controls,
1618 ARRAY_SIZE(aic3x_extra_snd_controls));
Jan Weitzel58381da2013-12-05 09:54:02 +01001619 snd_soc_add_codec_controls(codec,
1620 &aic3x_classd_amp_gain_ctrl, 1);
1621 break;
Jyri Sarha95031122015-02-02 16:48:05 +02001622 case AIC3X_MODEL_3104:
1623 break;
Jan Weitzel58381da2013-12-05 09:54:02 +01001624 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001625
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301626 /* set mic bias voltage */
1627 switch (aic3x->micbias_vg) {
1628 case AIC3X_MICBIAS_2_0V:
1629 case AIC3X_MICBIAS_2_5V:
1630 case AIC3X_MICBIAS_AVDDV:
1631 snd_soc_update_bits(codec, MICBIAS_CTRL,
1632 MICBIAS_LEVEL_MASK,
1633 (aic3x->micbias_vg) << MICBIAS_LEVEL_SHIFT);
1634 break;
1635 case AIC3X_MICBIAS_OFF:
1636 /*
1637 * noting to do. target won't enter here. This is just to avoid
1638 * compile time warning "warning: enumeration value
1639 * 'AIC3X_MICBIAS_OFF' not handled in switch"
1640 */
1641 break;
1642 }
1643
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001644 aic3x_add_widgets(codec);
Ben Dookscb3826f2009-08-20 22:50:41 +01001645
1646 return 0;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001647
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001648err_notif:
1649 while (i--)
1650 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1651 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001652 return ret;
Ben Dookscb3826f2009-08-20 22:50:41 +01001653}
1654
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001655static int aic3x_remove(struct snd_soc_codec *codec)
Ben Dookscb3826f2009-08-20 22:50:41 +01001656{
Jarkko Nikula2f241112010-09-20 10:39:11 +03001657 struct aic3x_priv *aic3x = snd_soc_codec_get_drvdata(codec);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001658 int i;
Jarkko Nikula2f241112010-09-20 10:39:11 +03001659
Jarkko Nikula414c73a2010-11-01 14:03:56 +02001660 list_del(&aic3x->list);
Jarkko Nikula5a895f82010-09-20 10:39:13 +03001661 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1662 regulator_unregister_notifier(aic3x->supplies[i].consumer,
1663 &aic3x->disable_nb[i].nb);
Jarkko Nikula2f241112010-09-20 10:39:11 +03001664
Ben Dookscb3826f2009-08-20 22:50:41 +01001665 return 0;
1666}
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001667
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001668static struct snd_soc_codec_driver soc_codec_dev_aic3x = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001669 .set_bias_level = aic3x_set_bias_level,
Axel Lineb3032f2012-01-27 18:02:09 +08001670 .idle_bias_off = true,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001671 .probe = aic3x_probe,
1672 .remove = aic3x_remove,
Mark Brownf9df1ae2013-09-23 23:53:16 +01001673 .controls = aic3x_snd_controls,
1674 .num_controls = ARRAY_SIZE(aic3x_snd_controls),
Mark Brown58a63fb2013-09-23 23:57:36 +01001675 .dapm_widgets = aic3x_dapm_widgets,
1676 .num_dapm_widgets = ARRAY_SIZE(aic3x_dapm_widgets),
1677 .dapm_routes = intercon,
1678 .num_dapm_routes = ARRAY_SIZE(intercon),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001679};
1680
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001681/*
1682 * AIC3X 2 wire address can be up to 4 devices with device addresses
1683 * 0x18, 0x19, 0x1A, 0x1B
1684 */
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001685
Randolph Chung6184f102010-08-20 12:47:53 +08001686static const struct i2c_device_id aic3x_i2c_id[] = {
Axel Lin177fdd82011-09-28 21:56:48 +08001687 { "tlv320aic3x", AIC3X_MODEL_3X },
1688 { "tlv320aic33", AIC3X_MODEL_33 },
1689 { "tlv320aic3007", AIC3X_MODEL_3007 },
Mark Browncbaa5682013-07-16 13:39:52 +01001690 { "tlv320aic3106", AIC3X_MODEL_3X },
Jyri Sarha95031122015-02-02 16:48:05 +02001691 { "tlv320aic3104", AIC3X_MODEL_3104 },
Randolph Chung6184f102010-08-20 12:47:53 +08001692 { }
1693};
1694MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
1695
Nariman Poushin8019ff62015-07-16 16:36:21 +01001696static const struct reg_sequence aic3007_class_d[] = {
Mark Brown2a6fede2013-09-24 00:07:13 +01001697 /* Class-D speaker driver init; datasheet p. 46 */
1698 { AIC3X_PAGE_SELECT, 0x0D },
1699 { 0xD, 0x0D },
1700 { 0x8, 0x5C },
1701 { 0x8, 0x5D },
1702 { 0x8, 0x5C },
1703 { AIC3X_PAGE_SELECT, 0x00 },
1704};
1705
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001706/*
1707 * If the i2c layer weren't so broken, we could pass this kind of data
1708 * around
1709 */
Jean Delvareba8ed122008-09-22 14:15:53 +02001710static int aic3x_i2c_probe(struct i2c_client *i2c,
1711 const struct i2c_device_id *id)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001712{
Jarkko Nikula5193d622010-05-05 13:02:03 +03001713 struct aic3x_pdata *pdata = i2c->dev.platform_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001714 struct aic3x_priv *aic3x;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301715 struct aic3x_setup_data *ai3x_setup;
1716 struct device_node *np = i2c->dev.of_node;
Mark Brown6f818e02013-09-23 19:48:45 +01001717 int ret, i;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301718 u32 value;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001719
Axel Line2257db2011-12-29 12:10:04 +08001720 aic3x = devm_kzalloc(&i2c->dev, sizeof(struct aic3x_priv), GFP_KERNEL);
Sachin Kamatb1117f52014-06-20 15:29:01 +05301721 if (!aic3x)
Ben Dookscb3826f2009-08-20 22:50:41 +01001722 return -ENOMEM;
Ben Dookscb3826f2009-08-20 22:50:41 +01001723
Mark Brown2a6fede2013-09-24 00:07:13 +01001724 aic3x->regmap = devm_regmap_init_i2c(i2c, &aic3x_regmap);
1725 if (IS_ERR(aic3x->regmap)) {
1726 ret = PTR_ERR(aic3x->regmap);
1727 return ret;
1728 }
1729
1730 regcache_cache_only(aic3x->regmap, true);
Jarkko Nikulaa84a4412010-09-14 14:54:48 +03001731
Ben Dookscb3826f2009-08-20 22:50:41 +01001732 i2c_set_clientdata(i2c, aic3x);
Jarkko Nikulac7763572010-09-05 19:10:22 +03001733 if (pdata) {
1734 aic3x->gpio_reset = pdata->gpio_reset;
1735 aic3x->setup = pdata->setup;
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301736 aic3x->micbias_vg = pdata->micbias_vg;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301737 } else if (np) {
1738 ai3x_setup = devm_kzalloc(&i2c->dev, sizeof(*ai3x_setup),
1739 GFP_KERNEL);
Sachin Kamatb1117f52014-06-20 15:29:01 +05301740 if (!ai3x_setup)
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301741 return -ENOMEM;
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301742
1743 ret = of_get_named_gpio(np, "gpio-reset", 0);
1744 if (ret >= 0)
1745 aic3x->gpio_reset = ret;
1746 else
1747 aic3x->gpio_reset = -1;
1748
1749 if (of_property_read_u32_array(np, "ai3x-gpio-func",
1750 ai3x_setup->gpio_func, 2) >= 0) {
1751 aic3x->setup = ai3x_setup;
1752 }
1753
Hebbar Gururajae2e8bfd2013-01-31 18:23:04 +05301754 if (!of_property_read_u32(np, "ai3x-micbias-vg", &value)) {
1755 switch (value) {
1756 case 1 :
1757 aic3x->micbias_vg = AIC3X_MICBIAS_2_0V;
1758 break;
1759 case 2 :
1760 aic3x->micbias_vg = AIC3X_MICBIAS_2_5V;
1761 break;
1762 case 3 :
1763 aic3x->micbias_vg = AIC3X_MICBIAS_AVDDV;
1764 break;
1765 default :
1766 aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1767 dev_err(&i2c->dev, "Unsuitable MicBias voltage "
1768 "found in DT\n");
1769 }
1770 } else {
1771 aic3x->micbias_vg = AIC3X_MICBIAS_OFF;
1772 }
1773
Jarkko Nikulac7763572010-09-05 19:10:22 +03001774 } else {
1775 aic3x->gpio_reset = -1;
1776 }
Ben Dookscb3826f2009-08-20 22:50:41 +01001777
Axel Lin177fdd82011-09-28 21:56:48 +08001778 aic3x->model = id->driver_data;
Randolph Chung6184f102010-08-20 12:47:53 +08001779
Mark Brown6f818e02013-09-23 19:48:45 +01001780 if (gpio_is_valid(aic3x->gpio_reset) &&
1781 !aic3x_is_shared_reset(aic3x)) {
1782 ret = gpio_request(aic3x->gpio_reset, "tlv320aic3x reset");
1783 if (ret != 0)
1784 goto err;
1785 gpio_direction_output(aic3x->gpio_reset, 0);
1786 }
1787
1788 for (i = 0; i < ARRAY_SIZE(aic3x->supplies); i++)
1789 aic3x->supplies[i].supply = aic3x_supply_names[i];
1790
1791 ret = devm_regulator_bulk_get(&i2c->dev, ARRAY_SIZE(aic3x->supplies),
1792 aic3x->supplies);
1793 if (ret != 0) {
1794 dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
1795 goto err_gpio;
1796 }
1797
Mark Brown2a6fede2013-09-24 00:07:13 +01001798 if (aic3x->model == AIC3X_MODEL_3007) {
1799 ret = regmap_register_patch(aic3x->regmap, aic3007_class_d,
1800 ARRAY_SIZE(aic3007_class_d));
1801 if (ret != 0)
1802 dev_err(&i2c->dev, "Failed to init class D: %d\n",
1803 ret);
1804 }
1805
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001806 ret = snd_soc_register_codec(&i2c->dev,
1807 &soc_codec_dev_aic3x, &aic3x_dai, 1);
Sebastian Reichel3b5b2432014-04-05 23:35:53 +02001808
1809 if (ret != 0)
1810 goto err_gpio;
1811
1812 list_add(&aic3x->list, &reset_list);
1813
1814 return 0;
Mark Brown6f818e02013-09-23 19:48:45 +01001815
1816err_gpio:
1817 if (gpio_is_valid(aic3x->gpio_reset) &&
1818 !aic3x_is_shared_reset(aic3x))
1819 gpio_free(aic3x->gpio_reset);
1820err:
1821 return ret;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001822}
1823
Jean Delvareba8ed122008-09-22 14:15:53 +02001824static int aic3x_i2c_remove(struct i2c_client *client)
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001825{
Mark Brown6f818e02013-09-23 19:48:45 +01001826 struct aic3x_priv *aic3x = i2c_get_clientdata(client);
1827
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001828 snd_soc_unregister_codec(&client->dev);
Mark Brown6f818e02013-09-23 19:48:45 +01001829 if (gpio_is_valid(aic3x->gpio_reset) &&
1830 !aic3x_is_shared_reset(aic3x)) {
1831 gpio_set_value(aic3x->gpio_reset, 0);
1832 gpio_free(aic3x->gpio_reset);
1833 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001834 return 0;
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001835}
1836
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301837#if defined(CONFIG_OF)
1838static const struct of_device_id tlv320aic3x_of_match[] = {
1839 { .compatible = "ti,tlv320aic3x", },
Mark Brownf2c4fa62013-07-16 13:36:05 +01001840 { .compatible = "ti,tlv320aic33" },
1841 { .compatible = "ti,tlv320aic3007" },
Mark Browncbaa5682013-07-16 13:39:52 +01001842 { .compatible = "ti,tlv320aic3106" },
Jyri Sarha95031122015-02-02 16:48:05 +02001843 { .compatible = "ti,tlv320aic3104" },
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301844 {},
1845};
1846MODULE_DEVICE_TABLE(of, tlv320aic3x_of_match);
1847#endif
1848
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001849/* machine i2c codec control layer */
1850static struct i2c_driver aic3x_i2c_driver = {
1851 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001852 .name = "tlv320aic3x-codec",
Hebbar, Gururajac24fdc82012-08-27 18:56:44 +05301853 .of_match_table = of_match_ptr(tlv320aic3x_of_match),
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001854 },
Ben Dookscb3826f2009-08-20 22:50:41 +01001855 .probe = aic3x_i2c_probe,
Jean Delvareba8ed122008-09-22 14:15:53 +02001856 .remove = aic3x_i2c_remove,
1857 .id_table = aic3x_i2c_id,
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001858};
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001859
Sachin Kamatfd39d142012-08-06 17:25:42 +05301860module_i2c_driver(aic3x_i2c_driver);
Mark Brown64089b82008-12-08 19:17:58 +00001861
Vladimir Barinov44d0a872007-11-14 17:07:17 +01001862MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
1863MODULE_AUTHOR("Vladimir Barinov");
1864MODULE_LICENSE("GPL");