blob: 5e2211fdb4bc792c1aff195c51997e9c4ff212f1 [file] [log] [blame]
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -07001/**********************************************************************
2 * Author: Cavium, Inc.
3 *
4 * Contact: support@cavium.com
5 * Please include "LiquidIO" in the subject.
6 *
7 * Copyright (c) 2003-2015 Cavium, Inc.
8 *
9 * This file is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License, Version 2, as
11 * published by the Free Software Foundation.
12 *
13 * This file is distributed in the hope that it will be useful, but
14 * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
16 * NONINFRINGEMENT. See the GNU General Public License for more
17 * details.
18 *
19 * This file may also be available under a different license from Cavium.
20 * Contact Cavium, Inc. for more information
21 **********************************************************************/
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070022#include <linux/pci.h>
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070023#include <linux/netdevice.h>
Raghu Vatsavayi5b173cf2015-06-12 18:11:50 -070024#include <linux/vmalloc.h>
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070025#include "liquidio_common.h"
26#include "octeon_droq.h"
27#include "octeon_iq.h"
28#include "response_manager.h"
29#include "octeon_device.h"
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070030#include "octeon_main.h"
31#include "octeon_network.h"
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070032#include "cn66xx_device.h"
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070033
34#define INCR_INSTRQUEUE_PKT_COUNT(octeon_dev_ptr, iq_no, field, count) \
35 (octeon_dev_ptr->instr_queue[iq_no]->stats.field += count)
36
37struct iq_post_status {
38 int status;
39 int index;
40};
41
42static void check_db_timeout(struct work_struct *work);
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -070043static void __check_db_timeout(struct octeon_device *oct, u64 iq_no);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070044
45static void (*reqtype_free_fn[MAX_OCTEON_DEVICES][REQTYPE_LAST + 1]) (void *);
46
47static inline int IQ_INSTR_MODE_64B(struct octeon_device *oct, int iq_no)
48{
49 struct octeon_instr_queue *iq =
50 (struct octeon_instr_queue *)oct->instr_queue[iq_no];
51 return iq->iqcmd_64B;
52}
53
54#define IQ_INSTR_MODE_32B(oct, iq_no) (!IQ_INSTR_MODE_64B(oct, iq_no))
55
56/* Define this to return the request status comaptible to old code */
57/*#define OCTEON_USE_OLD_REQ_STATUS*/
58
59/* Return 0 on success, 1 on failure */
60int octeon_init_instr_queue(struct octeon_device *oct,
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -070061 union oct_txpciq txpciq,
62 u32 num_descs)
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070063{
64 struct octeon_instr_queue *iq;
65 struct octeon_iq_config *conf = NULL;
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -070066 u32 iq_no = (u32)txpciq.s.q_no;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070067 u32 q_size;
68 struct cavium_wq *db_wq;
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -070069 int orig_node = dev_to_node(&oct->pci_dev->dev);
70 int numa_node = cpu_to_node(iq_no % num_online_cpus());
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070071
72 if (OCTEON_CN6XXX(oct))
73 conf = &(CFG_GET_IQ_CFG(CHIP_FIELD(oct, cn6xxx, conf)));
74
75 if (!conf) {
76 dev_err(&oct->pci_dev->dev, "Unsupported Chip %x\n",
77 oct->chip_id);
78 return 1;
79 }
80
81 if (num_descs & (num_descs - 1)) {
82 dev_err(&oct->pci_dev->dev,
83 "Number of descriptors for instr queue %d not in power of 2.\n",
84 iq_no);
85 return 1;
86 }
87
88 q_size = (u32)conf->instr_type * num_descs;
89
90 iq = oct->instr_queue[iq_no];
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -070091 iq->oct_dev = oct;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070092
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -070093 set_dev_node(&oct->pci_dev->dev, numa_node);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -070094 iq->base_addr = lio_dma_alloc(oct, q_size,
95 (dma_addr_t *)&iq->base_addr_dma);
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -070096 set_dev_node(&oct->pci_dev->dev, orig_node);
97 if (!iq->base_addr)
98 iq->base_addr = lio_dma_alloc(oct, q_size,
99 (dma_addr_t *)&iq->base_addr_dma);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700100 if (!iq->base_addr) {
101 dev_err(&oct->pci_dev->dev, "Cannot allocate memory for instr queue %d\n",
102 iq_no);
103 return 1;
104 }
105
106 iq->max_count = num_descs;
107
108 /* Initialize a list to holds requests that have been posted to Octeon
109 * but has yet to be fetched by octeon
110 */
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700111 iq->request_list = vmalloc_node((sizeof(*iq->request_list) * num_descs),
112 numa_node);
113 if (!iq->request_list)
114 iq->request_list = vmalloc(sizeof(*iq->request_list) *
115 num_descs);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700116 if (!iq->request_list) {
117 lio_dma_free(oct, q_size, iq->base_addr, iq->base_addr_dma);
118 dev_err(&oct->pci_dev->dev, "Alloc failed for IQ[%d] nr free list\n",
119 iq_no);
120 return 1;
121 }
122
123 memset(iq->request_list, 0, sizeof(*iq->request_list) * num_descs);
124
125 dev_dbg(&oct->pci_dev->dev, "IQ[%d]: base: %p basedma: %llx count: %d\n",
126 iq_no, iq->base_addr, iq->base_addr_dma, iq->max_count);
127
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700128 iq->txpciq.u64 = txpciq.u64;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700129 iq->fill_threshold = (u32)conf->db_min;
130 iq->fill_cnt = 0;
131 iq->host_write_index = 0;
132 iq->octeon_read_index = 0;
133 iq->flush_index = 0;
134 iq->last_db_time = 0;
135 iq->do_auto_flush = 1;
136 iq->db_timeout = (u32)conf->db_timeout;
137 atomic_set(&iq->instr_pending, 0);
138
139 /* Initialize the spinlock for this instruction queue */
140 spin_lock_init(&iq->lock);
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700141 spin_lock_init(&iq->post_lock);
142
143 spin_lock_init(&iq->iq_flush_running_lock);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700144
Raghu Vatsavayi63da8402016-06-21 22:53:03 -0700145 oct->io_qmask.iq |= (1ULL << iq_no);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700146
147 /* Set the 32B/64B mode for each input queue */
148 oct->io_qmask.iq64B |= ((conf->instr_type == 64) << iq_no);
149 iq->iqcmd_64B = (conf->instr_type == 64);
150
151 oct->fn_list.setup_iq_regs(oct, iq_no);
152
Bhaktipriya Shridharaaa76722016-06-04 20:54:00 +0530153 oct->check_db_wq[iq_no].wq = alloc_workqueue("check_iq_db",
154 WQ_MEM_RECLAIM,
155 0);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700156 if (!oct->check_db_wq[iq_no].wq) {
157 lio_dma_free(oct, q_size, iq->base_addr, iq->base_addr_dma);
158 dev_err(&oct->pci_dev->dev, "check db wq create failed for iq %d\n",
159 iq_no);
160 return 1;
161 }
162
163 db_wq = &oct->check_db_wq[iq_no];
164
165 INIT_DELAYED_WORK(&db_wq->wk.work, check_db_timeout);
166 db_wq->wk.ctxptr = oct;
167 db_wq->wk.ctxul = iq_no;
168 queue_delayed_work(db_wq->wq, &db_wq->wk.work, msecs_to_jiffies(1));
169
170 return 0;
171}
172
173int octeon_delete_instr_queue(struct octeon_device *oct, u32 iq_no)
174{
175 u64 desc_size = 0, q_size;
176 struct octeon_instr_queue *iq = oct->instr_queue[iq_no];
177
178 cancel_delayed_work_sync(&oct->check_db_wq[iq_no].wk.work);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700179 destroy_workqueue(oct->check_db_wq[iq_no].wq);
180
181 if (OCTEON_CN6XXX(oct))
182 desc_size =
183 CFG_GET_IQ_INSTR_TYPE(CHIP_FIELD(oct, cn6xxx, conf));
184
Markus Elfring9686f312015-06-29 12:22:24 +0200185 vfree(iq->request_list);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700186
187 if (iq->base_addr) {
188 q_size = iq->max_count * desc_size;
189 lio_dma_free(oct, (u32)q_size, iq->base_addr,
190 iq->base_addr_dma);
191 return 0;
192 }
193 return 1;
194}
195
196/* Return 0 on success, 1 on failure */
197int octeon_setup_iq(struct octeon_device *oct,
Raghu Vatsavayi0cece6c2016-06-14 16:54:50 -0700198 int ifidx,
199 int q_index,
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700200 union oct_txpciq txpciq,
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700201 u32 num_descs,
202 void *app_ctx)
203{
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700204 u32 iq_no = (u32)txpciq.s.q_no;
205 int numa_node = cpu_to_node(iq_no % num_online_cpus());
206
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700207 if (oct->instr_queue[iq_no]) {
208 dev_dbg(&oct->pci_dev->dev, "IQ is in use. Cannot create the IQ: %d again\n",
209 iq_no);
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700210 oct->instr_queue[iq_no]->txpciq.u64 = txpciq.u64;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700211 oct->instr_queue[iq_no]->app_ctx = app_ctx;
212 return 0;
213 }
214 oct->instr_queue[iq_no] =
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700215 vmalloc_node(sizeof(struct octeon_instr_queue), numa_node);
216 if (!oct->instr_queue[iq_no])
217 oct->instr_queue[iq_no] =
218 vmalloc(sizeof(struct octeon_instr_queue));
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700219 if (!oct->instr_queue[iq_no])
220 return 1;
221
222 memset(oct->instr_queue[iq_no], 0,
223 sizeof(struct octeon_instr_queue));
224
Raghu Vatsavayi0cece6c2016-06-14 16:54:50 -0700225 oct->instr_queue[iq_no]->q_index = q_index;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700226 oct->instr_queue[iq_no]->app_ctx = app_ctx;
Raghu Vatsavayi0cece6c2016-06-14 16:54:50 -0700227 oct->instr_queue[iq_no]->ifidx = ifidx;
228
Raghu Vatsavayi26236fa2016-06-14 16:54:44 -0700229 if (octeon_init_instr_queue(oct, txpciq, num_descs)) {
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700230 vfree(oct->instr_queue[iq_no]);
231 oct->instr_queue[iq_no] = NULL;
232 return 1;
233 }
234
235 oct->num_iqs++;
236 oct->fn_list.enable_io_queues(oct);
237 return 0;
238}
239
240int lio_wait_for_instr_fetch(struct octeon_device *oct)
241{
242 int i, retry = 1000, pending, instr_cnt = 0;
243
244 do {
245 instr_cnt = 0;
246
247 /*for (i = 0; i < oct->num_iqs; i++) {*/
Raghu Vatsavayi63da8402016-06-21 22:53:03 -0700248 for (i = 0; i < MAX_OCTEON_INSTR_QUEUES(oct); i++) {
249 if (!(oct->io_qmask.iq & (1ULL << i)))
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700250 continue;
251 pending =
252 atomic_read(&oct->
253 instr_queue[i]->instr_pending);
254 if (pending)
255 __check_db_timeout(oct, i);
256 instr_cnt += pending;
257 }
258
259 if (instr_cnt == 0)
260 break;
261
262 schedule_timeout_uninterruptible(1);
263
264 } while (retry-- && instr_cnt);
265
266 return instr_cnt;
267}
268
269static inline void
270ring_doorbell(struct octeon_device *oct, struct octeon_instr_queue *iq)
271{
272 if (atomic_read(&oct->status) == OCT_DEV_RUNNING) {
273 writel(iq->fill_cnt, iq->doorbell_reg);
274 /* make sure doorbell write goes through */
275 mmiowb();
276 iq->fill_cnt = 0;
277 iq->last_db_time = jiffies;
278 return;
279 }
280}
281
282static inline void __copy_cmd_into_iq(struct octeon_instr_queue *iq,
283 u8 *cmd)
284{
285 u8 *iqptr, cmdsize;
286
287 cmdsize = ((iq->iqcmd_64B) ? 64 : 32);
288 iqptr = iq->base_addr + (cmdsize * iq->host_write_index);
289
290 memcpy(iqptr, cmd, cmdsize);
291}
292
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700293static inline struct iq_post_status
Raghu Vatsavayia7d5a3d2016-07-03 13:56:48 -0700294__post_command2(struct octeon_instr_queue *iq, u8 *cmd)
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700295{
296 struct iq_post_status st;
297
298 st.status = IQ_SEND_OK;
299
300 /* This ensures that the read index does not wrap around to the same
301 * position if queue gets full before Octeon could fetch any instr.
302 */
303 if (atomic_read(&iq->instr_pending) >= (s32)(iq->max_count - 1)) {
304 st.status = IQ_SEND_FAILED;
305 st.index = -1;
306 return st;
307 }
308
309 if (atomic_read(&iq->instr_pending) >= (s32)(iq->max_count - 2))
310 st.status = IQ_SEND_STOP;
311
312 __copy_cmd_into_iq(iq, cmd);
313
314 /* "index" is returned, host_write_index is modified. */
315 st.index = iq->host_write_index;
316 INCR_INDEX_BY1(iq->host_write_index, iq->max_count);
317 iq->fill_cnt++;
318
319 /* Flush the command into memory. We need to be sure the data is in
320 * memory before indicating that the instruction is pending.
321 */
322 wmb();
323
324 atomic_inc(&iq->instr_pending);
325
326 return st;
327}
328
329int
330octeon_register_reqtype_free_fn(struct octeon_device *oct, int reqtype,
331 void (*fn)(void *))
332{
333 if (reqtype > REQTYPE_LAST) {
334 dev_err(&oct->pci_dev->dev, "%s: Invalid reqtype: %d\n",
335 __func__, reqtype);
336 return -EINVAL;
337 }
338
339 reqtype_free_fn[oct->octeon_id][reqtype] = fn;
340
341 return 0;
342}
343
344static inline void
345__add_to_request_list(struct octeon_instr_queue *iq,
346 int idx, void *buf, int reqtype)
347{
348 iq->request_list[idx].buf = buf;
349 iq->request_list[idx].reqtype = reqtype;
350}
351
352int
353lio_process_iq_request_list(struct octeon_device *oct,
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700354 struct octeon_instr_queue *iq, u32 napi_budget)
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700355{
356 int reqtype;
357 void *buf;
358 u32 old = iq->flush_index;
359 u32 inst_count = 0;
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700360 unsigned int pkts_compl = 0, bytes_compl = 0;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700361 struct octeon_soft_command *sc;
362 struct octeon_instr_irh *irh;
363
364 while (old != iq->octeon_read_index) {
365 reqtype = iq->request_list[old].reqtype;
366 buf = iq->request_list[old].buf;
367
368 if (reqtype == REQTYPE_NONE)
369 goto skip_this;
370
371 octeon_update_tx_completion_counters(buf, reqtype, &pkts_compl,
372 &bytes_compl);
373
374 switch (reqtype) {
375 case REQTYPE_NORESP_NET:
376 case REQTYPE_NORESP_NET_SG:
377 case REQTYPE_RESP_NET_SG:
378 reqtype_free_fn[oct->octeon_id][reqtype](buf);
379 break;
380 case REQTYPE_RESP_NET:
381 case REQTYPE_SOFT_COMMAND:
382 sc = buf;
383
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700384 irh = (struct octeon_instr_irh *)&sc->cmd.cmd2.irh;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700385 if (irh->rflag) {
386 /* We're expecting a response from Octeon.
387 * It's up to lio_process_ordered_list() to
388 * process sc. Add sc to the ordered soft
389 * command response list because we expect
390 * a response from Octeon.
391 */
392 spin_lock_bh(&oct->response_list
393 [OCTEON_ORDERED_SC_LIST].lock);
394 atomic_inc(&oct->response_list
395 [OCTEON_ORDERED_SC_LIST].
396 pending_req_count);
397 list_add_tail(&sc->node, &oct->response_list
398 [OCTEON_ORDERED_SC_LIST].head);
399 spin_unlock_bh(&oct->response_list
400 [OCTEON_ORDERED_SC_LIST].lock);
401 } else {
402 if (sc->callback) {
403 sc->callback(oct, OCTEON_REQUEST_DONE,
404 sc->callback_arg);
405 }
406 }
407 break;
408 default:
409 dev_err(&oct->pci_dev->dev,
410 "%s Unknown reqtype: %d buf: %p at idx %d\n",
411 __func__, reqtype, buf, old);
412 }
413
414 iq->request_list[old].buf = NULL;
415 iq->request_list[old].reqtype = 0;
416
417 skip_this:
418 inst_count++;
419 INCR_INDEX_BY1(old, iq->max_count);
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700420
421 if ((napi_budget) && (inst_count >= napi_budget))
422 break;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700423 }
424 if (bytes_compl)
425 octeon_report_tx_completion_to_bql(iq->app_ctx, pkts_compl,
426 bytes_compl);
427 iq->flush_index = old;
428
429 return inst_count;
430}
431
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700432/* Can only be called from process context */
433int
434octeon_flush_iq(struct octeon_device *oct, struct octeon_instr_queue *iq,
435 u32 pending_thresh, u32 napi_budget)
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700436{
437 u32 inst_processed = 0;
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700438 u32 tot_inst_processed = 0;
439 int tx_done = 1;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700440
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700441 if (!spin_trylock(&iq->iq_flush_running_lock))
442 return tx_done;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700443
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700444 spin_lock_bh(&iq->lock);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700445
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700446 iq->octeon_read_index = oct->fn_list.update_iq_read_idx(iq);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700447
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700448 if (atomic_read(&iq->instr_pending) >= (s32)pending_thresh) {
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700449 do {
450 /* Process any outstanding IQ packets. */
451 if (iq->flush_index == iq->octeon_read_index)
452 break;
453
454 if (napi_budget)
455 inst_processed = lio_process_iq_request_list
456 (oct, iq,
457 napi_budget - tot_inst_processed);
458 else
459 inst_processed =
460 lio_process_iq_request_list(oct, iq, 0);
461
462 if (inst_processed) {
463 atomic_sub(inst_processed, &iq->instr_pending);
464 iq->stats.instr_processed += inst_processed;
465 }
466
467 tot_inst_processed += inst_processed;
468 inst_processed = 0;
469
470 } while (tot_inst_processed < napi_budget);
471
472 if (napi_budget && (tot_inst_processed >= napi_budget))
473 tx_done = 0;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700474 }
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700475
476 iq->last_db_time = jiffies;
477
478 spin_unlock_bh(&iq->lock);
479
480 spin_unlock(&iq->iq_flush_running_lock);
481
482 return tx_done;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700483}
484
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700485/* Process instruction queue after timeout.
486 * This routine gets called from a workqueue or when removing the module.
487 */
488static void __check_db_timeout(struct octeon_device *oct, u64 iq_no)
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700489{
490 struct octeon_instr_queue *iq;
491 u64 next_time;
492
493 if (!oct)
494 return;
495 iq = oct->instr_queue[iq_no];
496 if (!iq)
497 return;
498
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700499 /* return immediately, if no work pending */
500 if (!atomic_read(&iq->instr_pending))
501 return;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700502 /* If jiffies - last_db_time < db_timeout do nothing */
503 next_time = iq->last_db_time + iq->db_timeout;
504 if (!time_after(jiffies, (unsigned long)next_time))
505 return;
506 iq->last_db_time = jiffies;
507
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700508 /* Flush the instruction queue */
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700509 octeon_flush_iq(oct, iq, 1, 0);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700510}
511
512/* Called by the Poll thread at regular intervals to check the instruction
513 * queue for commands to be posted and for commands that were fetched by Octeon.
514 */
515static void check_db_timeout(struct work_struct *work)
516{
517 struct cavium_wk *wk = (struct cavium_wk *)work;
518 struct octeon_device *oct = (struct octeon_device *)wk->ctxptr;
519 unsigned long iq_no = wk->ctxul;
520 struct cavium_wq *db_wq = &oct->check_db_wq[iq_no];
521
522 __check_db_timeout(oct, iq_no);
523 queue_delayed_work(db_wq->wq, &db_wq->wk.work, msecs_to_jiffies(1));
524}
525
526int
527octeon_send_command(struct octeon_device *oct, u32 iq_no,
528 u32 force_db, void *cmd, void *buf,
529 u32 datasize, u32 reqtype)
530{
531 struct iq_post_status st;
532 struct octeon_instr_queue *iq = oct->instr_queue[iq_no];
533
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700534 /* Get the lock and prevent other tasks and tx interrupt handler from
535 * running.
536 */
537 spin_lock_bh(&iq->post_lock);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700538
Raghu Vatsavayia7d5a3d2016-07-03 13:56:48 -0700539 st = __post_command2(iq, cmd);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700540
541 if (st.status != IQ_SEND_FAILED) {
542 octeon_report_sent_bytes_to_bql(buf, reqtype);
543 __add_to_request_list(iq, st.index, buf, reqtype);
544 INCR_INSTRQUEUE_PKT_COUNT(oct, iq_no, bytes_sent, datasize);
545 INCR_INSTRQUEUE_PKT_COUNT(oct, iq_no, instr_posted, 1);
546
547 if (iq->fill_cnt >= iq->fill_threshold || force_db)
548 ring_doorbell(oct, iq);
549 } else {
550 INCR_INSTRQUEUE_PKT_COUNT(oct, iq_no, instr_dropped, 1);
551 }
552
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700553 spin_unlock_bh(&iq->post_lock);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700554
Raghu Vatsavayi9a96bde2016-06-21 22:53:06 -0700555 /* This is only done here to expedite packets being flushed
556 * for cases where there are no IQ completion interrupts.
557 */
558 /*if (iq->do_auto_flush)*/
559 /* octeon_flush_iq(oct, iq, 2, 0);*/
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700560
561 return st.status;
562}
563
564void
565octeon_prepare_soft_command(struct octeon_device *oct,
566 struct octeon_soft_command *sc,
567 u8 opcode,
568 u8 subcode,
569 u32 irh_ossp,
570 u64 ossp0,
571 u64 ossp1)
572{
573 struct octeon_config *oct_cfg;
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700574 struct octeon_instr_ih2 *ih2;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700575 struct octeon_instr_irh *irh;
576 struct octeon_instr_rdp *rdp;
577
Raghu Vatsavayia7d5a3d2016-07-03 13:56:48 -0700578 WARN_ON(opcode > 15);
579 WARN_ON(subcode > 127);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700580
581 oct_cfg = octeon_get_conf(oct);
582
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700583 ih2 = (struct octeon_instr_ih2 *)&sc->cmd.cmd2.ih2;
584 ih2->tagtype = ATOMIC_TAG;
585 ih2->tag = LIO_CONTROL;
586 ih2->raw = 1;
587 ih2->grp = CFG_GET_CTRL_Q_GRP(oct_cfg);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700588
589 if (sc->datasize) {
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700590 ih2->dlengsz = sc->datasize;
591 ih2->rs = 1;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700592 }
593
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700594 irh = (struct octeon_instr_irh *)&sc->cmd.cmd2.irh;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700595 irh->opcode = opcode;
596 irh->subcode = subcode;
597
598 /* opcode/subcode specific parameters (ossp) */
599 irh->ossp = irh_ossp;
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700600 sc->cmd.cmd2.ossp[0] = ossp0;
601 sc->cmd.cmd2.ossp[1] = ossp1;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700602
603 if (sc->rdatasize) {
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700604 rdp = (struct octeon_instr_rdp *)&sc->cmd.cmd2.rdp;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700605 rdp->pcie_port = oct->pcie_port;
606 rdp->rlen = sc->rdatasize;
607
608 irh->rflag = 1;
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700609 ih2->fsz = 40; /* irh+ossp[0]+ossp[1]+rdp+rptr = 40 bytes */
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700610 } else {
611 irh->rflag = 0;
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700612 ih2->fsz = 24; /* irh + ossp[0] + ossp[1] = 24 bytes */
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700613 }
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700614}
615
616int octeon_send_soft_command(struct octeon_device *oct,
617 struct octeon_soft_command *sc)
618{
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700619 struct octeon_instr_ih2 *ih2;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700620 struct octeon_instr_irh *irh;
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700621 u32 len;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700622
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700623 ih2 = (struct octeon_instr_ih2 *)&sc->cmd.cmd2.ih2;
624 if (ih2->dlengsz) {
625 WARN_ON(!sc->dmadptr);
626 sc->cmd.cmd2.dptr = sc->dmadptr;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700627 }
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700628 irh = (struct octeon_instr_irh *)&sc->cmd.cmd2.irh;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700629 if (irh->rflag) {
Raghu Vatsavayia7d5a3d2016-07-03 13:56:48 -0700630 WARN_ON(!sc->dmarptr);
631 WARN_ON(!sc->status_word);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700632 *sc->status_word = COMPLETION_WORD_INIT;
633
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700634 sc->cmd.cmd2.rptr = sc->dmarptr;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700635 }
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700636 len = (u32)ih2->dlengsz;
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700637
638 if (sc->wait_time)
639 sc->timeout = jiffies + sc->wait_time;
640
Raghu Vatsavayi6a885b62016-06-14 16:54:51 -0700641 return (octeon_send_command(oct, sc->iq_no, 1, &sc->cmd, sc,
642 len, REQTYPE_SOFT_COMMAND));
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700643}
644
645int octeon_setup_sc_buffer_pool(struct octeon_device *oct)
646{
647 int i;
648 u64 dma_addr;
649 struct octeon_soft_command *sc;
650
651 INIT_LIST_HEAD(&oct->sc_buf_pool.head);
652 spin_lock_init(&oct->sc_buf_pool.lock);
653 atomic_set(&oct->sc_buf_pool.alloc_buf_count, 0);
654
655 for (i = 0; i < MAX_SOFT_COMMAND_BUFFERS; i++) {
656 sc = (struct octeon_soft_command *)
657 lio_dma_alloc(oct,
658 SOFT_COMMAND_BUFFER_SIZE,
659 (dma_addr_t *)&dma_addr);
660 if (!sc)
661 return 1;
662
663 sc->dma_addr = dma_addr;
664 sc->size = SOFT_COMMAND_BUFFER_SIZE;
665
666 list_add_tail(&sc->node, &oct->sc_buf_pool.head);
667 }
668
669 return 0;
670}
671
672int octeon_free_sc_buffer_pool(struct octeon_device *oct)
673{
674 struct list_head *tmp, *tmp2;
675 struct octeon_soft_command *sc;
676
677 spin_lock(&oct->sc_buf_pool.lock);
678
679 list_for_each_safe(tmp, tmp2, &oct->sc_buf_pool.head) {
680 list_del(tmp);
681
682 sc = (struct octeon_soft_command *)tmp;
683
684 lio_dma_free(oct, sc->size, sc, sc->dma_addr);
685 }
686
687 INIT_LIST_HEAD(&oct->sc_buf_pool.head);
688
689 spin_unlock(&oct->sc_buf_pool.lock);
690
691 return 0;
692}
693
694struct octeon_soft_command *octeon_alloc_soft_command(struct octeon_device *oct,
695 u32 datasize,
696 u32 rdatasize,
697 u32 ctxsize)
698{
699 u64 dma_addr;
700 u32 size;
701 u32 offset = sizeof(struct octeon_soft_command);
702 struct octeon_soft_command *sc = NULL;
703 struct list_head *tmp;
704
Raghu Vatsavayia7d5a3d2016-07-03 13:56:48 -0700705 WARN_ON((offset + datasize + rdatasize + ctxsize) >
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700706 SOFT_COMMAND_BUFFER_SIZE);
707
708 spin_lock(&oct->sc_buf_pool.lock);
709
710 if (list_empty(&oct->sc_buf_pool.head)) {
711 spin_unlock(&oct->sc_buf_pool.lock);
712 return NULL;
713 }
714
715 list_for_each(tmp, &oct->sc_buf_pool.head)
716 break;
717
718 list_del(tmp);
719
720 atomic_inc(&oct->sc_buf_pool.alloc_buf_count);
721
722 spin_unlock(&oct->sc_buf_pool.lock);
723
724 sc = (struct octeon_soft_command *)tmp;
725
726 dma_addr = sc->dma_addr;
727 size = sc->size;
728
729 memset(sc, 0, sc->size);
730
731 sc->dma_addr = dma_addr;
732 sc->size = size;
733
734 if (ctxsize) {
735 sc->ctxptr = (u8 *)sc + offset;
736 sc->ctxsize = ctxsize;
737 }
738
739 /* Start data at 128 byte boundary */
740 offset = (offset + ctxsize + 127) & 0xffffff80;
741
742 if (datasize) {
743 sc->virtdptr = (u8 *)sc + offset;
744 sc->dmadptr = dma_addr + offset;
745 sc->datasize = datasize;
746 }
747
748 /* Start rdata at 128 byte boundary */
749 offset = (offset + datasize + 127) & 0xffffff80;
750
751 if (rdatasize) {
Raghu Vatsavayia7d5a3d2016-07-03 13:56:48 -0700752 WARN_ON(rdatasize < 16);
Raghu Vatsavayif21fb3e2015-06-09 18:15:23 -0700753 sc->virtrptr = (u8 *)sc + offset;
754 sc->dmarptr = dma_addr + offset;
755 sc->rdatasize = rdatasize;
756 sc->status_word = (u64 *)((u8 *)(sc->virtrptr) + rdatasize - 8);
757 }
758
759 return sc;
760}
761
762void octeon_free_soft_command(struct octeon_device *oct,
763 struct octeon_soft_command *sc)
764{
765 spin_lock(&oct->sc_buf_pool.lock);
766
767 list_add_tail(&sc->node, &oct->sc_buf_pool.head);
768
769 atomic_dec(&oct->sc_buf_pool.alloc_buf_count);
770
771 spin_unlock(&oct->sc_buf_pool.lock);
772}