blob: a58d96cf1ed1e07dcb47b2f0a1809852be456f59 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Paul Gortmakeree40fa02011-05-27 16:14:23 -040037#include <linux/export.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070038#include <linux/pci.h>
39#include <linux/errno.h>
40
41#include <linux/mlx4/cmd.h>
Rony Efraim948e3062013-06-13 13:19:11 +030042#include <linux/mlx4/device.h>
Yevgeny Petriline8f081a2011-12-13 04:12:25 +000043#include <linux/semaphore.h>
Jack Morgenstein0a9a0182012-08-03 08:40:45 +000044#include <rdma/ib_smi.h>
Yishai Hadas55ad3592015-01-25 16:59:42 +020045#include <linux/delay.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070046
47#include <asm/io.h>
48
49#include "mlx4.h"
Yevgeny Petriline8f081a2011-12-13 04:12:25 +000050#include "fw.h"
Ido Shamay08068cd2015-04-02 16:31:15 +030051#include "fw_qos.h"
Eran Ben Elisha96169822015-06-15 17:59:05 +030052#include "mlx4_stats.h"
Roland Dreier225c7b12007-05-08 18:00:38 -070053
54#define CMD_POLL_TOKEN 0xffff
Yevgeny Petriline8f081a2011-12-13 04:12:25 +000055#define INBOX_MASK 0xffffffffffffff00ULL
56
57#define CMD_CHAN_VER 1
58#define CMD_CHAN_IF_REV 1
Roland Dreier225c7b12007-05-08 18:00:38 -070059
60enum {
61 /* command completed successfully: */
62 CMD_STAT_OK = 0x00,
63 /* Internal error (such as a bus error) occurred while processing command: */
64 CMD_STAT_INTERNAL_ERR = 0x01,
65 /* Operation/command not supported or opcode modifier not supported: */
66 CMD_STAT_BAD_OP = 0x02,
67 /* Parameter not supported or parameter out of range: */
68 CMD_STAT_BAD_PARAM = 0x03,
69 /* System not enabled or bad system state: */
70 CMD_STAT_BAD_SYS_STATE = 0x04,
71 /* Attempt to access reserved or unallocaterd resource: */
72 CMD_STAT_BAD_RESOURCE = 0x05,
73 /* Requested resource is currently executing a command, or is otherwise busy: */
74 CMD_STAT_RESOURCE_BUSY = 0x06,
75 /* Required capability exceeds device limits: */
76 CMD_STAT_EXCEED_LIM = 0x08,
77 /* Resource is not in the appropriate state or ownership: */
78 CMD_STAT_BAD_RES_STATE = 0x09,
79 /* Index out of range: */
80 CMD_STAT_BAD_INDEX = 0x0a,
81 /* FW image corrupted: */
82 CMD_STAT_BAD_NVMEM = 0x0b,
Jack Morgenstein899698d2008-07-22 14:19:39 -070083 /* Error in ICM mapping (e.g. not enough auxiliary ICM pages to execute command): */
84 CMD_STAT_ICM_ERROR = 0x0c,
Roland Dreier225c7b12007-05-08 18:00:38 -070085 /* Attempt to modify a QP/EE which is not in the presumed state: */
86 CMD_STAT_BAD_QP_STATE = 0x10,
87 /* Bad segment parameters (Address/Size): */
88 CMD_STAT_BAD_SEG_PARAM = 0x20,
89 /* Memory Region has Memory Windows bound to: */
90 CMD_STAT_REG_BOUND = 0x21,
91 /* HCA local attached memory not present: */
92 CMD_STAT_LAM_NOT_PRE = 0x22,
93 /* Bad management packet (silently discarded): */
94 CMD_STAT_BAD_PKT = 0x30,
95 /* More outstanding CQEs in CQ than new CQ size: */
Yevgeny Petrilincc4ac2e2009-07-06 16:10:03 -070096 CMD_STAT_BAD_SIZE = 0x40,
97 /* Multi Function device support required: */
98 CMD_STAT_MULTI_FUNC_REQ = 0x50,
Roland Dreier225c7b12007-05-08 18:00:38 -070099};
100
101enum {
102 HCR_IN_PARAM_OFFSET = 0x00,
103 HCR_IN_MODIFIER_OFFSET = 0x08,
104 HCR_OUT_PARAM_OFFSET = 0x0c,
105 HCR_TOKEN_OFFSET = 0x14,
106 HCR_STATUS_OFFSET = 0x18,
107
108 HCR_OPMOD_SHIFT = 12,
109 HCR_T_BIT = 21,
110 HCR_E_BIT = 22,
111 HCR_GO_BIT = 23
112};
113
114enum {
Dotan Barak36ce10d2007-08-07 11:18:52 +0300115 GO_BIT_TIMEOUT_MSECS = 10000
Roland Dreier225c7b12007-05-08 18:00:38 -0700116};
117
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300118enum mlx4_vlan_transition {
119 MLX4_VLAN_TRANSITION_VST_VST = 0,
120 MLX4_VLAN_TRANSITION_VST_VGT = 1,
121 MLX4_VLAN_TRANSITION_VGT_VST = 2,
122 MLX4_VLAN_TRANSITION_VGT_VGT = 3,
123};
124
125
Roland Dreier225c7b12007-05-08 18:00:38 -0700126struct mlx4_cmd_context {
127 struct completion done;
128 int result;
129 int next;
130 u64 out_param;
131 u16 token;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000132 u8 fw_status;
Roland Dreier225c7b12007-05-08 18:00:38 -0700133};
134
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000135static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave,
136 struct mlx4_vhcr_cmd *in_vhcr);
137
Roland Dreierca281212008-04-16 21:01:04 -0700138static int mlx4_status_to_errno(u8 status)
139{
Roland Dreier225c7b12007-05-08 18:00:38 -0700140 static const int trans_table[] = {
141 [CMD_STAT_INTERNAL_ERR] = -EIO,
142 [CMD_STAT_BAD_OP] = -EPERM,
143 [CMD_STAT_BAD_PARAM] = -EINVAL,
144 [CMD_STAT_BAD_SYS_STATE] = -ENXIO,
145 [CMD_STAT_BAD_RESOURCE] = -EBADF,
146 [CMD_STAT_RESOURCE_BUSY] = -EBUSY,
147 [CMD_STAT_EXCEED_LIM] = -ENOMEM,
148 [CMD_STAT_BAD_RES_STATE] = -EBADF,
149 [CMD_STAT_BAD_INDEX] = -EBADF,
150 [CMD_STAT_BAD_NVMEM] = -EFAULT,
Jack Morgenstein899698d2008-07-22 14:19:39 -0700151 [CMD_STAT_ICM_ERROR] = -ENFILE,
Roland Dreier225c7b12007-05-08 18:00:38 -0700152 [CMD_STAT_BAD_QP_STATE] = -EINVAL,
153 [CMD_STAT_BAD_SEG_PARAM] = -EFAULT,
154 [CMD_STAT_REG_BOUND] = -EBUSY,
155 [CMD_STAT_LAM_NOT_PRE] = -EAGAIN,
156 [CMD_STAT_BAD_PKT] = -EINVAL,
157 [CMD_STAT_BAD_SIZE] = -ENOMEM,
Yevgeny Petrilincc4ac2e2009-07-06 16:10:03 -0700158 [CMD_STAT_MULTI_FUNC_REQ] = -EACCES,
Roland Dreier225c7b12007-05-08 18:00:38 -0700159 };
160
161 if (status >= ARRAY_SIZE(trans_table) ||
162 (status != CMD_STAT_OK && trans_table[status] == 0))
163 return -EIO;
164
165 return trans_table[status];
166}
167
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +0000168static u8 mlx4_errno_to_status(int errno)
169{
170 switch (errno) {
171 case -EPERM:
172 return CMD_STAT_BAD_OP;
173 case -EINVAL:
174 return CMD_STAT_BAD_PARAM;
175 case -ENXIO:
176 return CMD_STAT_BAD_SYS_STATE;
177 case -EBUSY:
178 return CMD_STAT_RESOURCE_BUSY;
179 case -ENOMEM:
180 return CMD_STAT_EXCEED_LIM;
181 case -ENFILE:
182 return CMD_STAT_ICM_ERROR;
183 default:
184 return CMD_STAT_INTERNAL_ERR;
185 }
186}
187
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200188static int mlx4_internal_err_ret_value(struct mlx4_dev *dev, u16 op,
189 u8 op_modifier)
190{
191 switch (op) {
192 case MLX4_CMD_UNMAP_ICM:
193 case MLX4_CMD_UNMAP_ICM_AUX:
194 case MLX4_CMD_UNMAP_FA:
195 case MLX4_CMD_2RST_QP:
196 case MLX4_CMD_HW2SW_EQ:
197 case MLX4_CMD_HW2SW_CQ:
198 case MLX4_CMD_HW2SW_SRQ:
199 case MLX4_CMD_HW2SW_MPT:
200 case MLX4_CMD_CLOSE_HCA:
201 case MLX4_QP_FLOW_STEERING_DETACH:
202 case MLX4_CMD_FREE_RES:
203 case MLX4_CMD_CLOSE_PORT:
204 return CMD_STAT_OK;
205
206 case MLX4_CMD_QP_ATTACH:
207 /* On Detach case return success */
208 if (op_modifier == 0)
209 return CMD_STAT_OK;
210 return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
211
212 default:
213 return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
214 }
215}
216
217static int mlx4_closing_cmd_fatal_error(u16 op, u8 fw_status)
218{
219 /* Any error during the closing commands below is considered fatal */
220 if (op == MLX4_CMD_CLOSE_HCA ||
221 op == MLX4_CMD_HW2SW_EQ ||
222 op == MLX4_CMD_HW2SW_CQ ||
223 op == MLX4_CMD_2RST_QP ||
224 op == MLX4_CMD_HW2SW_SRQ ||
225 op == MLX4_CMD_SYNC_TPT ||
226 op == MLX4_CMD_UNMAP_ICM ||
227 op == MLX4_CMD_UNMAP_ICM_AUX ||
228 op == MLX4_CMD_UNMAP_FA)
229 return 1;
230 /* Error on MLX4_CMD_HW2SW_MPT is fatal except when fw status equals
231 * CMD_STAT_REG_BOUND.
232 * This status indicates that memory region has memory windows bound to it
233 * which may result from invalid user space usage and is not fatal.
234 */
235 if (op == MLX4_CMD_HW2SW_MPT && fw_status != CMD_STAT_REG_BOUND)
236 return 1;
237 return 0;
238}
239
240static int mlx4_cmd_reset_flow(struct mlx4_dev *dev, u16 op, u8 op_modifier,
241 int err)
242{
243 /* Only if reset flow is really active return code is based on
244 * command, otherwise current error code is returned.
245 */
246 if (mlx4_internal_err_reset) {
247 mlx4_enter_error_state(dev->persist);
248 err = mlx4_internal_err_ret_value(dev, op, op_modifier);
249 }
250
251 return err;
252}
253
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000254static int comm_pending(struct mlx4_dev *dev)
255{
256 struct mlx4_priv *priv = mlx4_priv(dev);
257 u32 status = readl(&priv->mfunc.comm->slave_read);
258
259 return (swab32(status) >> 31) != priv->cmd.comm_toggle;
260}
261
Yishai Hadas0cd93022015-01-25 16:59:43 +0200262static int mlx4_comm_cmd_post(struct mlx4_dev *dev, u8 cmd, u16 param)
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000263{
264 struct mlx4_priv *priv = mlx4_priv(dev);
265 u32 val;
266
Yishai Hadas0cd93022015-01-25 16:59:43 +0200267 /* To avoid writing to unknown addresses after the device state was
268 * changed to internal error and the function was rest,
269 * check the INTERNAL_ERROR flag which is updated under
270 * device_state_mutex lock.
271 */
272 mutex_lock(&dev->persist->device_state_mutex);
273
274 if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
275 mutex_unlock(&dev->persist->device_state_mutex);
276 return -EIO;
277 }
278
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000279 priv->cmd.comm_toggle ^= 1;
280 val = param | (cmd << 16) | (priv->cmd.comm_toggle << 31);
281 __raw_writel((__force u32) cpu_to_be32(val),
282 &priv->mfunc.comm->slave_write);
283 mmiowb();
Yishai Hadas0cd93022015-01-25 16:59:43 +0200284 mutex_unlock(&dev->persist->device_state_mutex);
285 return 0;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000286}
287
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000288static int mlx4_comm_cmd_poll(struct mlx4_dev *dev, u8 cmd, u16 param,
289 unsigned long timeout)
290{
291 struct mlx4_priv *priv = mlx4_priv(dev);
292 unsigned long end;
293 int err = 0;
294 int ret_from_pending = 0;
295
296 /* First, verify that the master reports correct status */
297 if (comm_pending(dev)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700298 mlx4_warn(dev, "Communication channel is not idle - my toggle is %d (cmd:0x%x)\n",
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000299 priv->cmd.comm_toggle, cmd);
300 return -EAGAIN;
301 }
302
303 /* Write command */
304 down(&priv->cmd.poll_sem);
Yishai Hadas0cd93022015-01-25 16:59:43 +0200305 if (mlx4_comm_cmd_post(dev, cmd, param)) {
306 /* Only in case the device state is INTERNAL_ERROR,
307 * mlx4_comm_cmd_post returns with an error
308 */
309 err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
310 goto out;
311 }
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000312
313 end = msecs_to_jiffies(timeout) + jiffies;
314 while (comm_pending(dev) && time_before(jiffies, end))
315 cond_resched();
316 ret_from_pending = comm_pending(dev);
317 if (ret_from_pending) {
318 /* check if the slave is trying to boot in the middle of
319 * FLR process. The only non-zero result in the RESET command
320 * is MLX4_DELAY_RESET_SLAVE*/
321 if ((MLX4_COMM_CMD_RESET == cmd)) {
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000322 err = MLX4_DELAY_RESET_SLAVE;
Yishai Hadas0cd93022015-01-25 16:59:43 +0200323 goto out;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000324 } else {
Yishai Hadas0cd93022015-01-25 16:59:43 +0200325 mlx4_warn(dev, "Communication channel command 0x%x timed out\n",
326 cmd);
327 err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000328 }
329 }
330
Yishai Hadas0cd93022015-01-25 16:59:43 +0200331 if (err)
332 mlx4_enter_error_state(dev->persist);
333out:
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000334 up(&priv->cmd.poll_sem);
335 return err;
336}
337
Yishai Hadas0cd93022015-01-25 16:59:43 +0200338static int mlx4_comm_cmd_wait(struct mlx4_dev *dev, u8 vhcr_cmd,
339 u16 param, u16 op, unsigned long timeout)
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000340{
341 struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
342 struct mlx4_cmd_context *context;
Eugenia Emantayev58a3de02012-03-18 04:32:08 +0000343 unsigned long end;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000344 int err = 0;
345
346 down(&cmd->event_sem);
347
348 spin_lock(&cmd->context_lock);
349 BUG_ON(cmd->free_head < 0);
350 context = &cmd->context[cmd->free_head];
351 context->token += cmd->token_mask + 1;
352 cmd->free_head = context->next;
353 spin_unlock(&cmd->context_lock);
354
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200355 reinit_completion(&context->done);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000356
Yishai Hadas0cd93022015-01-25 16:59:43 +0200357 if (mlx4_comm_cmd_post(dev, vhcr_cmd, param)) {
358 /* Only in case the device state is INTERNAL_ERROR,
359 * mlx4_comm_cmd_post returns with an error
360 */
361 err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
362 goto out;
363 }
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000364
365 if (!wait_for_completion_timeout(&context->done,
366 msecs_to_jiffies(timeout))) {
Yishai Hadas0cd93022015-01-25 16:59:43 +0200367 mlx4_warn(dev, "communication channel command 0x%x (op=0x%x) timed out\n",
368 vhcr_cmd, op);
369 goto out_reset;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000370 }
371
372 err = context->result;
373 if (err && context->fw_status != CMD_STAT_MULTI_FUNC_REQ) {
374 mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
Yishai Hadas0cd93022015-01-25 16:59:43 +0200375 vhcr_cmd, context->fw_status);
376 if (mlx4_closing_cmd_fatal_error(op, context->fw_status))
377 goto out_reset;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000378 }
379
Eugenia Emantayev58a3de02012-03-18 04:32:08 +0000380 /* wait for comm channel ready
381 * this is necessary for prevention the race
382 * when switching between event to polling mode
Yishai Hadas0cd93022015-01-25 16:59:43 +0200383 * Skipping this section in case the device is in FATAL_ERROR state,
384 * In this state, no commands are sent via the comm channel until
385 * the device has returned from reset.
Eugenia Emantayev58a3de02012-03-18 04:32:08 +0000386 */
Yishai Hadas0cd93022015-01-25 16:59:43 +0200387 if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) {
388 end = msecs_to_jiffies(timeout) + jiffies;
389 while (comm_pending(dev) && time_before(jiffies, end))
390 cond_resched();
391 }
392 goto out;
Eugenia Emantayev58a3de02012-03-18 04:32:08 +0000393
Yishai Hadas0cd93022015-01-25 16:59:43 +0200394out_reset:
395 err = mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
396 mlx4_enter_error_state(dev->persist);
397out:
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000398 spin_lock(&cmd->context_lock);
399 context->next = cmd->free_head;
400 cmd->free_head = context - cmd->context;
401 spin_unlock(&cmd->context_lock);
402
403 up(&cmd->event_sem);
404 return err;
405}
406
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000407int mlx4_comm_cmd(struct mlx4_dev *dev, u8 cmd, u16 param,
Yishai Hadas0cd93022015-01-25 16:59:43 +0200408 u16 op, unsigned long timeout)
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000409{
Yishai Hadas0cd93022015-01-25 16:59:43 +0200410 if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
411 return mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
412
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000413 if (mlx4_priv(dev)->cmd.use_events)
Yishai Hadas0cd93022015-01-25 16:59:43 +0200414 return mlx4_comm_cmd_wait(dev, cmd, param, op, timeout);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000415 return mlx4_comm_cmd_poll(dev, cmd, param, timeout);
416}
417
Roland Dreier225c7b12007-05-08 18:00:38 -0700418static int cmd_pending(struct mlx4_dev *dev)
419{
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000420 u32 status;
421
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200422 if (pci_channel_offline(dev->persist->pdev))
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000423 return -EIO;
424
425 status = readl(mlx4_priv(dev)->cmd.hcr + HCR_STATUS_OFFSET);
Roland Dreier225c7b12007-05-08 18:00:38 -0700426
427 return (status & swab32(1 << HCR_GO_BIT)) ||
428 (mlx4_priv(dev)->cmd.toggle ==
429 !!(status & swab32(1 << HCR_T_BIT)));
430}
431
432static int mlx4_cmd_post(struct mlx4_dev *dev, u64 in_param, u64 out_param,
433 u32 in_modifier, u8 op_modifier, u16 op, u16 token,
434 int event)
435{
436 struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
437 u32 __iomem *hcr = cmd->hcr;
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200438 int ret = -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -0700439 unsigned long end;
440
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200441 mutex_lock(&dev->persist->device_state_mutex);
442 /* To avoid writing to unknown addresses after the device state was
443 * changed to internal error and the chip was reset,
444 * check the INTERNAL_ERROR flag which is updated under
445 * device_state_mutex lock.
446 */
447 if (pci_channel_offline(dev->persist->pdev) ||
448 (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)) {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000449 /*
450 * Device is going through error recovery
451 * and cannot accept commands.
452 */
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000453 goto out;
454 }
455
Roland Dreier225c7b12007-05-08 18:00:38 -0700456 end = jiffies;
457 if (event)
Dotan Barak36ce10d2007-08-07 11:18:52 +0300458 end += msecs_to_jiffies(GO_BIT_TIMEOUT_MSECS);
Roland Dreier225c7b12007-05-08 18:00:38 -0700459
460 while (cmd_pending(dev)) {
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200461 if (pci_channel_offline(dev->persist->pdev)) {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000462 /*
463 * Device is going through error recovery
464 * and cannot accept commands.
465 */
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000466 goto out;
467 }
468
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000469 if (time_after_eq(jiffies, end)) {
470 mlx4_err(dev, "%s:cmd_pending failed\n", __func__);
Roland Dreier225c7b12007-05-08 18:00:38 -0700471 goto out;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000472 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700473 cond_resched();
474 }
475
476 /*
477 * We use writel (instead of something like memcpy_toio)
478 * because writes of less than 32 bits to the HCR don't work
479 * (and some architectures such as ia64 implement memcpy_toio
480 * in terms of writeb).
481 */
482 __raw_writel((__force u32) cpu_to_be32(in_param >> 32), hcr + 0);
483 __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), hcr + 1);
484 __raw_writel((__force u32) cpu_to_be32(in_modifier), hcr + 2);
485 __raw_writel((__force u32) cpu_to_be32(out_param >> 32), hcr + 3);
486 __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), hcr + 4);
487 __raw_writel((__force u32) cpu_to_be32(token << 16), hcr + 5);
488
489 /* __raw_writel may not order writes. */
490 wmb();
491
492 __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
493 (cmd->toggle << HCR_T_BIT) |
494 (event ? (1 << HCR_E_BIT) : 0) |
495 (op_modifier << HCR_OPMOD_SHIFT) |
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000496 op), hcr + 6);
Roland Dreier2e61c642007-10-09 19:59:18 -0700497
498 /*
499 * Make sure that our HCR writes don't get mixed in with
500 * writes from another CPU starting a FW command.
501 */
502 mmiowb();
503
Roland Dreier225c7b12007-05-08 18:00:38 -0700504 cmd->toggle = cmd->toggle ^ 1;
505
506 ret = 0;
507
508out:
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200509 if (ret)
510 mlx4_warn(dev, "Could not post command 0x%x: ret=%d, in_param=0x%llx, in_mod=0x%x, op_mod=0x%x\n",
511 op, ret, in_param, in_modifier, op_modifier);
512 mutex_unlock(&dev->persist->device_state_mutex);
513
Roland Dreier225c7b12007-05-08 18:00:38 -0700514 return ret;
515}
516
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000517static int mlx4_slave_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
518 int out_is_imm, u32 in_modifier, u8 op_modifier,
519 u16 op, unsigned long timeout)
520{
521 struct mlx4_priv *priv = mlx4_priv(dev);
522 struct mlx4_vhcr_cmd *vhcr = priv->mfunc.vhcr;
523 int ret;
524
Roland Dreierf3d4c892012-09-25 21:24:07 -0700525 mutex_lock(&priv->cmd.slave_cmd_mutex);
526
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000527 vhcr->in_param = cpu_to_be64(in_param);
528 vhcr->out_param = out_param ? cpu_to_be64(*out_param) : 0;
529 vhcr->in_modifier = cpu_to_be32(in_modifier);
530 vhcr->opcode = cpu_to_be16((((u16) op_modifier) << 12) | (op & 0xfff));
531 vhcr->token = cpu_to_be16(CMD_POLL_TOKEN);
532 vhcr->status = 0;
533 vhcr->flags = !!(priv->cmd.use_events) << 6;
Roland Dreierf3d4c892012-09-25 21:24:07 -0700534
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000535 if (mlx4_is_master(dev)) {
536 ret = mlx4_master_process_vhcr(dev, dev->caps.function, vhcr);
537 if (!ret) {
538 if (out_is_imm) {
539 if (out_param)
540 *out_param =
541 be64_to_cpu(vhcr->out_param);
542 else {
Joe Perches1a91de22014-05-07 12:52:57 -0700543 mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
544 op);
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +0000545 vhcr->status = CMD_STAT_BAD_PARAM;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000546 }
547 }
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +0000548 ret = mlx4_status_to_errno(vhcr->status);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000549 }
Yishai Hadas0cd93022015-01-25 16:59:43 +0200550 if (ret &&
551 dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
552 ret = mlx4_internal_err_ret_value(dev, op, op_modifier);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000553 } else {
Yishai Hadas0cd93022015-01-25 16:59:43 +0200554 ret = mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_POST, 0, op,
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000555 MLX4_COMM_TIME + timeout);
556 if (!ret) {
557 if (out_is_imm) {
558 if (out_param)
559 *out_param =
560 be64_to_cpu(vhcr->out_param);
561 else {
Joe Perches1a91de22014-05-07 12:52:57 -0700562 mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
563 op);
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +0000564 vhcr->status = CMD_STAT_BAD_PARAM;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000565 }
566 }
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +0000567 ret = mlx4_status_to_errno(vhcr->status);
Yishai Hadas0cd93022015-01-25 16:59:43 +0200568 } else {
569 if (dev->persist->state &
570 MLX4_DEVICE_STATE_INTERNAL_ERROR)
571 ret = mlx4_internal_err_ret_value(dev, op,
572 op_modifier);
573 else
574 mlx4_err(dev, "failed execution of VHCR_POST command opcode 0x%x\n", op);
575 }
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000576 }
Roland Dreierf3d4c892012-09-25 21:24:07 -0700577
578 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000579 return ret;
580}
581
Roland Dreier225c7b12007-05-08 18:00:38 -0700582static int mlx4_cmd_poll(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
583 int out_is_imm, u32 in_modifier, u8 op_modifier,
584 u16 op, unsigned long timeout)
585{
586 struct mlx4_priv *priv = mlx4_priv(dev);
587 void __iomem *hcr = priv->cmd.hcr;
588 int err = 0;
589 unsigned long end;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000590 u32 stat;
Roland Dreier225c7b12007-05-08 18:00:38 -0700591
592 down(&priv->cmd.poll_sem);
593
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200594 if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000595 /*
596 * Device is going through error recovery
597 * and cannot accept commands.
598 */
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200599 err = mlx4_internal_err_ret_value(dev, op, op_modifier);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000600 goto out;
601 }
602
Eyal Perryc05a1162014-05-14 12:15:13 +0300603 if (out_is_imm && !out_param) {
604 mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
605 op);
606 err = -EINVAL;
607 goto out;
608 }
609
Roland Dreier225c7b12007-05-08 18:00:38 -0700610 err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0,
611 in_modifier, op_modifier, op, CMD_POLL_TOKEN, 0);
612 if (err)
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200613 goto out_reset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700614
615 end = msecs_to_jiffies(timeout) + jiffies;
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000616 while (cmd_pending(dev) && time_before(jiffies, end)) {
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200617 if (pci_channel_offline(dev->persist->pdev)) {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000618 /*
619 * Device is going through error recovery
620 * and cannot accept commands.
621 */
622 err = -EIO;
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200623 goto out_reset;
624 }
625
626 if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR) {
627 err = mlx4_internal_err_ret_value(dev, op, op_modifier);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000628 goto out;
629 }
630
Roland Dreier225c7b12007-05-08 18:00:38 -0700631 cond_resched();
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000632 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700633
634 if (cmd_pending(dev)) {
Dotan Barak674925e2013-06-25 12:09:37 +0300635 mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n",
636 op);
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200637 err = -EIO;
638 goto out_reset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700639 }
640
641 if (out_is_imm)
642 *out_param =
643 (u64) be32_to_cpu((__force __be32)
644 __raw_readl(hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
645 (u64) be32_to_cpu((__force __be32)
646 __raw_readl(hcr + HCR_OUT_PARAM_OFFSET + 4));
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000647 stat = be32_to_cpu((__force __be32)
648 __raw_readl(hcr + HCR_STATUS_OFFSET)) >> 24;
649 err = mlx4_status_to_errno(stat);
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200650 if (err) {
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000651 mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
652 op, stat);
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200653 if (mlx4_closing_cmd_fatal_error(op, stat))
654 goto out_reset;
655 goto out;
656 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700657
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200658out_reset:
659 if (err)
660 err = mlx4_cmd_reset_flow(dev, op, op_modifier, err);
Roland Dreier225c7b12007-05-08 18:00:38 -0700661out:
662 up(&priv->cmd.poll_sem);
663 return err;
664}
665
666void mlx4_cmd_event(struct mlx4_dev *dev, u16 token, u8 status, u64 out_param)
667{
668 struct mlx4_priv *priv = mlx4_priv(dev);
669 struct mlx4_cmd_context *context =
670 &priv->cmd.context[token & priv->cmd.token_mask];
671
672 /* previously timed out command completing at long last */
673 if (token != context->token)
674 return;
675
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000676 context->fw_status = status;
Roland Dreier225c7b12007-05-08 18:00:38 -0700677 context->result = mlx4_status_to_errno(status);
678 context->out_param = out_param;
679
Roland Dreier225c7b12007-05-08 18:00:38 -0700680 complete(&context->done);
681}
682
683static int mlx4_cmd_wait(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
684 int out_is_imm, u32 in_modifier, u8 op_modifier,
685 u16 op, unsigned long timeout)
686{
687 struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
688 struct mlx4_cmd_context *context;
Jack Morgenstein9f5b0312015-07-22 16:53:48 +0300689 long ret_wait;
Roland Dreier225c7b12007-05-08 18:00:38 -0700690 int err = 0;
691
692 down(&cmd->event_sem);
693
694 spin_lock(&cmd->context_lock);
695 BUG_ON(cmd->free_head < 0);
696 context = &cmd->context[cmd->free_head];
Roland Dreier09815822007-07-20 21:19:43 -0700697 context->token += cmd->token_mask + 1;
Roland Dreier225c7b12007-05-08 18:00:38 -0700698 cmd->free_head = context->next;
699 spin_unlock(&cmd->context_lock);
700
Eyal Perryc05a1162014-05-14 12:15:13 +0300701 if (out_is_imm && !out_param) {
702 mlx4_err(dev, "response expected while output mailbox is NULL for command 0x%x\n",
703 op);
704 err = -EINVAL;
705 goto out;
706 }
707
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200708 reinit_completion(&context->done);
Roland Dreier225c7b12007-05-08 18:00:38 -0700709
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200710 err = mlx4_cmd_post(dev, in_param, out_param ? *out_param : 0,
711 in_modifier, op_modifier, op, context->token, 1);
712 if (err)
713 goto out_reset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700714
Jack Morgenstein9f5b0312015-07-22 16:53:48 +0300715 if (op == MLX4_CMD_SENSE_PORT) {
716 ret_wait =
717 wait_for_completion_interruptible_timeout(&context->done,
718 msecs_to_jiffies(timeout));
719 if (ret_wait < 0) {
720 context->fw_status = 0;
721 context->out_param = 0;
722 context->result = 0;
723 }
724 } else {
725 ret_wait = (long)wait_for_completion_timeout(&context->done,
726 msecs_to_jiffies(timeout));
727 }
728 if (!ret_wait) {
Dotan Barak674925e2013-06-25 12:09:37 +0300729 mlx4_warn(dev, "command 0x%x timed out (go bit not cleared)\n",
730 op);
Benjamin Poirierf4ecf292015-05-22 16:12:26 -0700731 if (op == MLX4_CMD_NOP) {
732 err = -EBUSY;
733 goto out;
734 } else {
735 err = -EIO;
736 goto out_reset;
737 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700738 }
739
740 err = context->result;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000741 if (err) {
Jack Morgenstein1daa4302014-09-30 12:03:50 +0300742 /* Since we do not want to have this error message always
743 * displayed at driver start when there are ConnectX2 HCAs
744 * on the host, we deprecate the error message for this
745 * specific command/input_mod/opcode_mod/fw-status to be debug.
746 */
Jack Morgensteinfde913e2015-04-05 17:50:48 +0300747 if (op == MLX4_CMD_SET_PORT &&
748 (in_modifier == 1 || in_modifier == 2) &&
Ido Shamaya130b592015-04-02 16:31:19 +0300749 op_modifier == MLX4_SET_PORT_IB_OPCODE &&
750 context->fw_status == CMD_STAT_BAD_SIZE)
Jack Morgenstein1daa4302014-09-30 12:03:50 +0300751 mlx4_dbg(dev, "command 0x%x failed: fw status = 0x%x\n",
752 op, context->fw_status);
753 else
754 mlx4_err(dev, "command 0x%x failed: fw status = 0x%x\n",
755 op, context->fw_status);
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200756 if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
757 err = mlx4_internal_err_ret_value(dev, op, op_modifier);
758 else if (mlx4_closing_cmd_fatal_error(op, context->fw_status))
759 goto out_reset;
760
Roland Dreier225c7b12007-05-08 18:00:38 -0700761 goto out;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000762 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700763
764 if (out_is_imm)
765 *out_param = context->out_param;
766
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200767out_reset:
768 if (err)
769 err = mlx4_cmd_reset_flow(dev, op, op_modifier, err);
Roland Dreier225c7b12007-05-08 18:00:38 -0700770out:
771 spin_lock(&cmd->context_lock);
772 context->next = cmd->free_head;
773 cmd->free_head = context - cmd->context;
774 spin_unlock(&cmd->context_lock);
775
776 up(&cmd->event_sem);
777 return err;
778}
779
780int __mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
781 int out_is_imm, u32 in_modifier, u8 op_modifier,
Jack Morgensteinf9baff52011-12-13 04:10:51 +0000782 u16 op, unsigned long timeout, int native)
Roland Dreier225c7b12007-05-08 18:00:38 -0700783{
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200784 if (pci_channel_offline(dev->persist->pdev))
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200785 return mlx4_cmd_reset_flow(dev, op, op_modifier, -EIO);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +0000786
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000787 if (!mlx4_is_mfunc(dev) || (native && mlx4_is_master(dev))) {
Jack Morgensteina7e1f042016-09-20 14:39:42 +0300788 int ret;
789
Yishai Hadasf5aef5a2015-01-25 16:59:39 +0200790 if (dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR)
791 return mlx4_internal_err_ret_value(dev, op,
792 op_modifier);
Jack Morgensteina7e1f042016-09-20 14:39:42 +0300793 down_read(&mlx4_priv(dev)->cmd.switch_sem);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000794 if (mlx4_priv(dev)->cmd.use_events)
Jack Morgensteina7e1f042016-09-20 14:39:42 +0300795 ret = mlx4_cmd_wait(dev, in_param, out_param,
796 out_is_imm, in_modifier,
797 op_modifier, op, timeout);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000798 else
Jack Morgensteina7e1f042016-09-20 14:39:42 +0300799 ret = mlx4_cmd_poll(dev, in_param, out_param,
800 out_is_imm, in_modifier,
801 op_modifier, op, timeout);
802
803 up_read(&mlx4_priv(dev)->cmd.switch_sem);
804 return ret;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000805 }
806 return mlx4_slave_cmd(dev, in_param, out_param, out_is_imm,
807 in_modifier, op_modifier, op, timeout);
Roland Dreier225c7b12007-05-08 18:00:38 -0700808}
809EXPORT_SYMBOL_GPL(__mlx4_cmd);
810
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000811
Yishai Hadas55ad3592015-01-25 16:59:42 +0200812int mlx4_ARM_COMM_CHANNEL(struct mlx4_dev *dev)
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000813{
814 return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_ARM_COMM_CHANNEL,
815 MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
816}
817
818static int mlx4_ACCESS_MEM(struct mlx4_dev *dev, u64 master_addr,
819 int slave, u64 slave_addr,
820 int size, int is_read)
821{
822 u64 in_param;
823 u64 out_param;
824
825 if ((slave_addr & 0xfff) | (master_addr & 0xfff) |
826 (slave & ~0x7f) | (size & 0xff)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700827 mlx4_err(dev, "Bad access mem params - slave_addr:0x%llx master_addr:0x%llx slave_id:%d size:%d\n",
828 slave_addr, master_addr, slave, size);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +0000829 return -EINVAL;
830 }
831
832 if (is_read) {
833 in_param = (u64) slave | slave_addr;
834 out_param = (u64) dev->caps.function | master_addr;
835 } else {
836 in_param = (u64) dev->caps.function | master_addr;
837 out_param = (u64) slave | slave_addr;
838 }
839
840 return mlx4_cmd_imm(dev, in_param, &out_param, size, 0,
841 MLX4_CMD_ACCESS_MEM,
842 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
843}
844
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000845static int query_pkey_block(struct mlx4_dev *dev, u8 port, u16 index, u16 *pkey,
846 struct mlx4_cmd_mailbox *inbox,
847 struct mlx4_cmd_mailbox *outbox)
848{
849 struct ib_smp *in_mad = (struct ib_smp *)(inbox->buf);
850 struct ib_smp *out_mad = (struct ib_smp *)(outbox->buf);
851 int err;
852 int i;
853
854 if (index & 0x1f)
855 return -EINVAL;
856
857 in_mad->attr_mod = cpu_to_be32(index / 32);
858
859 err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, port, 3,
860 MLX4_CMD_MAD_IFC, MLX4_CMD_TIME_CLASS_C,
861 MLX4_CMD_NATIVE);
862 if (err)
863 return err;
864
865 for (i = 0; i < 32; ++i)
866 pkey[i] = be16_to_cpu(((__be16 *) out_mad->data)[i]);
867
868 return err;
869}
870
871static int get_full_pkey_table(struct mlx4_dev *dev, u8 port, u16 *table,
872 struct mlx4_cmd_mailbox *inbox,
873 struct mlx4_cmd_mailbox *outbox)
874{
875 int i;
876 int err;
877
878 for (i = 0; i < dev->caps.pkey_table_len[port]; i += 32) {
879 err = query_pkey_block(dev, port, i, table + i, inbox, outbox);
880 if (err)
881 return err;
882 }
883
884 return 0;
885}
886#define PORT_CAPABILITY_LOCATION_IN_SMP 20
887#define PORT_STATE_OFFSET 32
888
889static enum ib_port_state vf_port_state(struct mlx4_dev *dev, int port, int vf)
890{
Jack Morgensteina0c64a12012-08-03 08:40:49 +0000891 if (mlx4_get_slave_port_state(dev, vf, port) == SLAVE_PORT_UP)
892 return IB_PORT_ACTIVE;
893 else
894 return IB_PORT_DOWN;
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000895}
896
897static int mlx4_MAD_IFC_wrapper(struct mlx4_dev *dev, int slave,
898 struct mlx4_vhcr *vhcr,
899 struct mlx4_cmd_mailbox *inbox,
900 struct mlx4_cmd_mailbox *outbox,
901 struct mlx4_cmd_info *cmd)
902{
903 struct ib_smp *smp = inbox->buf;
904 u32 index;
Or Gerlitz7c35ef42015-05-21 15:14:05 +0300905 u8 port, slave_port;
Jack Morgenstein97982f52014-05-29 16:31:02 +0300906 u8 opcode_modifier;
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000907 u16 *table;
908 int err;
909 int vidx, pidx;
Jack Morgenstein97982f52014-05-29 16:31:02 +0300910 int network_view;
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000911 struct mlx4_priv *priv = mlx4_priv(dev);
912 struct ib_smp *outsmp = outbox->buf;
913 __be16 *outtab = (__be16 *)(outsmp->data);
914 __be32 slave_cap_mask;
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000915 __be64 slave_node_guid;
Jack Morgenstein97982f52014-05-29 16:31:02 +0300916
Or Gerlitz7c35ef42015-05-21 15:14:05 +0300917 slave_port = vhcr->in_modifier;
918 port = mlx4_slave_convert_port(dev, slave, slave_port);
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000919
Jack Morgenstein97982f52014-05-29 16:31:02 +0300920 /* network-view bit is for driver use only, and should not be passed to FW */
921 opcode_modifier = vhcr->op_modifier & ~0x8; /* clear netw view bit */
922 network_view = !!(vhcr->op_modifier & 0x8);
923
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000924 if (smp->base_version == 1 &&
925 smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED &&
926 smp->class_version == 1) {
Jack Morgenstein97982f52014-05-29 16:31:02 +0300927 /* host view is paravirtualized */
928 if (!network_view && smp->method == IB_MGMT_METHOD_GET) {
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000929 if (smp->attr_id == IB_SMP_ATTR_PKEY_TABLE) {
930 index = be32_to_cpu(smp->attr_mod);
931 if (port < 1 || port > dev->caps.num_ports)
932 return -EINVAL;
Matan Barak19ab5742015-01-27 15:58:07 +0200933 table = kcalloc((dev->caps.pkey_table_len[port] / 32) + 1,
934 sizeof(*table) * 32, GFP_KERNEL);
935
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000936 if (!table)
937 return -ENOMEM;
938 /* need to get the full pkey table because the paravirtualized
939 * pkeys may be scattered among several pkey blocks.
940 */
941 err = get_full_pkey_table(dev, port, table, inbox, outbox);
942 if (!err) {
943 for (vidx = index * 32; vidx < (index + 1) * 32; ++vidx) {
944 pidx = priv->virt2phys_pkey[slave][port - 1][vidx];
945 outtab[vidx % 32] = cpu_to_be16(table[pidx]);
946 }
947 }
948 kfree(table);
949 return err;
950 }
951 if (smp->attr_id == IB_SMP_ATTR_PORT_INFO) {
952 /*get the slave specific caps:*/
953 /*do the command */
Or Gerlitz7c35ef42015-05-21 15:14:05 +0300954 smp->attr_mod = cpu_to_be32(port);
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000955 err = mlx4_cmd_box(dev, inbox->dma, outbox->dma,
Or Gerlitz7c35ef42015-05-21 15:14:05 +0300956 port, opcode_modifier,
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000957 vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
958 /* modify the response for slaves */
959 if (!err && slave != mlx4_master_func_num(dev)) {
960 u8 *state = outsmp->data + PORT_STATE_OFFSET;
961
962 *state = (*state & 0xf0) | vf_port_state(dev, port, slave);
963 slave_cap_mask = priv->mfunc.master.slave_state[slave].ib_cap_mask[port];
964 memcpy(outsmp->data + PORT_CAPABILITY_LOCATION_IN_SMP, &slave_cap_mask, 4);
965 }
966 return err;
967 }
968 if (smp->attr_id == IB_SMP_ATTR_GUID_INFO) {
Yishai Hadase9a7ff32015-02-02 15:07:23 +0200969 __be64 guid = mlx4_get_admin_guid(dev, slave,
970 port);
971
972 /* set the PF admin guid to the FW/HW burned
973 * GUID, if it wasn't yet set
974 */
975 if (slave == 0 && guid == 0) {
976 smp->attr_mod = 0;
977 err = mlx4_cmd_box(dev,
978 inbox->dma,
979 outbox->dma,
980 vhcr->in_modifier,
981 opcode_modifier,
982 vhcr->op,
983 MLX4_CMD_TIME_CLASS_C,
984 MLX4_CMD_NATIVE);
985 if (err)
986 return err;
987 mlx4_set_admin_guid(dev,
988 *(__be64 *)outsmp->
989 data, slave, port);
990 } else {
991 memcpy(outsmp->data, &guid, 8);
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000992 }
Yishai Hadase9a7ff32015-02-02 15:07:23 +0200993
994 /* clean all other gids */
995 memset(outsmp->data + 8, 0, 56);
996 return 0;
Jack Morgenstein0a9a0182012-08-03 08:40:45 +0000997 }
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000998 if (smp->attr_id == IB_SMP_ATTR_NODE_INFO) {
999 err = mlx4_cmd_box(dev, inbox->dma, outbox->dma,
Or Gerlitz7c35ef42015-05-21 15:14:05 +03001000 port, opcode_modifier,
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001001 vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
1002 if (!err) {
1003 slave_node_guid = mlx4_get_slave_node_guid(dev, slave);
1004 memcpy(outsmp->data + 12, &slave_node_guid, 8);
1005 }
1006 return err;
1007 }
Jack Morgenstein0a9a0182012-08-03 08:40:45 +00001008 }
1009 }
Jack Morgenstein97982f52014-05-29 16:31:02 +03001010
1011 /* Non-privileged VFs are only allowed "host" view LID-routed 'Get' MADs.
1012 * These are the MADs used by ib verbs (such as ib_query_gids).
1013 */
Jack Morgenstein0a9a0182012-08-03 08:40:45 +00001014 if (slave != mlx4_master_func_num(dev) &&
Jack Morgenstein97982f52014-05-29 16:31:02 +03001015 !mlx4_vf_smi_enabled(dev, slave, port)) {
1016 if (!(smp->mgmt_class == IB_MGMT_CLASS_SUBN_LID_ROUTED &&
1017 smp->method == IB_MGMT_METHOD_GET) || network_view) {
1018 mlx4_err(dev, "Unprivileged slave %d is trying to execute a Subnet MGMT MAD, class 0x%x, method 0x%x, view=%s for attr 0x%x. Rejecting\n",
Wengang Wang73d4da72015-10-08 13:21:33 +08001019 slave, smp->mgmt_class, smp->method,
Jack Morgenstein97982f52014-05-29 16:31:02 +03001020 network_view ? "Network" : "Host",
1021 be16_to_cpu(smp->attr_id));
1022 return -EPERM;
1023 }
Jack Morgenstein0a9a0182012-08-03 08:40:45 +00001024 }
Jack Morgenstein97982f52014-05-29 16:31:02 +03001025
Jack Morgenstein0a9a0182012-08-03 08:40:45 +00001026 return mlx4_cmd_box(dev, inbox->dma, outbox->dma,
Jack Morgenstein97982f52014-05-29 16:31:02 +03001027 vhcr->in_modifier, opcode_modifier,
Jack Morgenstein0a9a0182012-08-03 08:40:45 +00001028 vhcr->op, MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
1029}
1030
Or Gerlitzb7475792014-03-27 14:02:02 +02001031static int mlx4_CMD_EPERM_wrapper(struct mlx4_dev *dev, int slave,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001032 struct mlx4_vhcr *vhcr,
1033 struct mlx4_cmd_mailbox *inbox,
1034 struct mlx4_cmd_mailbox *outbox,
1035 struct mlx4_cmd_info *cmd)
1036{
1037 return -EPERM;
1038}
1039
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001040int mlx4_DMA_wrapper(struct mlx4_dev *dev, int slave,
1041 struct mlx4_vhcr *vhcr,
1042 struct mlx4_cmd_mailbox *inbox,
1043 struct mlx4_cmd_mailbox *outbox,
1044 struct mlx4_cmd_info *cmd)
1045{
1046 u64 in_param;
1047 u64 out_param;
1048 int err;
1049
1050 in_param = cmd->has_inbox ? (u64) inbox->dma : vhcr->in_param;
1051 out_param = cmd->has_outbox ? (u64) outbox->dma : vhcr->out_param;
1052 if (cmd->encode_slave_id) {
1053 in_param &= 0xffffffffffffff00ll;
1054 in_param |= slave;
1055 }
1056
1057 err = __mlx4_cmd(dev, in_param, &out_param, cmd->out_is_imm,
1058 vhcr->in_modifier, vhcr->op_modifier, vhcr->op,
1059 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
1060
1061 if (cmd->out_is_imm)
1062 vhcr->out_param = out_param;
1063
1064 return err;
1065}
1066
1067static struct mlx4_cmd_info cmd_info[] = {
1068 {
1069 .opcode = MLX4_CMD_QUERY_FW,
1070 .has_inbox = false,
1071 .has_outbox = true,
1072 .out_is_imm = false,
1073 .encode_slave_id = false,
1074 .verify = NULL,
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001075 .wrapper = mlx4_QUERY_FW_wrapper
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001076 },
1077 {
1078 .opcode = MLX4_CMD_QUERY_HCA,
1079 .has_inbox = false,
1080 .has_outbox = true,
1081 .out_is_imm = false,
1082 .encode_slave_id = false,
1083 .verify = NULL,
1084 .wrapper = NULL
1085 },
1086 {
1087 .opcode = MLX4_CMD_QUERY_DEV_CAP,
1088 .has_inbox = false,
1089 .has_outbox = true,
1090 .out_is_imm = false,
1091 .encode_slave_id = false,
1092 .verify = NULL,
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +00001093 .wrapper = mlx4_QUERY_DEV_CAP_wrapper
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001094 },
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001095 {
1096 .opcode = MLX4_CMD_QUERY_FUNC_CAP,
1097 .has_inbox = false,
1098 .has_outbox = true,
1099 .out_is_imm = false,
1100 .encode_slave_id = false,
1101 .verify = NULL,
1102 .wrapper = mlx4_QUERY_FUNC_CAP_wrapper
1103 },
1104 {
1105 .opcode = MLX4_CMD_QUERY_ADAPTER,
1106 .has_inbox = false,
1107 .has_outbox = true,
1108 .out_is_imm = false,
1109 .encode_slave_id = false,
1110 .verify = NULL,
1111 .wrapper = NULL
1112 },
1113 {
1114 .opcode = MLX4_CMD_INIT_PORT,
1115 .has_inbox = false,
1116 .has_outbox = false,
1117 .out_is_imm = false,
1118 .encode_slave_id = false,
1119 .verify = NULL,
1120 .wrapper = mlx4_INIT_PORT_wrapper
1121 },
1122 {
1123 .opcode = MLX4_CMD_CLOSE_PORT,
1124 .has_inbox = false,
1125 .has_outbox = false,
1126 .out_is_imm = false,
1127 .encode_slave_id = false,
1128 .verify = NULL,
1129 .wrapper = mlx4_CLOSE_PORT_wrapper
1130 },
1131 {
1132 .opcode = MLX4_CMD_QUERY_PORT,
1133 .has_inbox = false,
1134 .has_outbox = true,
1135 .out_is_imm = false,
1136 .encode_slave_id = false,
1137 .verify = NULL,
1138 .wrapper = mlx4_QUERY_PORT_wrapper
1139 },
1140 {
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001141 .opcode = MLX4_CMD_SET_PORT,
1142 .has_inbox = true,
1143 .has_outbox = false,
1144 .out_is_imm = false,
1145 .encode_slave_id = false,
1146 .verify = NULL,
1147 .wrapper = mlx4_SET_PORT_wrapper
1148 },
1149 {
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001150 .opcode = MLX4_CMD_MAP_EQ,
1151 .has_inbox = false,
1152 .has_outbox = false,
1153 .out_is_imm = false,
1154 .encode_slave_id = false,
1155 .verify = NULL,
1156 .wrapper = mlx4_MAP_EQ_wrapper
1157 },
1158 {
1159 .opcode = MLX4_CMD_SW2HW_EQ,
1160 .has_inbox = true,
1161 .has_outbox = false,
1162 .out_is_imm = false,
1163 .encode_slave_id = true,
1164 .verify = NULL,
1165 .wrapper = mlx4_SW2HW_EQ_wrapper
1166 },
1167 {
1168 .opcode = MLX4_CMD_HW_HEALTH_CHECK,
1169 .has_inbox = false,
1170 .has_outbox = false,
1171 .out_is_imm = false,
1172 .encode_slave_id = false,
1173 .verify = NULL,
1174 .wrapper = NULL
1175 },
1176 {
1177 .opcode = MLX4_CMD_NOP,
1178 .has_inbox = false,
1179 .has_outbox = false,
1180 .out_is_imm = false,
1181 .encode_slave_id = false,
1182 .verify = NULL,
1183 .wrapper = NULL
1184 },
1185 {
Or Gerlitzd18f1412014-03-27 14:02:03 +02001186 .opcode = MLX4_CMD_CONFIG_DEV,
1187 .has_inbox = false,
Matan Barakd475c952014-11-02 16:26:17 +02001188 .has_outbox = true,
Or Gerlitzd18f1412014-03-27 14:02:03 +02001189 .out_is_imm = false,
1190 .encode_slave_id = false,
1191 .verify = NULL,
Matan Barakd475c952014-11-02 16:26:17 +02001192 .wrapper = mlx4_CONFIG_DEV_wrapper
Or Gerlitzd18f1412014-03-27 14:02:03 +02001193 },
1194 {
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001195 .opcode = MLX4_CMD_ALLOC_RES,
1196 .has_inbox = false,
1197 .has_outbox = false,
1198 .out_is_imm = true,
1199 .encode_slave_id = false,
1200 .verify = NULL,
1201 .wrapper = mlx4_ALLOC_RES_wrapper
1202 },
1203 {
1204 .opcode = MLX4_CMD_FREE_RES,
1205 .has_inbox = false,
1206 .has_outbox = false,
1207 .out_is_imm = false,
1208 .encode_slave_id = false,
1209 .verify = NULL,
1210 .wrapper = mlx4_FREE_RES_wrapper
1211 },
1212 {
1213 .opcode = MLX4_CMD_SW2HW_MPT,
1214 .has_inbox = true,
1215 .has_outbox = false,
1216 .out_is_imm = false,
1217 .encode_slave_id = true,
1218 .verify = NULL,
1219 .wrapper = mlx4_SW2HW_MPT_wrapper
1220 },
1221 {
1222 .opcode = MLX4_CMD_QUERY_MPT,
1223 .has_inbox = false,
1224 .has_outbox = true,
1225 .out_is_imm = false,
1226 .encode_slave_id = false,
1227 .verify = NULL,
1228 .wrapper = mlx4_QUERY_MPT_wrapper
1229 },
1230 {
1231 .opcode = MLX4_CMD_HW2SW_MPT,
1232 .has_inbox = false,
1233 .has_outbox = false,
1234 .out_is_imm = false,
1235 .encode_slave_id = false,
1236 .verify = NULL,
1237 .wrapper = mlx4_HW2SW_MPT_wrapper
1238 },
1239 {
1240 .opcode = MLX4_CMD_READ_MTT,
1241 .has_inbox = false,
1242 .has_outbox = true,
1243 .out_is_imm = false,
1244 .encode_slave_id = false,
1245 .verify = NULL,
1246 .wrapper = NULL
1247 },
1248 {
1249 .opcode = MLX4_CMD_WRITE_MTT,
1250 .has_inbox = true,
1251 .has_outbox = false,
1252 .out_is_imm = false,
1253 .encode_slave_id = false,
1254 .verify = NULL,
1255 .wrapper = mlx4_WRITE_MTT_wrapper
1256 },
1257 {
1258 .opcode = MLX4_CMD_SYNC_TPT,
1259 .has_inbox = true,
1260 .has_outbox = false,
1261 .out_is_imm = false,
1262 .encode_slave_id = false,
1263 .verify = NULL,
1264 .wrapper = NULL
1265 },
1266 {
1267 .opcode = MLX4_CMD_HW2SW_EQ,
1268 .has_inbox = false,
Jack Morgenstein30a5da52015-01-27 15:58:03 +02001269 .has_outbox = false,
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001270 .out_is_imm = false,
1271 .encode_slave_id = true,
1272 .verify = NULL,
1273 .wrapper = mlx4_HW2SW_EQ_wrapper
1274 },
1275 {
1276 .opcode = MLX4_CMD_QUERY_EQ,
1277 .has_inbox = false,
1278 .has_outbox = true,
1279 .out_is_imm = false,
1280 .encode_slave_id = true,
1281 .verify = NULL,
1282 .wrapper = mlx4_QUERY_EQ_wrapper
1283 },
1284 {
1285 .opcode = MLX4_CMD_SW2HW_CQ,
1286 .has_inbox = true,
1287 .has_outbox = false,
1288 .out_is_imm = false,
1289 .encode_slave_id = true,
1290 .verify = NULL,
1291 .wrapper = mlx4_SW2HW_CQ_wrapper
1292 },
1293 {
1294 .opcode = MLX4_CMD_HW2SW_CQ,
1295 .has_inbox = false,
1296 .has_outbox = false,
1297 .out_is_imm = false,
1298 .encode_slave_id = false,
1299 .verify = NULL,
1300 .wrapper = mlx4_HW2SW_CQ_wrapper
1301 },
1302 {
1303 .opcode = MLX4_CMD_QUERY_CQ,
1304 .has_inbox = false,
1305 .has_outbox = true,
1306 .out_is_imm = false,
1307 .encode_slave_id = false,
1308 .verify = NULL,
1309 .wrapper = mlx4_QUERY_CQ_wrapper
1310 },
1311 {
1312 .opcode = MLX4_CMD_MODIFY_CQ,
1313 .has_inbox = true,
1314 .has_outbox = false,
1315 .out_is_imm = true,
1316 .encode_slave_id = false,
1317 .verify = NULL,
1318 .wrapper = mlx4_MODIFY_CQ_wrapper
1319 },
1320 {
1321 .opcode = MLX4_CMD_SW2HW_SRQ,
1322 .has_inbox = true,
1323 .has_outbox = false,
1324 .out_is_imm = false,
1325 .encode_slave_id = true,
1326 .verify = NULL,
1327 .wrapper = mlx4_SW2HW_SRQ_wrapper
1328 },
1329 {
1330 .opcode = MLX4_CMD_HW2SW_SRQ,
1331 .has_inbox = false,
1332 .has_outbox = false,
1333 .out_is_imm = false,
1334 .encode_slave_id = false,
1335 .verify = NULL,
1336 .wrapper = mlx4_HW2SW_SRQ_wrapper
1337 },
1338 {
1339 .opcode = MLX4_CMD_QUERY_SRQ,
1340 .has_inbox = false,
1341 .has_outbox = true,
1342 .out_is_imm = false,
1343 .encode_slave_id = false,
1344 .verify = NULL,
1345 .wrapper = mlx4_QUERY_SRQ_wrapper
1346 },
1347 {
1348 .opcode = MLX4_CMD_ARM_SRQ,
1349 .has_inbox = false,
1350 .has_outbox = false,
1351 .out_is_imm = false,
1352 .encode_slave_id = false,
1353 .verify = NULL,
1354 .wrapper = mlx4_ARM_SRQ_wrapper
1355 },
1356 {
1357 .opcode = MLX4_CMD_RST2INIT_QP,
1358 .has_inbox = true,
1359 .has_outbox = false,
1360 .out_is_imm = false,
1361 .encode_slave_id = true,
1362 .verify = NULL,
1363 .wrapper = mlx4_RST2INIT_QP_wrapper
1364 },
1365 {
1366 .opcode = MLX4_CMD_INIT2INIT_QP,
1367 .has_inbox = true,
1368 .has_outbox = false,
1369 .out_is_imm = false,
1370 .encode_slave_id = false,
1371 .verify = NULL,
Jack Morgenstein54679e12012-08-03 08:40:43 +00001372 .wrapper = mlx4_INIT2INIT_QP_wrapper
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001373 },
1374 {
1375 .opcode = MLX4_CMD_INIT2RTR_QP,
1376 .has_inbox = true,
1377 .has_outbox = false,
1378 .out_is_imm = false,
1379 .encode_slave_id = false,
1380 .verify = NULL,
1381 .wrapper = mlx4_INIT2RTR_QP_wrapper
1382 },
1383 {
1384 .opcode = MLX4_CMD_RTR2RTS_QP,
1385 .has_inbox = true,
1386 .has_outbox = false,
1387 .out_is_imm = false,
1388 .encode_slave_id = false,
1389 .verify = NULL,
Jack Morgenstein54679e12012-08-03 08:40:43 +00001390 .wrapper = mlx4_RTR2RTS_QP_wrapper
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001391 },
1392 {
1393 .opcode = MLX4_CMD_RTS2RTS_QP,
1394 .has_inbox = true,
1395 .has_outbox = false,
1396 .out_is_imm = false,
1397 .encode_slave_id = false,
1398 .verify = NULL,
Jack Morgenstein54679e12012-08-03 08:40:43 +00001399 .wrapper = mlx4_RTS2RTS_QP_wrapper
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001400 },
1401 {
1402 .opcode = MLX4_CMD_SQERR2RTS_QP,
1403 .has_inbox = true,
1404 .has_outbox = false,
1405 .out_is_imm = false,
1406 .encode_slave_id = false,
1407 .verify = NULL,
Jack Morgenstein54679e12012-08-03 08:40:43 +00001408 .wrapper = mlx4_SQERR2RTS_QP_wrapper
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001409 },
1410 {
1411 .opcode = MLX4_CMD_2ERR_QP,
1412 .has_inbox = false,
1413 .has_outbox = false,
1414 .out_is_imm = false,
1415 .encode_slave_id = false,
1416 .verify = NULL,
1417 .wrapper = mlx4_GEN_QP_wrapper
1418 },
1419 {
1420 .opcode = MLX4_CMD_RTS2SQD_QP,
1421 .has_inbox = false,
1422 .has_outbox = false,
1423 .out_is_imm = false,
1424 .encode_slave_id = false,
1425 .verify = NULL,
1426 .wrapper = mlx4_GEN_QP_wrapper
1427 },
1428 {
1429 .opcode = MLX4_CMD_SQD2SQD_QP,
1430 .has_inbox = true,
1431 .has_outbox = false,
1432 .out_is_imm = false,
1433 .encode_slave_id = false,
1434 .verify = NULL,
Jack Morgenstein54679e12012-08-03 08:40:43 +00001435 .wrapper = mlx4_SQD2SQD_QP_wrapper
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001436 },
1437 {
1438 .opcode = MLX4_CMD_SQD2RTS_QP,
1439 .has_inbox = true,
1440 .has_outbox = false,
1441 .out_is_imm = false,
1442 .encode_slave_id = false,
1443 .verify = NULL,
Jack Morgenstein54679e12012-08-03 08:40:43 +00001444 .wrapper = mlx4_SQD2RTS_QP_wrapper
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001445 },
1446 {
1447 .opcode = MLX4_CMD_2RST_QP,
1448 .has_inbox = false,
1449 .has_outbox = false,
1450 .out_is_imm = false,
1451 .encode_slave_id = false,
1452 .verify = NULL,
1453 .wrapper = mlx4_2RST_QP_wrapper
1454 },
1455 {
1456 .opcode = MLX4_CMD_QUERY_QP,
1457 .has_inbox = false,
1458 .has_outbox = true,
1459 .out_is_imm = false,
1460 .encode_slave_id = false,
1461 .verify = NULL,
1462 .wrapper = mlx4_GEN_QP_wrapper
1463 },
1464 {
1465 .opcode = MLX4_CMD_SUSPEND_QP,
1466 .has_inbox = false,
1467 .has_outbox = false,
1468 .out_is_imm = false,
1469 .encode_slave_id = false,
1470 .verify = NULL,
1471 .wrapper = mlx4_GEN_QP_wrapper
1472 },
1473 {
1474 .opcode = MLX4_CMD_UNSUSPEND_QP,
1475 .has_inbox = false,
1476 .has_outbox = false,
1477 .out_is_imm = false,
1478 .encode_slave_id = false,
1479 .verify = NULL,
1480 .wrapper = mlx4_GEN_QP_wrapper
1481 },
1482 {
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001483 .opcode = MLX4_CMD_UPDATE_QP,
Matan Barakce8d9e02014-05-15 15:29:27 +03001484 .has_inbox = true,
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001485 .has_outbox = false,
1486 .out_is_imm = false,
1487 .encode_slave_id = false,
1488 .verify = NULL,
Matan Barakce8d9e02014-05-15 15:29:27 +03001489 .wrapper = mlx4_UPDATE_QP_wrapper
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001490 },
1491 {
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001492 .opcode = MLX4_CMD_GET_OP_REQ,
1493 .has_inbox = false,
1494 .has_outbox = false,
1495 .out_is_imm = false,
1496 .encode_slave_id = false,
1497 .verify = NULL,
Or Gerlitzb7475792014-03-27 14:02:02 +02001498 .wrapper = mlx4_CMD_EPERM_wrapper,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03001499 },
1500 {
Ido Shamay7e95bb92015-04-02 16:31:11 +03001501 .opcode = MLX4_CMD_ALLOCATE_VPP,
1502 .has_inbox = false,
1503 .has_outbox = true,
1504 .out_is_imm = false,
1505 .encode_slave_id = false,
1506 .verify = NULL,
1507 .wrapper = mlx4_CMD_EPERM_wrapper,
1508 },
1509 {
Ido Shamay1c291462015-04-02 16:31:12 +03001510 .opcode = MLX4_CMD_SET_VPORT_QOS,
1511 .has_inbox = false,
1512 .has_outbox = true,
1513 .out_is_imm = false,
1514 .encode_slave_id = false,
1515 .verify = NULL,
1516 .wrapper = mlx4_CMD_EPERM_wrapper,
1517 },
1518 {
Jack Morgenstein0a9a0182012-08-03 08:40:45 +00001519 .opcode = MLX4_CMD_CONF_SPECIAL_QP,
1520 .has_inbox = false,
1521 .has_outbox = false,
1522 .out_is_imm = false,
1523 .encode_slave_id = false,
1524 .verify = NULL, /* XXX verify: only demux can do this */
1525 .wrapper = NULL
1526 },
1527 {
1528 .opcode = MLX4_CMD_MAD_IFC,
1529 .has_inbox = true,
1530 .has_outbox = true,
1531 .out_is_imm = false,
1532 .encode_slave_id = false,
1533 .verify = NULL,
1534 .wrapper = mlx4_MAD_IFC_wrapper
1535 },
1536 {
Jack Morgenstein114840c2014-06-01 11:53:50 +03001537 .opcode = MLX4_CMD_MAD_DEMUX,
1538 .has_inbox = false,
1539 .has_outbox = false,
1540 .out_is_imm = false,
1541 .encode_slave_id = false,
1542 .verify = NULL,
1543 .wrapper = mlx4_CMD_EPERM_wrapper
1544 },
1545 {
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001546 .opcode = MLX4_CMD_QUERY_IF_STAT,
1547 .has_inbox = false,
1548 .has_outbox = true,
1549 .out_is_imm = false,
1550 .encode_slave_id = false,
1551 .verify = NULL,
1552 .wrapper = mlx4_QUERY_IF_STAT_wrapper
1553 },
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02001554 {
1555 .opcode = MLX4_CMD_ACCESS_REG,
1556 .has_inbox = true,
1557 .has_outbox = true,
1558 .out_is_imm = false,
1559 .encode_slave_id = false,
1560 .verify = NULL,
Saeed Mahameed6e806692014-11-02 16:26:13 +02001561 .wrapper = mlx4_ACCESS_REG_wrapper,
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02001562 },
Shani Michaelid237baa2015-03-05 20:16:12 +02001563 {
1564 .opcode = MLX4_CMD_CONGESTION_CTRL_OPCODE,
1565 .has_inbox = false,
1566 .has_outbox = false,
1567 .out_is_imm = false,
1568 .encode_slave_id = false,
1569 .verify = NULL,
1570 .wrapper = mlx4_CMD_EPERM_wrapper,
1571 },
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001572 /* Native multicast commands are not available for guests */
1573 {
1574 .opcode = MLX4_CMD_QP_ATTACH,
1575 .has_inbox = true,
1576 .has_outbox = false,
1577 .out_is_imm = false,
1578 .encode_slave_id = false,
1579 .verify = NULL,
1580 .wrapper = mlx4_QP_ATTACH_wrapper
1581 },
1582 {
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001583 .opcode = MLX4_CMD_PROMISC,
1584 .has_inbox = false,
1585 .has_outbox = false,
1586 .out_is_imm = false,
1587 .encode_slave_id = false,
1588 .verify = NULL,
1589 .wrapper = mlx4_PROMISC_wrapper
1590 },
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001591 /* Ethernet specific commands */
1592 {
1593 .opcode = MLX4_CMD_SET_VLAN_FLTR,
1594 .has_inbox = true,
1595 .has_outbox = false,
1596 .out_is_imm = false,
1597 .encode_slave_id = false,
1598 .verify = NULL,
1599 .wrapper = mlx4_SET_VLAN_FLTR_wrapper
1600 },
1601 {
1602 .opcode = MLX4_CMD_SET_MCAST_FLTR,
1603 .has_inbox = false,
1604 .has_outbox = false,
1605 .out_is_imm = false,
1606 .encode_slave_id = false,
1607 .verify = NULL,
1608 .wrapper = mlx4_SET_MCAST_FLTR_wrapper
1609 },
1610 {
1611 .opcode = MLX4_CMD_DUMP_ETH_STATS,
1612 .has_inbox = false,
1613 .has_outbox = true,
1614 .out_is_imm = false,
1615 .encode_slave_id = false,
1616 .verify = NULL,
1617 .wrapper = mlx4_DUMP_ETH_STATS_wrapper
1618 },
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001619 {
Eli Cohenc82e9aa2011-12-13 04:15:24 +00001620 .opcode = MLX4_CMD_INFORM_FLR_DONE,
1621 .has_inbox = false,
1622 .has_outbox = false,
1623 .out_is_imm = false,
1624 .encode_slave_id = false,
1625 .verify = NULL,
1626 .wrapper = NULL
1627 },
Hadar Hen Zion8fcfb4d2012-07-05 04:03:45 +00001628 /* flow steering commands */
1629 {
1630 .opcode = MLX4_QP_FLOW_STEERING_ATTACH,
1631 .has_inbox = true,
1632 .has_outbox = false,
1633 .out_is_imm = true,
1634 .encode_slave_id = false,
1635 .verify = NULL,
1636 .wrapper = mlx4_QP_FLOW_STEERING_ATTACH_wrapper
1637 },
1638 {
1639 .opcode = MLX4_QP_FLOW_STEERING_DETACH,
1640 .has_inbox = false,
1641 .has_outbox = false,
1642 .out_is_imm = false,
1643 .encode_slave_id = false,
1644 .verify = NULL,
1645 .wrapper = mlx4_QP_FLOW_STEERING_DETACH_wrapper
1646 },
Matan Barak4de65802013-11-07 15:25:14 +02001647 {
1648 .opcode = MLX4_FLOW_STEERING_IB_UC_QP_RANGE,
1649 .has_inbox = false,
1650 .has_outbox = false,
1651 .out_is_imm = false,
1652 .encode_slave_id = false,
1653 .verify = NULL,
Or Gerlitzb7475792014-03-27 14:02:02 +02001654 .wrapper = mlx4_CMD_EPERM_wrapper
Matan Barak4de65802013-11-07 15:25:14 +02001655 },
Moni Shoua59e14e32015-02-03 16:48:32 +02001656 {
1657 .opcode = MLX4_CMD_VIRT_PORT_MAP,
1658 .has_inbox = false,
1659 .has_outbox = false,
1660 .out_is_imm = false,
1661 .encode_slave_id = false,
1662 .verify = NULL,
1663 .wrapper = mlx4_CMD_EPERM_wrapper
1664 },
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001665};
1666
1667static int mlx4_master_process_vhcr(struct mlx4_dev *dev, int slave,
1668 struct mlx4_vhcr_cmd *in_vhcr)
1669{
1670 struct mlx4_priv *priv = mlx4_priv(dev);
1671 struct mlx4_cmd_info *cmd = NULL;
1672 struct mlx4_vhcr_cmd *vhcr_cmd = in_vhcr ? in_vhcr : priv->mfunc.vhcr;
1673 struct mlx4_vhcr *vhcr;
1674 struct mlx4_cmd_mailbox *inbox = NULL;
1675 struct mlx4_cmd_mailbox *outbox = NULL;
1676 u64 in_param;
1677 u64 out_param;
1678 int ret = 0;
1679 int i;
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001680 int err = 0;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001681
1682 /* Create sw representation of Virtual HCR */
1683 vhcr = kzalloc(sizeof(struct mlx4_vhcr), GFP_KERNEL);
1684 if (!vhcr)
1685 return -ENOMEM;
1686
1687 /* DMA in the vHCR */
1688 if (!in_vhcr) {
1689 ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave,
1690 priv->mfunc.master.slave_state[slave].vhcr_dma,
1691 ALIGN(sizeof(struct mlx4_vhcr_cmd),
1692 MLX4_ACCESS_MEM_ALIGN), 1);
1693 if (ret) {
Yishai Hadas0cd93022015-01-25 16:59:43 +02001694 if (!(dev->persist->state &
1695 MLX4_DEVICE_STATE_INTERNAL_ERROR))
1696 mlx4_err(dev, "%s: Failed reading vhcr ret: 0x%x\n",
1697 __func__, ret);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001698 kfree(vhcr);
1699 return ret;
1700 }
1701 }
1702
1703 /* Fill SW VHCR fields */
1704 vhcr->in_param = be64_to_cpu(vhcr_cmd->in_param);
1705 vhcr->out_param = be64_to_cpu(vhcr_cmd->out_param);
1706 vhcr->in_modifier = be32_to_cpu(vhcr_cmd->in_modifier);
1707 vhcr->token = be16_to_cpu(vhcr_cmd->token);
1708 vhcr->op = be16_to_cpu(vhcr_cmd->opcode) & 0xfff;
1709 vhcr->op_modifier = (u8) (be16_to_cpu(vhcr_cmd->opcode) >> 12);
1710 vhcr->e_bit = vhcr_cmd->flags & (1 << 6);
1711
1712 /* Lookup command */
1713 for (i = 0; i < ARRAY_SIZE(cmd_info); ++i) {
1714 if (vhcr->op == cmd_info[i].opcode) {
1715 cmd = &cmd_info[i];
1716 break;
1717 }
1718 }
1719 if (!cmd) {
1720 mlx4_err(dev, "Unknown command:0x%x accepted from slave:%d\n",
1721 vhcr->op, slave);
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001722 vhcr_cmd->status = CMD_STAT_BAD_PARAM;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001723 goto out_status;
1724 }
1725
1726 /* Read inbox */
1727 if (cmd->has_inbox) {
1728 vhcr->in_param &= INBOX_MASK;
1729 inbox = mlx4_alloc_cmd_mailbox(dev);
1730 if (IS_ERR(inbox)) {
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001731 vhcr_cmd->status = CMD_STAT_BAD_SIZE;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001732 inbox = NULL;
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001733 goto out_status;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001734 }
1735
Yishai Hadas0cd93022015-01-25 16:59:43 +02001736 ret = mlx4_ACCESS_MEM(dev, inbox->dma, slave,
1737 vhcr->in_param,
1738 MLX4_MAILBOX_SIZE, 1);
1739 if (ret) {
1740 if (!(dev->persist->state &
1741 MLX4_DEVICE_STATE_INTERNAL_ERROR))
1742 mlx4_err(dev, "%s: Failed reading inbox (cmd:0x%x)\n",
1743 __func__, cmd->opcode);
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001744 vhcr_cmd->status = CMD_STAT_INTERNAL_ERR;
1745 goto out_status;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001746 }
1747 }
1748
1749 /* Apply permission and bound checks if applicable */
1750 if (cmd->verify && cmd->verify(dev, slave, vhcr, inbox)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001751 mlx4_warn(dev, "Command:0x%x from slave: %d failed protection checks for resource_id:%d\n",
1752 vhcr->op, slave, vhcr->in_modifier);
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001753 vhcr_cmd->status = CMD_STAT_BAD_OP;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001754 goto out_status;
1755 }
1756
1757 /* Allocate outbox */
1758 if (cmd->has_outbox) {
1759 outbox = mlx4_alloc_cmd_mailbox(dev);
1760 if (IS_ERR(outbox)) {
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001761 vhcr_cmd->status = CMD_STAT_BAD_SIZE;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001762 outbox = NULL;
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001763 goto out_status;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001764 }
1765 }
1766
1767 /* Execute the command! */
1768 if (cmd->wrapper) {
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001769 err = cmd->wrapper(dev, slave, vhcr, inbox, outbox,
1770 cmd);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001771 if (cmd->out_is_imm)
1772 vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param);
1773 } else {
1774 in_param = cmd->has_inbox ? (u64) inbox->dma :
1775 vhcr->in_param;
1776 out_param = cmd->has_outbox ? (u64) outbox->dma :
1777 vhcr->out_param;
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001778 err = __mlx4_cmd(dev, in_param, &out_param,
1779 cmd->out_is_imm, vhcr->in_modifier,
1780 vhcr->op_modifier, vhcr->op,
1781 MLX4_CMD_TIME_CLASS_A,
1782 MLX4_CMD_NATIVE);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001783
1784 if (cmd->out_is_imm) {
1785 vhcr->out_param = out_param;
1786 vhcr_cmd->out_param = cpu_to_be64(vhcr->out_param);
1787 }
1788 }
1789
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001790 if (err) {
Yishai Hadas0cd93022015-01-25 16:59:43 +02001791 if (!(dev->persist->state & MLX4_DEVICE_STATE_INTERNAL_ERROR))
1792 mlx4_warn(dev, "vhcr command:0x%x slave:%d failed with error:%d, status %d\n",
1793 vhcr->op, slave, vhcr->errno, err);
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001794 vhcr_cmd->status = mlx4_errno_to_status(err);
1795 goto out_status;
1796 }
1797
1798
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001799 /* Write outbox if command completed successfully */
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001800 if (cmd->has_outbox && !vhcr_cmd->status) {
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001801 ret = mlx4_ACCESS_MEM(dev, outbox->dma, slave,
1802 vhcr->out_param,
1803 MLX4_MAILBOX_SIZE, MLX4_CMD_WRAPPED);
1804 if (ret) {
Yevgeny Petrilin72be84f2011-12-19 04:03:53 +00001805 /* If we failed to write back the outbox after the
1806 *command was successfully executed, we must fail this
1807 * slave, as it is now in undefined state */
Yishai Hadas0cd93022015-01-25 16:59:43 +02001808 if (!(dev->persist->state &
1809 MLX4_DEVICE_STATE_INTERNAL_ERROR))
1810 mlx4_err(dev, "%s:Failed writing outbox\n", __func__);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001811 goto out;
1812 }
1813 }
1814
1815out_status:
1816 /* DMA back vhcr result */
1817 if (!in_vhcr) {
1818 ret = mlx4_ACCESS_MEM(dev, priv->mfunc.vhcr_dma, slave,
1819 priv->mfunc.master.slave_state[slave].vhcr_dma,
1820 ALIGN(sizeof(struct mlx4_vhcr),
1821 MLX4_ACCESS_MEM_ALIGN),
1822 MLX4_CMD_WRAPPED);
1823 if (ret)
1824 mlx4_err(dev, "%s:Failed writing vhcr result\n",
1825 __func__);
1826 else if (vhcr->e_bit &&
1827 mlx4_GEN_EQE(dev, slave, &priv->mfunc.master.cmd_eqe))
Joe Perches1a91de22014-05-07 12:52:57 -07001828 mlx4_warn(dev, "Failed to generate command completion eqe for slave %d\n",
1829 slave);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00001830 }
1831
1832out:
1833 kfree(vhcr);
1834 mlx4_free_cmd_mailbox(dev, inbox);
1835 mlx4_free_cmd_mailbox(dev, outbox);
1836 return ret;
1837}
1838
Jingoo Hanf0946682013-08-05 18:04:51 +09001839static int mlx4_master_immediate_activate_vlan_qos(struct mlx4_priv *priv,
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001840 int slave, int port)
1841{
1842 struct mlx4_vport_oper_state *vp_oper;
1843 struct mlx4_vport_state *vp_admin;
1844 struct mlx4_vf_immed_vlan_work *work;
Rony Efraim0a6eac22013-06-27 19:05:22 +03001845 struct mlx4_dev *dev = &(priv->dev);
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001846 int err;
1847 int admin_vlan_ix = NO_INDX;
1848
1849 vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
1850 vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
1851
1852 if (vp_oper->state.default_vlan == vp_admin->default_vlan &&
Rony Efraim0a6eac22013-06-27 19:05:22 +03001853 vp_oper->state.default_qos == vp_admin->default_qos &&
Ido Shamay08068cd2015-04-02 16:31:15 +03001854 vp_oper->state.link_state == vp_admin->link_state &&
1855 vp_oper->state.qos_vport == vp_admin->qos_vport)
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001856 return 0;
1857
Rony Efraim0a6eac22013-06-27 19:05:22 +03001858 if (!(priv->mfunc.master.slave_state[slave].active &&
Rony Efraimf0f829b2013-11-07 12:19:51 +02001859 dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP)) {
Rony Efraim0a6eac22013-06-27 19:05:22 +03001860 /* even if the UPDATE_QP command isn't supported, we still want
1861 * to set this VF link according to the admin directive
1862 */
1863 vp_oper->state.link_state = vp_admin->link_state;
1864 return -1;
1865 }
1866
1867 mlx4_dbg(dev, "updating immediately admin params slave %d port %d\n",
1868 slave, port);
Joe Perches1a91de22014-05-07 12:52:57 -07001869 mlx4_dbg(dev, "vlan %d QoS %d link down %d\n",
1870 vp_admin->default_vlan, vp_admin->default_qos,
1871 vp_admin->link_state);
Rony Efraim0a6eac22013-06-27 19:05:22 +03001872
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001873 work = kzalloc(sizeof(*work), GFP_KERNEL);
1874 if (!work)
1875 return -ENOMEM;
1876
1877 if (vp_oper->state.default_vlan != vp_admin->default_vlan) {
Rony Efraimf0f829b2013-11-07 12:19:51 +02001878 if (MLX4_VGT != vp_admin->default_vlan) {
1879 err = __mlx4_register_vlan(&priv->dev, port,
1880 vp_admin->default_vlan,
1881 &admin_vlan_ix);
1882 if (err) {
1883 kfree(work);
Joe Perches1a91de22014-05-07 12:52:57 -07001884 mlx4_warn(&priv->dev,
Rony Efraimf0f829b2013-11-07 12:19:51 +02001885 "No vlan resources slave %d, port %d\n",
1886 slave, port);
1887 return err;
1888 }
1889 } else {
1890 admin_vlan_ix = NO_INDX;
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001891 }
1892 work->flags |= MLX4_VF_IMMED_VLAN_FLAG_VLAN;
Joe Perches1a91de22014-05-07 12:52:57 -07001893 mlx4_dbg(&priv->dev,
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001894 "alloc vlan %d idx %d slave %d port %d\n",
1895 (int)(vp_admin->default_vlan),
1896 admin_vlan_ix, slave, port);
1897 }
1898
1899 /* save original vlan ix and vlan id */
1900 work->orig_vlan_id = vp_oper->state.default_vlan;
1901 work->orig_vlan_ix = vp_oper->vlan_idx;
1902
1903 /* handle new qos */
1904 if (vp_oper->state.default_qos != vp_admin->default_qos)
1905 work->flags |= MLX4_VF_IMMED_VLAN_FLAG_QOS;
1906
1907 if (work->flags & MLX4_VF_IMMED_VLAN_FLAG_VLAN)
1908 vp_oper->vlan_idx = admin_vlan_ix;
1909
1910 vp_oper->state.default_vlan = vp_admin->default_vlan;
1911 vp_oper->state.default_qos = vp_admin->default_qos;
Rony Efraim0a6eac22013-06-27 19:05:22 +03001912 vp_oper->state.link_state = vp_admin->link_state;
Ido Shamay08068cd2015-04-02 16:31:15 +03001913 vp_oper->state.qos_vport = vp_admin->qos_vport;
Rony Efraim0a6eac22013-06-27 19:05:22 +03001914
1915 if (vp_admin->link_state == IFLA_VF_LINK_STATE_DISABLE)
1916 work->flags |= MLX4_VF_IMMED_VLAN_FLAG_LINK_DISABLE;
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001917
1918 /* iterate over QPs owned by this slave, using UPDATE_QP */
1919 work->port = port;
1920 work->slave = slave;
1921 work->qos = vp_oper->state.default_qos;
Ido Shamay08068cd2015-04-02 16:31:15 +03001922 work->qos_vport = vp_oper->state.qos_vport;
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001923 work->vlan_id = vp_oper->state.default_vlan;
1924 work->vlan_ix = vp_oper->vlan_idx;
1925 work->priv = priv;
1926 INIT_WORK(&work->work, mlx4_vf_immed_vlan_work_handler);
1927 queue_work(priv->mfunc.master.comm_wq, &work->work);
1928
1929 return 0;
1930}
1931
Ido Shamay666672d2015-04-02 16:31:14 +03001932static void mlx4_set_default_port_qos(struct mlx4_dev *dev, int port)
1933{
1934 struct mlx4_qos_manager *port_qos_ctl;
1935 struct mlx4_priv *priv = mlx4_priv(dev);
1936
1937 port_qos_ctl = &priv->mfunc.master.qos_ctl[port];
1938 bitmap_zero(port_qos_ctl->priority_bm, MLX4_NUM_UP);
1939
1940 /* Enable only default prio at PF init routine */
1941 set_bit(MLX4_DEFAULT_QOS_PRIO, port_qos_ctl->priority_bm);
1942}
1943
1944static void mlx4_allocate_port_vpps(struct mlx4_dev *dev, int port)
1945{
1946 int i;
1947 int err;
1948 int num_vfs;
1949 u16 availible_vpp;
1950 u8 vpp_param[MLX4_NUM_UP];
1951 struct mlx4_qos_manager *port_qos;
1952 struct mlx4_priv *priv = mlx4_priv(dev);
1953
1954 err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param);
1955 if (err) {
1956 mlx4_info(dev, "Failed query availible VPPs\n");
1957 return;
1958 }
1959
1960 port_qos = &priv->mfunc.master.qos_ctl[port];
1961 num_vfs = (availible_vpp /
1962 bitmap_weight(port_qos->priority_bm, MLX4_NUM_UP));
1963
1964 for (i = 0; i < MLX4_NUM_UP; i++) {
1965 if (test_bit(i, port_qos->priority_bm))
1966 vpp_param[i] = num_vfs;
1967 }
1968
1969 err = mlx4_ALLOCATE_VPP_set(dev, port, vpp_param);
1970 if (err) {
1971 mlx4_info(dev, "Failed allocating VPPs\n");
1972 return;
1973 }
1974
1975 /* Query actual allocated VPP, just to make sure */
1976 err = mlx4_ALLOCATE_VPP_get(dev, port, &availible_vpp, vpp_param);
1977 if (err) {
1978 mlx4_info(dev, "Failed query availible VPPs\n");
1979 return;
1980 }
1981
1982 port_qos->num_of_qos_vfs = num_vfs;
1983 mlx4_dbg(dev, "Port %d Availible VPPs %d\n", port, availible_vpp);
1984
1985 for (i = 0; i < MLX4_NUM_UP; i++)
1986 mlx4_dbg(dev, "Port %d UP %d Allocated %d VPPs\n", port, i,
1987 vpp_param[i]);
1988}
Jack Morgensteinb01978c2013-06-27 19:05:21 +03001989
Rony Efraim0eb62b92013-04-25 05:22:26 +00001990static int mlx4_master_activate_admin_state(struct mlx4_priv *priv, int slave)
1991{
Rony Efraim3f7fb022013-04-25 05:22:28 +00001992 int port, err;
1993 struct mlx4_vport_state *vp_admin;
1994 struct mlx4_vport_oper_state *vp_oper;
Matan Barak449fc482014-03-19 18:11:52 +02001995 struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
1996 &priv->dev, slave);
1997 int min_port = find_first_bit(actv_ports.ports,
1998 priv->dev.caps.num_ports) + 1;
1999 int max_port = min_port - 1 +
2000 bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
Rony Efraim3f7fb022013-04-25 05:22:28 +00002001
Matan Barak449fc482014-03-19 18:11:52 +02002002 for (port = min_port; port <= max_port; port++) {
2003 if (!test_bit(port - 1, actv_ports.ports))
2004 continue;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002005 priv->mfunc.master.vf_oper[slave].smi_enabled[port] =
2006 priv->mfunc.master.vf_admin[slave].enable_smi[port];
Rony Efraim3f7fb022013-04-25 05:22:28 +00002007 vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
2008 vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
2009 vp_oper->state = *vp_admin;
2010 if (MLX4_VGT != vp_admin->default_vlan) {
2011 err = __mlx4_register_vlan(&priv->dev, port,
2012 vp_admin->default_vlan, &(vp_oper->vlan_idx));
2013 if (err) {
2014 vp_oper->vlan_idx = NO_INDX;
Joe Perches1a91de22014-05-07 12:52:57 -07002015 mlx4_warn(&priv->dev,
Masanari Iida1a84db52014-08-29 23:37:33 +09002016 "No vlan resources slave %d, port %d\n",
Rony Efraim3f7fb022013-04-25 05:22:28 +00002017 slave, port);
2018 return err;
2019 }
Joe Perches1a91de22014-05-07 12:52:57 -07002020 mlx4_dbg(&priv->dev, "alloc vlan %d idx %d slave %d port %d\n",
Rony Efraim3f7fb022013-04-25 05:22:28 +00002021 (int)(vp_oper->state.default_vlan),
2022 vp_oper->vlan_idx, slave, port);
2023 }
Rony Efraime6b6a232013-04-25 05:22:29 +00002024 if (vp_admin->spoofchk) {
2025 vp_oper->mac_idx = __mlx4_register_mac(&priv->dev,
2026 port,
2027 vp_admin->mac);
2028 if (0 > vp_oper->mac_idx) {
2029 err = vp_oper->mac_idx;
2030 vp_oper->mac_idx = NO_INDX;
Joe Perches1a91de22014-05-07 12:52:57 -07002031 mlx4_warn(&priv->dev,
Masanari Iida1a84db52014-08-29 23:37:33 +09002032 "No mac resources slave %d, port %d\n",
Rony Efraime6b6a232013-04-25 05:22:29 +00002033 slave, port);
2034 return err;
2035 }
Joe Perches1a91de22014-05-07 12:52:57 -07002036 mlx4_dbg(&priv->dev, "alloc mac %llx idx %d slave %d port %d\n",
Rony Efraime6b6a232013-04-25 05:22:29 +00002037 vp_oper->state.mac, vp_oper->mac_idx, slave, port);
2038 }
Rony Efraim0eb62b92013-04-25 05:22:26 +00002039 }
2040 return 0;
2041}
2042
Rony Efraim3f7fb022013-04-25 05:22:28 +00002043static void mlx4_master_deactivate_admin_state(struct mlx4_priv *priv, int slave)
2044{
2045 int port;
2046 struct mlx4_vport_oper_state *vp_oper;
Matan Barak449fc482014-03-19 18:11:52 +02002047 struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
2048 &priv->dev, slave);
2049 int min_port = find_first_bit(actv_ports.ports,
2050 priv->dev.caps.num_ports) + 1;
2051 int max_port = min_port - 1 +
2052 bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
Rony Efraim3f7fb022013-04-25 05:22:28 +00002053
Matan Barak449fc482014-03-19 18:11:52 +02002054
2055 for (port = min_port; port <= max_port; port++) {
2056 if (!test_bit(port - 1, actv_ports.ports))
2057 continue;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002058 priv->mfunc.master.vf_oper[slave].smi_enabled[port] =
2059 MLX4_VF_SMI_DISABLED;
Rony Efraim3f7fb022013-04-25 05:22:28 +00002060 vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
2061 if (NO_INDX != vp_oper->vlan_idx) {
2062 __mlx4_unregister_vlan(&priv->dev,
Jack Morgenstein2009d002013-11-03 10:03:19 +02002063 port, vp_oper->state.default_vlan);
Rony Efraim3f7fb022013-04-25 05:22:28 +00002064 vp_oper->vlan_idx = NO_INDX;
2065 }
Rony Efraime6b6a232013-04-25 05:22:29 +00002066 if (NO_INDX != vp_oper->mac_idx) {
Jack Morgensteinc32b7df2013-11-03 10:04:07 +02002067 __mlx4_unregister_mac(&priv->dev, port, vp_oper->state.mac);
Rony Efraime6b6a232013-04-25 05:22:29 +00002068 vp_oper->mac_idx = NO_INDX;
2069 }
Rony Efraim3f7fb022013-04-25 05:22:28 +00002070 }
2071 return;
2072}
2073
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002074static void mlx4_master_do_cmd(struct mlx4_dev *dev, int slave, u8 cmd,
2075 u16 param, u8 toggle)
2076{
2077 struct mlx4_priv *priv = mlx4_priv(dev);
2078 struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
2079 u32 reply;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002080 u8 is_going_down = 0;
Marcel Apfelbaum803143f2012-01-19 09:45:46 +00002081 int i;
Jack Morgenstein311f8132012-11-27 16:24:30 +00002082 unsigned long flags;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002083
2084 slave_state[slave].comm_toggle ^= 1;
2085 reply = (u32) slave_state[slave].comm_toggle << 31;
2086 if (toggle != slave_state[slave].comm_toggle) {
Joe Perches1a91de22014-05-07 12:52:57 -07002087 mlx4_warn(dev, "Incorrect toggle %d from slave %d. *** MASTER STATE COMPROMISED ***\n",
2088 toggle, slave);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002089 goto reset_slave;
2090 }
2091 if (cmd == MLX4_COMM_CMD_RESET) {
2092 mlx4_warn(dev, "Received reset from slave:%d\n", slave);
2093 slave_state[slave].active = false;
Jack Morgenstein2c957ff2013-11-03 10:03:21 +02002094 slave_state[slave].old_vlan_api = false;
Rony Efraim3f7fb022013-04-25 05:22:28 +00002095 mlx4_master_deactivate_admin_state(priv, slave);
Marcel Apfelbaum803143f2012-01-19 09:45:46 +00002096 for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i) {
2097 slave_state[slave].event_eq[i].eqn = -1;
2098 slave_state[slave].event_eq[i].token = 0;
2099 }
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002100 /*check if we are in the middle of FLR process,
2101 if so return "retry" status to the slave*/
Or Gerlitz162344e2012-05-15 10:34:57 +00002102 if (MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd)
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002103 goto inform_slave_state;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002104
Jack Morgensteinfc065732012-08-03 08:40:42 +00002105 mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_SHUTDOWN, slave);
2106
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002107 /* write the version in the event field */
2108 reply |= mlx4_comm_get_version();
2109
2110 goto reset_slave;
2111 }
2112 /*command from slave in the middle of FLR*/
2113 if (cmd != MLX4_COMM_CMD_RESET &&
2114 MLX4_COMM_CMD_FLR == slave_state[slave].last_cmd) {
Joe Perches1a91de22014-05-07 12:52:57 -07002115 mlx4_warn(dev, "slave:%d is Trying to run cmd(0x%x) in the middle of FLR\n",
2116 slave, cmd);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002117 return;
2118 }
2119
2120 switch (cmd) {
2121 case MLX4_COMM_CMD_VHCR0:
2122 if (slave_state[slave].last_cmd != MLX4_COMM_CMD_RESET)
2123 goto reset_slave;
2124 slave_state[slave].vhcr_dma = ((u64) param) << 48;
2125 priv->mfunc.master.slave_state[slave].cookie = 0;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002126 break;
2127 case MLX4_COMM_CMD_VHCR1:
2128 if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR0)
2129 goto reset_slave;
2130 slave_state[slave].vhcr_dma |= ((u64) param) << 32;
2131 break;
2132 case MLX4_COMM_CMD_VHCR2:
2133 if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR1)
2134 goto reset_slave;
2135 slave_state[slave].vhcr_dma |= ((u64) param) << 16;
2136 break;
2137 case MLX4_COMM_CMD_VHCR_EN:
2138 if (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR2)
2139 goto reset_slave;
2140 slave_state[slave].vhcr_dma |= param;
Rony Efraim3f7fb022013-04-25 05:22:28 +00002141 if (mlx4_master_activate_admin_state(priv, slave))
2142 goto reset_slave;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002143 slave_state[slave].active = true;
Jack Morgensteinfc065732012-08-03 08:40:42 +00002144 mlx4_dispatch_event(dev, MLX4_DEV_EVENT_SLAVE_INIT, slave);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002145 break;
2146 case MLX4_COMM_CMD_VHCR_POST:
2147 if ((slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_EN) &&
Yishai Hadas55ad3592015-01-25 16:59:42 +02002148 (slave_state[slave].last_cmd != MLX4_COMM_CMD_VHCR_POST)) {
2149 mlx4_warn(dev, "slave:%d is out of sync, cmd=0x%x, last command=0x%x, reset is needed\n",
2150 slave, cmd, slave_state[slave].last_cmd);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002151 goto reset_slave;
Yishai Hadas55ad3592015-01-25 16:59:42 +02002152 }
Roland Dreierf3d4c892012-09-25 21:24:07 -07002153
2154 mutex_lock(&priv->cmd.slave_cmd_mutex);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002155 if (mlx4_master_process_vhcr(dev, slave, NULL)) {
Joe Perches1a91de22014-05-07 12:52:57 -07002156 mlx4_err(dev, "Failed processing vhcr for slave:%d, resetting slave\n",
2157 slave);
Roland Dreierf3d4c892012-09-25 21:24:07 -07002158 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002159 goto reset_slave;
2160 }
Roland Dreierf3d4c892012-09-25 21:24:07 -07002161 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002162 break;
2163 default:
2164 mlx4_warn(dev, "Bad comm cmd:%d from slave:%d\n", cmd, slave);
2165 goto reset_slave;
2166 }
Jack Morgenstein311f8132012-11-27 16:24:30 +00002167 spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002168 if (!slave_state[slave].is_slave_going_down)
2169 slave_state[slave].last_cmd = cmd;
2170 else
2171 is_going_down = 1;
Jack Morgenstein311f8132012-11-27 16:24:30 +00002172 spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002173 if (is_going_down) {
Joe Perches1a91de22014-05-07 12:52:57 -07002174 mlx4_warn(dev, "Slave is going down aborting command(%d) executing from slave:%d\n",
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002175 cmd, slave);
2176 return;
2177 }
2178 __raw_writel((__force u32) cpu_to_be32(reply),
2179 &priv->mfunc.comm[slave].slave_read);
2180 mmiowb();
2181
2182 return;
2183
2184reset_slave:
Eli Cohenc82e9aa2011-12-13 04:15:24 +00002185 /* cleanup any slave resources */
Yishai Hadas55ad3592015-01-25 16:59:42 +02002186 if (dev->persist->interface_state & MLX4_INTERFACE_STATE_UP)
2187 mlx4_delete_all_resources_for_slave(dev, slave);
2188
2189 if (cmd != MLX4_COMM_CMD_RESET) {
2190 mlx4_warn(dev, "Turn on internal error to force reset, slave=%d, cmd=0x%x\n",
2191 slave, cmd);
2192 /* Turn on internal error letting slave reset itself immeditaly,
2193 * otherwise it might take till timeout on command is passed
2194 */
2195 reply |= ((u32)COMM_CHAN_EVENT_INTERNAL_ERR);
2196 }
2197
Jack Morgenstein311f8132012-11-27 16:24:30 +00002198 spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002199 if (!slave_state[slave].is_slave_going_down)
2200 slave_state[slave].last_cmd = MLX4_COMM_CMD_RESET;
Jack Morgenstein311f8132012-11-27 16:24:30 +00002201 spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002202 /*with slave in the middle of flr, no need to clean resources again.*/
2203inform_slave_state:
2204 memset(&slave_state[slave].event_eq, 0,
2205 sizeof(struct mlx4_slave_event_eq_info));
2206 __raw_writel((__force u32) cpu_to_be32(reply),
2207 &priv->mfunc.comm[slave].slave_read);
2208 wmb();
2209}
2210
2211/* master command processing */
2212void mlx4_master_comm_channel(struct work_struct *work)
2213{
2214 struct mlx4_mfunc_master_ctx *master =
2215 container_of(work,
2216 struct mlx4_mfunc_master_ctx,
2217 comm_work);
2218 struct mlx4_mfunc *mfunc =
2219 container_of(master, struct mlx4_mfunc, master);
2220 struct mlx4_priv *priv =
2221 container_of(mfunc, struct mlx4_priv, mfunc);
2222 struct mlx4_dev *dev = &priv->dev;
2223 __be32 *bit_vec;
2224 u32 comm_cmd;
2225 u32 vec;
2226 int i, j, slave;
2227 int toggle;
2228 int served = 0;
2229 int reported = 0;
2230 u32 slt;
2231
2232 bit_vec = master->comm_arm_bit_vector;
2233 for (i = 0; i < COMM_CHANNEL_BIT_ARRAY_SIZE; i++) {
2234 vec = be32_to_cpu(bit_vec[i]);
2235 for (j = 0; j < 32; j++) {
2236 if (!(vec & (1 << j)))
2237 continue;
2238 ++reported;
2239 slave = (i * 32) + j;
2240 comm_cmd = swab32(readl(
2241 &mfunc->comm[slave].slave_write));
2242 slt = swab32(readl(&mfunc->comm[slave].slave_read))
2243 >> 31;
2244 toggle = comm_cmd >> 31;
2245 if (toggle != slt) {
2246 if (master->slave_state[slave].comm_toggle
2247 != slt) {
Amir Vadaic20862c2014-05-22 15:55:40 +03002248 pr_info("slave %d out of sync. read toggle %d, state toggle %d. Resynching.\n",
2249 slave, slt,
2250 master->slave_state[slave].comm_toggle);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002251 master->slave_state[slave].comm_toggle =
2252 slt;
2253 }
2254 mlx4_master_do_cmd(dev, slave,
2255 comm_cmd >> 16 & 0xff,
2256 comm_cmd & 0xffff, toggle);
2257 ++served;
2258 }
2259 }
2260 }
2261
2262 if (reported && reported != served)
Joe Perches1a91de22014-05-07 12:52:57 -07002263 mlx4_warn(dev, "Got command event with bitmask from %d slaves but %d were served\n",
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002264 reported, served);
2265
2266 if (mlx4_ARM_COMM_CHANNEL(dev))
2267 mlx4_warn(dev, "Failed to arm comm channel events\n");
2268}
2269
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002270static int sync_toggles(struct mlx4_dev *dev)
2271{
2272 struct mlx4_priv *priv = mlx4_priv(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02002273 u32 wr_toggle;
2274 u32 rd_toggle;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002275 unsigned long end;
2276
Yishai Hadas55ad3592015-01-25 16:59:42 +02002277 wr_toggle = swab32(readl(&priv->mfunc.comm->slave_write));
2278 if (wr_toggle == 0xffffffff)
2279 end = jiffies + msecs_to_jiffies(30000);
2280 else
2281 end = jiffies + msecs_to_jiffies(5000);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002282
2283 while (time_before(jiffies, end)) {
Yishai Hadas55ad3592015-01-25 16:59:42 +02002284 rd_toggle = swab32(readl(&priv->mfunc.comm->slave_read));
2285 if (wr_toggle == 0xffffffff || rd_toggle == 0xffffffff) {
2286 /* PCI might be offline */
2287 msleep(100);
2288 wr_toggle = swab32(readl(&priv->mfunc.comm->
2289 slave_write));
2290 continue;
2291 }
2292
2293 if (rd_toggle >> 31 == wr_toggle >> 31) {
2294 priv->cmd.comm_toggle = rd_toggle >> 31;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002295 return 0;
2296 }
2297
2298 cond_resched();
2299 }
2300
2301 /*
2302 * we could reach here if for example the previous VM using this
2303 * function misbehaved and left the channel with unsynced state. We
2304 * should fix this here and give this VM a chance to use a properly
2305 * synced channel
2306 */
2307 mlx4_warn(dev, "recovering from previously mis-behaved VM\n");
2308 __raw_writel((__force u32) 0, &priv->mfunc.comm->slave_read);
2309 __raw_writel((__force u32) 0, &priv->mfunc.comm->slave_write);
2310 priv->cmd.comm_toggle = 0;
2311
2312 return 0;
2313}
2314
2315int mlx4_multi_func_init(struct mlx4_dev *dev)
2316{
2317 struct mlx4_priv *priv = mlx4_priv(dev);
2318 struct mlx4_slave_state *s_state;
Marcel Apfelbaum803143f2012-01-19 09:45:46 +00002319 int i, j, err, port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002320
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002321 if (mlx4_is_master(dev))
2322 priv->mfunc.comm =
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002323 ioremap(pci_resource_start(dev->persist->pdev,
2324 priv->fw.comm_bar) +
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002325 priv->fw.comm_base, MLX4_COMM_PAGESIZE);
2326 else
2327 priv->mfunc.comm =
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002328 ioremap(pci_resource_start(dev->persist->pdev, 2) +
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002329 MLX4_SLAVE_COMM_BASE, MLX4_COMM_PAGESIZE);
2330 if (!priv->mfunc.comm) {
Joe Perches1a91de22014-05-07 12:52:57 -07002331 mlx4_err(dev, "Couldn't map communication vector\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002332 goto err_vhcr;
2333 }
2334
2335 if (mlx4_is_master(dev)) {
Ido Shamay4abccb62015-04-02 16:31:09 +03002336 struct mlx4_vf_oper_state *vf_oper;
2337 struct mlx4_vf_admin_state *vf_admin;
2338
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002339 priv->mfunc.master.slave_state =
2340 kzalloc(dev->num_slaves *
2341 sizeof(struct mlx4_slave_state), GFP_KERNEL);
2342 if (!priv->mfunc.master.slave_state)
2343 goto err_comm;
2344
Rony Efraim0eb62b92013-04-25 05:22:26 +00002345 priv->mfunc.master.vf_admin =
2346 kzalloc(dev->num_slaves *
2347 sizeof(struct mlx4_vf_admin_state), GFP_KERNEL);
2348 if (!priv->mfunc.master.vf_admin)
2349 goto err_comm_admin;
2350
2351 priv->mfunc.master.vf_oper =
2352 kzalloc(dev->num_slaves *
2353 sizeof(struct mlx4_vf_oper_state), GFP_KERNEL);
2354 if (!priv->mfunc.master.vf_oper)
2355 goto err_comm_oper;
2356
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002357 for (i = 0; i < dev->num_slaves; ++i) {
Ido Shamay4abccb62015-04-02 16:31:09 +03002358 vf_admin = &priv->mfunc.master.vf_admin[i];
2359 vf_oper = &priv->mfunc.master.vf_oper[i];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002360 s_state = &priv->mfunc.master.slave_state[i];
2361 s_state->last_cmd = MLX4_COMM_CMD_RESET;
Jack Morgensteinbffb0232015-03-24 15:18:39 +02002362 mutex_init(&priv->mfunc.master.gen_eqe_mutex[i]);
Marcel Apfelbaum803143f2012-01-19 09:45:46 +00002363 for (j = 0; j < MLX4_EVENT_TYPES_NUM; ++j)
2364 s_state->event_eq[j].eqn = -1;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002365 __raw_writel((__force u32) 0,
2366 &priv->mfunc.comm[i].slave_write);
2367 __raw_writel((__force u32) 0,
2368 &priv->mfunc.comm[i].slave_read);
2369 mmiowb();
2370 for (port = 1; port <= MLX4_MAX_PORTS; port++) {
Ido Shamay4abccb62015-04-02 16:31:09 +03002371 struct mlx4_vport_state *admin_vport;
2372 struct mlx4_vport_state *oper_vport;
2373
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002374 s_state->vlan_filter[port] =
2375 kzalloc(sizeof(struct mlx4_vlan_fltr),
2376 GFP_KERNEL);
2377 if (!s_state->vlan_filter[port]) {
2378 if (--port)
2379 kfree(s_state->vlan_filter[port]);
2380 goto err_slaves;
2381 }
Ido Shamay4abccb62015-04-02 16:31:09 +03002382
2383 admin_vport = &vf_admin->vport[port];
2384 oper_vport = &vf_oper->vport[port].state;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002385 INIT_LIST_HEAD(&s_state->mcast_filters[port]);
Ido Shamay4abccb62015-04-02 16:31:09 +03002386 admin_vport->default_vlan = MLX4_VGT;
2387 oper_vport->default_vlan = MLX4_VGT;
Ido Shamay08068cd2015-04-02 16:31:15 +03002388 admin_vport->qos_vport =
2389 MLX4_VPP_DEFAULT_VPORT;
2390 oper_vport->qos_vport = MLX4_VPP_DEFAULT_VPORT;
Ido Shamay4abccb62015-04-02 16:31:09 +03002391 vf_oper->vport[port].vlan_idx = NO_INDX;
2392 vf_oper->vport[port].mac_idx = NO_INDX;
Yishai Hadasfb517a42015-03-03 11:23:32 +02002393 mlx4_set_random_admin_guid(dev, i, port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002394 }
2395 spin_lock_init(&s_state->lock);
2396 }
2397
Ido Shamay666672d2015-04-02 16:31:14 +03002398 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP) {
2399 for (port = 1; port <= dev->caps.num_ports; port++) {
2400 if (mlx4_is_eth(dev, port)) {
2401 mlx4_set_default_port_qos(dev, port);
2402 mlx4_allocate_port_vpps(dev, port);
2403 }
2404 }
2405 }
2406
Carol L Sotoc02b0502015-10-27 17:36:20 +02002407 memset(&priv->mfunc.master.cmd_eqe, 0, sizeof(struct mlx4_eqe));
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002408 priv->mfunc.master.cmd_eqe.type = MLX4_EVENT_TYPE_CMD;
2409 INIT_WORK(&priv->mfunc.master.comm_work,
2410 mlx4_master_comm_channel);
2411 INIT_WORK(&priv->mfunc.master.slave_event_work,
2412 mlx4_gen_slave_eqe);
2413 INIT_WORK(&priv->mfunc.master.slave_flr_event_work,
2414 mlx4_master_handle_slave_flr);
2415 spin_lock_init(&priv->mfunc.master.slave_state_lock);
Jack Morgenstein992e8e6e2012-08-03 08:40:54 +00002416 spin_lock_init(&priv->mfunc.master.slave_eq.event_lock);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002417 priv->mfunc.master.comm_wq =
2418 create_singlethread_workqueue("mlx4_comm");
2419 if (!priv->mfunc.master.comm_wq)
2420 goto err_slaves;
2421
2422 if (mlx4_init_resource_tracker(dev))
2423 goto err_thread;
2424
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002425 } else {
2426 err = sync_toggles(dev);
2427 if (err) {
2428 mlx4_err(dev, "Couldn't sync toggles\n");
2429 goto err_comm;
2430 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002431 }
2432 return 0;
2433
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002434err_thread:
2435 flush_workqueue(priv->mfunc.master.comm_wq);
2436 destroy_workqueue(priv->mfunc.master.comm_wq);
2437err_slaves:
Rasmus Villemoesfa51b242016-02-09 21:11:14 +01002438 while (i--) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002439 for (port = 1; port <= MLX4_MAX_PORTS; port++)
2440 kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]);
2441 }
Rony Efraim0eb62b92013-04-25 05:22:26 +00002442 kfree(priv->mfunc.master.vf_oper);
2443err_comm_oper:
2444 kfree(priv->mfunc.master.vf_admin);
2445err_comm_admin:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002446 kfree(priv->mfunc.master.slave_state);
2447err_comm:
2448 iounmap(priv->mfunc.comm);
2449err_vhcr:
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002450 dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
2451 priv->mfunc.vhcr,
2452 priv->mfunc.vhcr_dma);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002453 priv->mfunc.vhcr = NULL;
2454 return -ENOMEM;
2455}
2456
Roland Dreier225c7b12007-05-08 18:00:38 -07002457int mlx4_cmd_init(struct mlx4_dev *dev)
2458{
2459 struct mlx4_priv *priv = mlx4_priv(dev);
Matan Barakffc39f62014-11-13 14:45:29 +02002460 int flags = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002461
Matan Barakffc39f62014-11-13 14:45:29 +02002462 if (!priv->cmd.initialized) {
Jack Morgensteina7e1f042016-09-20 14:39:42 +03002463 init_rwsem(&priv->cmd.switch_sem);
Matan Barakffc39f62014-11-13 14:45:29 +02002464 mutex_init(&priv->cmd.slave_cmd_mutex);
2465 sema_init(&priv->cmd.poll_sem, 1);
2466 priv->cmd.use_events = 0;
2467 priv->cmd.toggle = 1;
2468 priv->cmd.initialized = 1;
2469 flags |= MLX4_CMD_CLEANUP_STRUCT;
2470 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002471
Matan Barakffc39f62014-11-13 14:45:29 +02002472 if (!mlx4_is_slave(dev) && !priv->cmd.hcr) {
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002473 priv->cmd.hcr = ioremap(pci_resource_start(dev->persist->pdev,
2474 0) + MLX4_HCR_BASE, MLX4_HCR_SIZE);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002475 if (!priv->cmd.hcr) {
Joe Perches1a91de22014-05-07 12:52:57 -07002476 mlx4_err(dev, "Couldn't map command register\n");
Matan Barakffc39f62014-11-13 14:45:29 +02002477 goto err;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002478 }
Matan Barakffc39f62014-11-13 14:45:29 +02002479 flags |= MLX4_CMD_CLEANUP_HCR;
Roland Dreier225c7b12007-05-08 18:00:38 -07002480 }
2481
Matan Barakffc39f62014-11-13 14:45:29 +02002482 if (mlx4_is_mfunc(dev) && !priv->mfunc.vhcr) {
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002483 priv->mfunc.vhcr = dma_alloc_coherent(&dev->persist->pdev->dev,
2484 PAGE_SIZE,
Roland Dreierf3d4c892012-09-25 21:24:07 -07002485 &priv->mfunc.vhcr_dma,
2486 GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002487 if (!priv->mfunc.vhcr)
Matan Barakffc39f62014-11-13 14:45:29 +02002488 goto err;
2489
2490 flags |= MLX4_CMD_CLEANUP_VHCR;
Roland Dreierf3d4c892012-09-25 21:24:07 -07002491 }
2492
Matan Barakffc39f62014-11-13 14:45:29 +02002493 if (!priv->cmd.pool) {
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002494 priv->cmd.pool = pci_pool_create("mlx4_cmd",
2495 dev->persist->pdev,
Matan Barakffc39f62014-11-13 14:45:29 +02002496 MLX4_MAILBOX_SIZE,
2497 MLX4_MAILBOX_SIZE, 0);
2498 if (!priv->cmd.pool)
2499 goto err;
2500
2501 flags |= MLX4_CMD_CLEANUP_POOL;
2502 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002503
2504 return 0;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002505
Matan Barakffc39f62014-11-13 14:45:29 +02002506err:
2507 mlx4_cmd_cleanup(dev, flags);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002508 return -ENOMEM;
Roland Dreier225c7b12007-05-08 18:00:38 -07002509}
2510
Yishai Hadas55ad3592015-01-25 16:59:42 +02002511void mlx4_report_internal_err_comm_event(struct mlx4_dev *dev)
2512{
2513 struct mlx4_priv *priv = mlx4_priv(dev);
2514 int slave;
2515 u32 slave_read;
2516
2517 /* Report an internal error event to all
2518 * communication channels.
2519 */
2520 for (slave = 0; slave < dev->num_slaves; slave++) {
2521 slave_read = swab32(readl(&priv->mfunc.comm[slave].slave_read));
2522 slave_read |= (u32)COMM_CHAN_EVENT_INTERNAL_ERR;
2523 __raw_writel((__force u32)cpu_to_be32(slave_read),
2524 &priv->mfunc.comm[slave].slave_read);
2525 /* Make sure that our comm channel write doesn't
2526 * get mixed in with writes from another CPU.
2527 */
2528 mmiowb();
2529 }
2530}
2531
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002532void mlx4_multi_func_cleanup(struct mlx4_dev *dev)
2533{
2534 struct mlx4_priv *priv = mlx4_priv(dev);
2535 int i, port;
2536
2537 if (mlx4_is_master(dev)) {
2538 flush_workqueue(priv->mfunc.master.comm_wq);
2539 destroy_workqueue(priv->mfunc.master.comm_wq);
2540 for (i = 0; i < dev->num_slaves; i++) {
2541 for (port = 1; port <= MLX4_MAX_PORTS; port++)
2542 kfree(priv->mfunc.master.slave_state[i].vlan_filter[port]);
2543 }
2544 kfree(priv->mfunc.master.slave_state);
Rony Efraim0eb62b92013-04-25 05:22:26 +00002545 kfree(priv->mfunc.master.vf_admin);
2546 kfree(priv->mfunc.master.vf_oper);
Yishai Hadas55ad3592015-01-25 16:59:42 +02002547 dev->num_slaves = 0;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002548 }
Eugenia Emantayevf08ad062012-02-06 06:26:17 +00002549
2550 iounmap(priv->mfunc.comm);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002551}
2552
Matan Barakffc39f62014-11-13 14:45:29 +02002553void mlx4_cmd_cleanup(struct mlx4_dev *dev, int cleanup_mask)
Roland Dreier225c7b12007-05-08 18:00:38 -07002554{
2555 struct mlx4_priv *priv = mlx4_priv(dev);
2556
Matan Barakffc39f62014-11-13 14:45:29 +02002557 if (priv->cmd.pool && (cleanup_mask & MLX4_CMD_CLEANUP_POOL)) {
2558 pci_pool_destroy(priv->cmd.pool);
2559 priv->cmd.pool = NULL;
2560 }
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002561
Matan Barakffc39f62014-11-13 14:45:29 +02002562 if (!mlx4_is_slave(dev) && priv->cmd.hcr &&
2563 (cleanup_mask & MLX4_CMD_CLEANUP_HCR)) {
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002564 iounmap(priv->cmd.hcr);
Matan Barakffc39f62014-11-13 14:45:29 +02002565 priv->cmd.hcr = NULL;
2566 }
2567 if (mlx4_is_mfunc(dev) && priv->mfunc.vhcr &&
2568 (cleanup_mask & MLX4_CMD_CLEANUP_VHCR)) {
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002569 dma_free_coherent(&dev->persist->pdev->dev, PAGE_SIZE,
Roland Dreierf3d4c892012-09-25 21:24:07 -07002570 priv->mfunc.vhcr, priv->mfunc.vhcr_dma);
Matan Barakffc39f62014-11-13 14:45:29 +02002571 priv->mfunc.vhcr = NULL;
2572 }
2573 if (priv->cmd.initialized && (cleanup_mask & MLX4_CMD_CLEANUP_STRUCT))
2574 priv->cmd.initialized = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002575}
2576
2577/*
2578 * Switch to using events to issue FW commands (can only be called
2579 * after event queue for command events has been initialized).
2580 */
2581int mlx4_cmd_use_events(struct mlx4_dev *dev)
2582{
2583 struct mlx4_priv *priv = mlx4_priv(dev);
2584 int i;
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002585 int err = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002586
2587 priv->cmd.context = kmalloc(priv->cmd.max_cmds *
2588 sizeof (struct mlx4_cmd_context),
2589 GFP_KERNEL);
2590 if (!priv->cmd.context)
2591 return -ENOMEM;
2592
Jack Morgensteina7e1f042016-09-20 14:39:42 +03002593 down_write(&priv->cmd.switch_sem);
Roland Dreier225c7b12007-05-08 18:00:38 -07002594 for (i = 0; i < priv->cmd.max_cmds; ++i) {
2595 priv->cmd.context[i].token = i;
2596 priv->cmd.context[i].next = i + 1;
Yishai Hadasf5aef5a2015-01-25 16:59:39 +02002597 /* To support fatal error flow, initialize all
2598 * cmd contexts to allow simulating completions
2599 * with complete() at any time.
2600 */
2601 init_completion(&priv->cmd.context[i].done);
Roland Dreier225c7b12007-05-08 18:00:38 -07002602 }
2603
2604 priv->cmd.context[priv->cmd.max_cmds - 1].next = -1;
2605 priv->cmd.free_head = 0;
2606
2607 sema_init(&priv->cmd.event_sem, priv->cmd.max_cmds);
Roland Dreier225c7b12007-05-08 18:00:38 -07002608
2609 for (priv->cmd.token_mask = 1;
2610 priv->cmd.token_mask < priv->cmd.max_cmds;
2611 priv->cmd.token_mask <<= 1)
2612 ; /* nothing */
2613 --priv->cmd.token_mask;
2614
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002615 down(&priv->cmd.poll_sem);
Roland Dreier225c7b12007-05-08 18:00:38 -07002616 priv->cmd.use_events = 1;
Jack Morgensteina7e1f042016-09-20 14:39:42 +03002617 up_write(&priv->cmd.switch_sem);
Roland Dreier225c7b12007-05-08 18:00:38 -07002618
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002619 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07002620}
2621
2622/*
2623 * Switch back to polling (used when shutting down the device)
2624 */
2625void mlx4_cmd_use_polling(struct mlx4_dev *dev)
2626{
2627 struct mlx4_priv *priv = mlx4_priv(dev);
2628 int i;
2629
Jack Morgensteina7e1f042016-09-20 14:39:42 +03002630 down_write(&priv->cmd.switch_sem);
Roland Dreier225c7b12007-05-08 18:00:38 -07002631 priv->cmd.use_events = 0;
2632
2633 for (i = 0; i < priv->cmd.max_cmds; ++i)
2634 down(&priv->cmd.event_sem);
2635
2636 kfree(priv->cmd.context);
2637
2638 up(&priv->cmd.poll_sem);
Jack Morgensteina7e1f042016-09-20 14:39:42 +03002639 up_write(&priv->cmd.switch_sem);
Roland Dreier225c7b12007-05-08 18:00:38 -07002640}
2641
2642struct mlx4_cmd_mailbox *mlx4_alloc_cmd_mailbox(struct mlx4_dev *dev)
2643{
2644 struct mlx4_cmd_mailbox *mailbox;
2645
2646 mailbox = kmalloc(sizeof *mailbox, GFP_KERNEL);
2647 if (!mailbox)
2648 return ERR_PTR(-ENOMEM);
2649
2650 mailbox->buf = pci_pool_alloc(mlx4_priv(dev)->cmd.pool, GFP_KERNEL,
2651 &mailbox->dma);
2652 if (!mailbox->buf) {
2653 kfree(mailbox);
2654 return ERR_PTR(-ENOMEM);
2655 }
2656
Jack Morgenstein571b8b92013-11-07 12:19:50 +02002657 memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
2658
Roland Dreier225c7b12007-05-08 18:00:38 -07002659 return mailbox;
2660}
2661EXPORT_SYMBOL_GPL(mlx4_alloc_cmd_mailbox);
2662
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002663void mlx4_free_cmd_mailbox(struct mlx4_dev *dev,
2664 struct mlx4_cmd_mailbox *mailbox)
Roland Dreier225c7b12007-05-08 18:00:38 -07002665{
2666 if (!mailbox)
2667 return;
2668
2669 pci_pool_free(mlx4_priv(dev)->cmd.pool, mailbox->buf, mailbox->dma);
2670 kfree(mailbox);
2671}
2672EXPORT_SYMBOL_GPL(mlx4_free_cmd_mailbox);
Yevgeny Petriline8f081a2011-12-13 04:12:25 +00002673
2674u32 mlx4_comm_get_version(void)
2675{
2676 return ((u32) CMD_CHAN_IF_REV << 8) | (u32) CMD_CHAN_VER;
2677}
Rony Efraim8f7ba3c2013-04-25 05:22:27 +00002678
2679static int mlx4_get_slave_indx(struct mlx4_dev *dev, int vf)
2680{
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002681 if ((vf < 0) || (vf >= dev->persist->num_vfs)) {
2682 mlx4_err(dev, "Bad vf number:%d (number of activated vf: %d)\n",
2683 vf, dev->persist->num_vfs);
Rony Efraim8f7ba3c2013-04-25 05:22:27 +00002684 return -EINVAL;
2685 }
2686
2687 return vf+1;
2688}
2689
Matan Barakf74462a2014-03-19 18:11:51 +02002690int mlx4_get_vf_indx(struct mlx4_dev *dev, int slave)
2691{
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002692 if (slave < 1 || slave > dev->persist->num_vfs) {
Matan Barakf74462a2014-03-19 18:11:51 +02002693 mlx4_err(dev,
2694 "Bad slave number:%d (number of activated slaves: %lu)\n",
2695 slave, dev->num_slaves);
2696 return -EINVAL;
2697 }
2698 return slave - 1;
2699}
2700
Yishai Hadasf5aef5a2015-01-25 16:59:39 +02002701void mlx4_cmd_wake_completions(struct mlx4_dev *dev)
2702{
2703 struct mlx4_priv *priv = mlx4_priv(dev);
2704 struct mlx4_cmd_context *context;
2705 int i;
2706
2707 spin_lock(&priv->cmd.context_lock);
2708 if (priv->cmd.context) {
2709 for (i = 0; i < priv->cmd.max_cmds; ++i) {
2710 context = &priv->cmd.context[i];
2711 context->fw_status = CMD_STAT_INTERNAL_ERR;
2712 context->result =
2713 mlx4_status_to_errno(CMD_STAT_INTERNAL_ERR);
2714 complete(&context->done);
2715 }
2716 }
2717 spin_unlock(&priv->cmd.context_lock);
2718}
2719
Matan Barakf74462a2014-03-19 18:11:51 +02002720struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave)
2721{
2722 struct mlx4_active_ports actv_ports;
2723 int vf;
2724
2725 bitmap_zero(actv_ports.ports, MLX4_MAX_PORTS);
2726
2727 if (slave == 0) {
2728 bitmap_fill(actv_ports.ports, dev->caps.num_ports);
2729 return actv_ports;
2730 }
2731
2732 vf = mlx4_get_vf_indx(dev, slave);
2733 if (vf < 0)
2734 return actv_ports;
2735
2736 bitmap_set(actv_ports.ports, dev->dev_vfs[vf].min_port - 1,
2737 min((int)dev->dev_vfs[mlx4_get_vf_indx(dev, slave)].n_ports,
2738 dev->caps.num_ports));
2739
2740 return actv_ports;
2741}
2742EXPORT_SYMBOL_GPL(mlx4_get_active_ports);
2743
2744int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port)
2745{
2746 unsigned n;
2747 struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2748 unsigned m = bitmap_weight(actv_ports.ports, dev->caps.num_ports);
2749
2750 if (port <= 0 || port > m)
2751 return -EINVAL;
2752
2753 n = find_first_bit(actv_ports.ports, dev->caps.num_ports);
2754 if (port <= n)
2755 port = n + 1;
2756
2757 return port;
2758}
2759EXPORT_SYMBOL_GPL(mlx4_slave_convert_port);
2760
2761int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port)
2762{
2763 struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2764 if (test_bit(port - 1, actv_ports.ports))
2765 return port -
2766 find_first_bit(actv_ports.ports, dev->caps.num_ports);
2767
2768 return -1;
2769}
2770EXPORT_SYMBOL_GPL(mlx4_phys_to_slave_port);
2771
2772struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
2773 int port)
2774{
2775 unsigned i;
2776 struct mlx4_slaves_pport slaves_pport;
2777
2778 bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX);
2779
2780 if (port <= 0 || port > dev->caps.num_ports)
2781 return slaves_pport;
2782
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002783 for (i = 0; i < dev->persist->num_vfs + 1; i++) {
Matan Barakf74462a2014-03-19 18:11:51 +02002784 struct mlx4_active_ports actv_ports =
2785 mlx4_get_active_ports(dev, i);
2786 if (test_bit(port - 1, actv_ports.ports))
2787 set_bit(i, slaves_pport.slaves);
2788 }
2789
2790 return slaves_pport;
2791}
2792EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport);
2793
2794struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
2795 struct mlx4_dev *dev,
2796 const struct mlx4_active_ports *crit_ports)
2797{
2798 unsigned i;
2799 struct mlx4_slaves_pport slaves_pport;
2800
2801 bitmap_zero(slaves_pport.slaves, MLX4_MFUNC_MAX);
2802
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002803 for (i = 0; i < dev->persist->num_vfs + 1; i++) {
Matan Barakf74462a2014-03-19 18:11:51 +02002804 struct mlx4_active_ports actv_ports =
2805 mlx4_get_active_ports(dev, i);
2806 if (bitmap_equal(crit_ports->ports, actv_ports.ports,
2807 dev->caps.num_ports))
2808 set_bit(i, slaves_pport.slaves);
2809 }
2810
2811 return slaves_pport;
2812}
2813EXPORT_SYMBOL_GPL(mlx4_phys_to_slaves_pport_actv);
2814
Matan Baraka91c7722014-09-10 16:41:53 +03002815static int mlx4_slaves_closest_port(struct mlx4_dev *dev, int slave, int port)
2816{
2817 struct mlx4_active_ports actv_ports = mlx4_get_active_ports(dev, slave);
2818 int min_port = find_first_bit(actv_ports.ports, dev->caps.num_ports)
2819 + 1;
2820 int max_port = min_port +
2821 bitmap_weight(actv_ports.ports, dev->caps.num_ports);
2822
2823 if (port < min_port)
2824 port = min_port;
2825 else if (port >= max_port)
2826 port = max_port - 1;
2827
2828 return port;
2829}
2830
Ido Shamaycda373f2015-04-02 16:31:16 +03002831static int mlx4_set_vport_qos(struct mlx4_priv *priv, int slave, int port,
2832 int max_tx_rate)
2833{
2834 int i;
2835 int err;
2836 struct mlx4_qos_manager *port_qos;
2837 struct mlx4_dev *dev = &priv->dev;
2838 struct mlx4_vport_qos_param vpp_qos[MLX4_NUM_UP];
2839
2840 port_qos = &priv->mfunc.master.qos_ctl[port];
2841 memset(vpp_qos, 0, sizeof(struct mlx4_vport_qos_param) * MLX4_NUM_UP);
2842
2843 if (slave > port_qos->num_of_qos_vfs) {
2844 mlx4_info(dev, "No availible VPP resources for this VF\n");
2845 return -EINVAL;
2846 }
2847
2848 /* Query for default QoS values from Vport 0 is needed */
2849 err = mlx4_SET_VPORT_QOS_get(dev, port, 0, vpp_qos);
2850 if (err) {
2851 mlx4_info(dev, "Failed to query Vport 0 QoS values\n");
2852 return err;
2853 }
2854
2855 for (i = 0; i < MLX4_NUM_UP; i++) {
2856 if (test_bit(i, port_qos->priority_bm) && max_tx_rate) {
2857 vpp_qos[i].max_avg_bw = max_tx_rate;
2858 vpp_qos[i].enable = 1;
2859 } else {
2860 /* if user supplied tx_rate == 0, meaning no rate limit
2861 * configuration is required. so we are leaving the
2862 * value of max_avg_bw as queried from Vport 0.
2863 */
2864 vpp_qos[i].enable = 0;
2865 }
2866 }
2867
2868 err = mlx4_SET_VPORT_QOS_set(dev, port, slave, vpp_qos);
2869 if (err) {
2870 mlx4_info(dev, "Failed to set Vport %d QoS values\n", slave);
2871 return err;
2872 }
2873
2874 return 0;
2875}
2876
2877static bool mlx4_is_vf_vst_and_prio_qos(struct mlx4_dev *dev, int port,
2878 struct mlx4_vport_state *vf_admin)
2879{
2880 struct mlx4_qos_manager *info;
2881 struct mlx4_priv *priv = mlx4_priv(dev);
2882
2883 if (!mlx4_is_master(dev) ||
2884 !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP))
2885 return false;
2886
2887 info = &priv->mfunc.master.qos_ctl[port];
2888
2889 if (vf_admin->default_vlan != MLX4_VGT &&
2890 test_bit(vf_admin->default_qos, info->priority_bm))
2891 return true;
2892
2893 return false;
2894}
2895
2896static bool mlx4_valid_vf_state_change(struct mlx4_dev *dev, int port,
2897 struct mlx4_vport_state *vf_admin,
2898 int vlan, int qos)
2899{
2900 struct mlx4_vport_state dummy_admin = {0};
2901
2902 if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) ||
2903 !vf_admin->tx_rate)
2904 return true;
2905
2906 dummy_admin.default_qos = qos;
2907 dummy_admin.default_vlan = vlan;
2908
2909 /* VF wants to move to other VST state which is valid with current
2910 * rate limit. Either differnt default vlan in VST or other
2911 * supported QoS priority. Otherwise we don't allow this change when
2912 * the TX rate is still configured.
2913 */
2914 if (mlx4_is_vf_vst_and_prio_qos(dev, port, &dummy_admin))
2915 return true;
2916
2917 mlx4_info(dev, "Cannot change VF state to %s while rate is set\n",
2918 (vlan == MLX4_VGT) ? "VGT" : "VST");
2919
2920 if (vlan != MLX4_VGT)
2921 mlx4_info(dev, "VST priority %d not supported for QoS\n", qos);
2922
2923 mlx4_info(dev, "Please set rate to 0 prior to this VF state change\n");
2924
2925 return false;
2926}
2927
Rony Efraim8f7ba3c2013-04-25 05:22:27 +00002928int mlx4_set_vf_mac(struct mlx4_dev *dev, int port, int vf, u64 mac)
2929{
2930 struct mlx4_priv *priv = mlx4_priv(dev);
2931 struct mlx4_vport_state *s_info;
2932 int slave;
2933
2934 if (!mlx4_is_master(dev))
2935 return -EPROTONOSUPPORT;
2936
2937 slave = mlx4_get_slave_indx(dev, vf);
2938 if (slave < 0)
2939 return -EINVAL;
2940
Matan Baraka91c7722014-09-10 16:41:53 +03002941 port = mlx4_slaves_closest_port(dev, slave, port);
Rony Efraim8f7ba3c2013-04-25 05:22:27 +00002942 s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
2943 s_info->mac = mac;
Carol Soto613d8c12015-06-02 16:07:25 -05002944 mlx4_info(dev, "default mac on vf %d port %d to %llX will take effect only after vf restart\n",
Rony Efraim8f7ba3c2013-04-25 05:22:27 +00002945 vf, port, s_info->mac);
2946 return 0;
2947}
2948EXPORT_SYMBOL_GPL(mlx4_set_vf_mac);
Rony Efraim3f7fb022013-04-25 05:22:28 +00002949
Jack Morgensteinb01978c2013-06-27 19:05:21 +03002950
Rony Efraim3f7fb022013-04-25 05:22:28 +00002951int mlx4_set_vf_vlan(struct mlx4_dev *dev, int port, int vf, u16 vlan, u8 qos)
2952{
2953 struct mlx4_priv *priv = mlx4_priv(dev);
Jack Morgensteinb01978c2013-06-27 19:05:21 +03002954 struct mlx4_vport_state *vf_admin;
Rony Efraim3f7fb022013-04-25 05:22:28 +00002955 int slave;
2956
2957 if ((!mlx4_is_master(dev)) ||
2958 !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VLAN_CONTROL))
2959 return -EPROTONOSUPPORT;
2960
2961 if ((vlan > 4095) || (qos > 7))
2962 return -EINVAL;
2963
2964 slave = mlx4_get_slave_indx(dev, vf);
2965 if (slave < 0)
2966 return -EINVAL;
2967
Matan Baraka91c7722014-09-10 16:41:53 +03002968 port = mlx4_slaves_closest_port(dev, slave, port);
Jack Morgensteinb01978c2013-06-27 19:05:21 +03002969 vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
Jack Morgensteinb01978c2013-06-27 19:05:21 +03002970
Ido Shamaycda373f2015-04-02 16:31:16 +03002971 if (!mlx4_valid_vf_state_change(dev, port, vf_admin, vlan, qos))
2972 return -EPERM;
2973
Rony Efraim3f7fb022013-04-25 05:22:28 +00002974 if ((0 == vlan) && (0 == qos))
Jack Morgensteinb01978c2013-06-27 19:05:21 +03002975 vf_admin->default_vlan = MLX4_VGT;
Rony Efraim3f7fb022013-04-25 05:22:28 +00002976 else
Jack Morgensteinb01978c2013-06-27 19:05:21 +03002977 vf_admin->default_vlan = vlan;
2978 vf_admin->default_qos = qos;
2979
Ido Shamaycda373f2015-04-02 16:31:16 +03002980 /* If rate was configured prior to VST, we saved the configured rate
2981 * in vf_admin->rate and now, if priority supported we enforce the QoS
2982 */
2983 if (mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin) &&
2984 vf_admin->tx_rate)
2985 vf_admin->qos_vport = slave;
2986
Rony Efraim0a6eac22013-06-27 19:05:22 +03002987 if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port))
2988 mlx4_info(dev,
2989 "updating vf %d port %d config will take effect on next VF restart\n",
Jack Morgensteinb01978c2013-06-27 19:05:21 +03002990 vf, port);
Rony Efraim3f7fb022013-04-25 05:22:28 +00002991 return 0;
2992}
2993EXPORT_SYMBOL_GPL(mlx4_set_vf_vlan);
Rony Efraime6b6a232013-04-25 05:22:29 +00002994
Ido Shamaycda373f2015-04-02 16:31:16 +03002995int mlx4_set_vf_rate(struct mlx4_dev *dev, int port, int vf, int min_tx_rate,
2996 int max_tx_rate)
2997{
2998 int err;
2999 int slave;
3000 struct mlx4_vport_state *vf_admin;
3001 struct mlx4_priv *priv = mlx4_priv(dev);
3002
3003 if (!mlx4_is_master(dev) ||
3004 !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_QOS_VPP))
3005 return -EPROTONOSUPPORT;
3006
3007 if (min_tx_rate) {
3008 mlx4_info(dev, "Minimum BW share not supported\n");
3009 return -EPROTONOSUPPORT;
3010 }
3011
3012 slave = mlx4_get_slave_indx(dev, vf);
3013 if (slave < 0)
3014 return -EINVAL;
3015
3016 port = mlx4_slaves_closest_port(dev, slave, port);
3017 vf_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
3018
3019 err = mlx4_set_vport_qos(priv, slave, port, max_tx_rate);
3020 if (err) {
3021 mlx4_info(dev, "vf %d failed to set rate %d\n", vf,
3022 max_tx_rate);
3023 return err;
3024 }
3025
3026 vf_admin->tx_rate = max_tx_rate;
3027 /* if VF is not in supported mode (VST with supported prio),
3028 * we do not change vport configuration for its QPs, but save
3029 * the rate, so it will be enforced when it moves to supported
3030 * mode next time.
3031 */
3032 if (!mlx4_is_vf_vst_and_prio_qos(dev, port, vf_admin)) {
3033 mlx4_info(dev,
3034 "rate set for VF %d when not in valid state\n", vf);
3035
3036 if (vf_admin->default_vlan != MLX4_VGT)
3037 mlx4_info(dev, "VST priority not supported by QoS\n");
3038 else
3039 mlx4_info(dev, "VF in VGT mode (needed VST)\n");
3040
3041 mlx4_info(dev,
3042 "rate %d take affect when VF moves to valid state\n",
3043 max_tx_rate);
3044 return 0;
3045 }
3046
3047 /* If user sets rate 0 assigning default vport for its QPs */
3048 vf_admin->qos_vport = max_tx_rate ? slave : MLX4_VPP_DEFAULT_VPORT;
3049
3050 if (priv->mfunc.master.slave_state[slave].active &&
3051 dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_UPDATE_QP)
3052 mlx4_master_immediate_activate_vlan_qos(priv, slave, port);
3053
3054 return 0;
3055}
3056EXPORT_SYMBOL_GPL(mlx4_set_vf_rate);
3057
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02003058 /* mlx4_get_slave_default_vlan -
3059 * return true if VST ( default vlan)
3060 * if VST, will return vlan & qos (if not NULL)
3061 */
3062bool mlx4_get_slave_default_vlan(struct mlx4_dev *dev, int port, int slave,
3063 u16 *vlan, u8 *qos)
3064{
3065 struct mlx4_vport_oper_state *vp_oper;
3066 struct mlx4_priv *priv;
3067
3068 priv = mlx4_priv(dev);
Matan Baraka91c7722014-09-10 16:41:53 +03003069 port = mlx4_slaves_closest_port(dev, slave, port);
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +02003070 vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
3071
3072 if (MLX4_VGT != vp_oper->state.default_vlan) {
3073 if (vlan)
3074 *vlan = vp_oper->state.default_vlan;
3075 if (qos)
3076 *qos = vp_oper->state.default_qos;
3077 return true;
3078 }
3079 return false;
3080}
3081EXPORT_SYMBOL_GPL(mlx4_get_slave_default_vlan);
3082
Rony Efraime6b6a232013-04-25 05:22:29 +00003083int mlx4_set_vf_spoofchk(struct mlx4_dev *dev, int port, int vf, bool setting)
3084{
3085 struct mlx4_priv *priv = mlx4_priv(dev);
3086 struct mlx4_vport_state *s_info;
3087 int slave;
3088
3089 if ((!mlx4_is_master(dev)) ||
3090 !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FSM))
3091 return -EPROTONOSUPPORT;
3092
3093 slave = mlx4_get_slave_indx(dev, vf);
3094 if (slave < 0)
3095 return -EINVAL;
3096
Matan Baraka91c7722014-09-10 16:41:53 +03003097 port = mlx4_slaves_closest_port(dev, slave, port);
Rony Efraime6b6a232013-04-25 05:22:29 +00003098 s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
3099 s_info->spoofchk = setting;
3100
3101 return 0;
3102}
3103EXPORT_SYMBOL_GPL(mlx4_set_vf_spoofchk);
Rony Efraim2cccb9e2013-04-25 05:22:30 +00003104
3105int mlx4_get_vf_config(struct mlx4_dev *dev, int port, int vf, struct ifla_vf_info *ivf)
3106{
3107 struct mlx4_priv *priv = mlx4_priv(dev);
3108 struct mlx4_vport_state *s_info;
3109 int slave;
3110
3111 if (!mlx4_is_master(dev))
3112 return -EPROTONOSUPPORT;
3113
3114 slave = mlx4_get_slave_indx(dev, vf);
3115 if (slave < 0)
3116 return -EINVAL;
3117
3118 s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
3119 ivf->vf = vf;
3120
3121 /* need to convert it to a func */
3122 ivf->mac[0] = ((s_info->mac >> (5*8)) & 0xff);
3123 ivf->mac[1] = ((s_info->mac >> (4*8)) & 0xff);
3124 ivf->mac[2] = ((s_info->mac >> (3*8)) & 0xff);
3125 ivf->mac[3] = ((s_info->mac >> (2*8)) & 0xff);
3126 ivf->mac[4] = ((s_info->mac >> (1*8)) & 0xff);
3127 ivf->mac[5] = ((s_info->mac) & 0xff);
3128
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04003129 ivf->vlan = s_info->default_vlan;
3130 ivf->qos = s_info->default_qos;
Ido Shamaycda373f2015-04-02 16:31:16 +03003131
3132 if (mlx4_is_vf_vst_and_prio_qos(dev, port, s_info))
3133 ivf->max_tx_rate = s_info->tx_rate;
3134 else
3135 ivf->max_tx_rate = 0;
3136
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04003137 ivf->min_tx_rate = 0;
3138 ivf->spoofchk = s_info->spoofchk;
3139 ivf->linkstate = s_info->link_state;
Rony Efraim2cccb9e2013-04-25 05:22:30 +00003140
3141 return 0;
3142}
3143EXPORT_SYMBOL_GPL(mlx4_get_vf_config);
Rony Efraim948e3062013-06-13 13:19:11 +03003144
3145int mlx4_set_vf_link_state(struct mlx4_dev *dev, int port, int vf, int link_state)
3146{
3147 struct mlx4_priv *priv = mlx4_priv(dev);
3148 struct mlx4_vport_state *s_info;
Rony Efraim948e3062013-06-13 13:19:11 +03003149 int slave;
3150 u8 link_stat_event;
3151
3152 slave = mlx4_get_slave_indx(dev, vf);
3153 if (slave < 0)
3154 return -EINVAL;
3155
Matan Baraka91c7722014-09-10 16:41:53 +03003156 port = mlx4_slaves_closest_port(dev, slave, port);
Rony Efraim948e3062013-06-13 13:19:11 +03003157 switch (link_state) {
3158 case IFLA_VF_LINK_STATE_AUTO:
3159 /* get current link state */
3160 if (!priv->sense.do_sense_port[port])
3161 link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE;
3162 else
3163 link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN;
3164 break;
3165
3166 case IFLA_VF_LINK_STATE_ENABLE:
3167 link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_ACTIVE;
3168 break;
3169
3170 case IFLA_VF_LINK_STATE_DISABLE:
3171 link_stat_event = MLX4_PORT_CHANGE_SUBTYPE_DOWN;
3172 break;
3173
3174 default:
3175 mlx4_warn(dev, "unknown value for link_state %02x on slave %d port %d\n",
3176 link_state, slave, port);
3177 return -EINVAL;
3178 };
Rony Efraim948e3062013-06-13 13:19:11 +03003179 s_info = &priv->mfunc.master.vf_admin[slave].vport[port];
Rony Efraim948e3062013-06-13 13:19:11 +03003180 s_info->link_state = link_state;
Rony Efraim948e3062013-06-13 13:19:11 +03003181
3182 /* send event */
3183 mlx4_gen_port_state_change_eqe(dev, slave, port, link_stat_event);
Rony Efraim0a6eac22013-06-27 19:05:22 +03003184
3185 if (mlx4_master_immediate_activate_vlan_qos(priv, slave, port))
3186 mlx4_dbg(dev,
3187 "updating vf %d port %d no link state HW enforcment\n",
3188 vf, port);
Rony Efraim948e3062013-06-13 13:19:11 +03003189 return 0;
3190}
3191EXPORT_SYMBOL_GPL(mlx4_set_vf_link_state);
Jack Morgenstein97982f52014-05-29 16:31:02 +03003192
Eran Ben Elisha96169822015-06-15 17:59:05 +03003193int mlx4_get_counter_stats(struct mlx4_dev *dev, int counter_index,
3194 struct mlx4_counter *counter_stats, int reset)
3195{
3196 struct mlx4_cmd_mailbox *mailbox = NULL;
3197 struct mlx4_counter *tmp_counter;
3198 int err;
3199 u32 if_stat_in_mod;
3200
3201 if (!counter_stats)
3202 return -EINVAL;
3203
3204 if (counter_index == MLX4_SINK_COUNTER_INDEX(dev))
3205 return 0;
3206
3207 mailbox = mlx4_alloc_cmd_mailbox(dev);
3208 if (IS_ERR(mailbox))
3209 return PTR_ERR(mailbox);
3210
3211 memset(mailbox->buf, 0, sizeof(struct mlx4_counter));
3212 if_stat_in_mod = counter_index;
3213 if (reset)
3214 if_stat_in_mod |= MLX4_QUERY_IF_STAT_RESET;
3215 err = mlx4_cmd_box(dev, 0, mailbox->dma,
3216 if_stat_in_mod, 0,
3217 MLX4_CMD_QUERY_IF_STAT,
3218 MLX4_CMD_TIME_CLASS_C,
3219 MLX4_CMD_NATIVE);
3220 if (err) {
3221 mlx4_dbg(dev, "%s: failed to read statistics for counter index %d\n",
3222 __func__, counter_index);
3223 goto if_stat_out;
3224 }
3225 tmp_counter = (struct mlx4_counter *)mailbox->buf;
3226 counter_stats->counter_mode = tmp_counter->counter_mode;
3227 if (counter_stats->counter_mode == 0) {
3228 counter_stats->rx_frames =
3229 cpu_to_be64(be64_to_cpu(counter_stats->rx_frames) +
3230 be64_to_cpu(tmp_counter->rx_frames));
3231 counter_stats->tx_frames =
3232 cpu_to_be64(be64_to_cpu(counter_stats->tx_frames) +
3233 be64_to_cpu(tmp_counter->tx_frames));
3234 counter_stats->rx_bytes =
3235 cpu_to_be64(be64_to_cpu(counter_stats->rx_bytes) +
3236 be64_to_cpu(tmp_counter->rx_bytes));
3237 counter_stats->tx_bytes =
3238 cpu_to_be64(be64_to_cpu(counter_stats->tx_bytes) +
3239 be64_to_cpu(tmp_counter->tx_bytes));
3240 }
3241
3242if_stat_out:
3243 mlx4_free_cmd_mailbox(dev, mailbox);
3244
3245 return err;
3246}
3247EXPORT_SYMBOL_GPL(mlx4_get_counter_stats);
3248
Eran Ben Elisha62a89052015-06-15 17:59:08 +03003249int mlx4_get_vf_stats(struct mlx4_dev *dev, int port, int vf_idx,
3250 struct ifla_vf_stats *vf_stats)
3251{
3252 struct mlx4_counter tmp_vf_stats;
3253 int slave;
3254 int err = 0;
3255
3256 if (!vf_stats)
3257 return -EINVAL;
3258
3259 if (!mlx4_is_master(dev))
3260 return -EPROTONOSUPPORT;
3261
3262 slave = mlx4_get_slave_indx(dev, vf_idx);
3263 if (slave < 0)
3264 return -EINVAL;
3265
3266 port = mlx4_slaves_closest_port(dev, slave, port);
3267 err = mlx4_calc_vf_counters(dev, slave, port, &tmp_vf_stats);
3268 if (!err && tmp_vf_stats.counter_mode == 0) {
3269 vf_stats->rx_packets = be64_to_cpu(tmp_vf_stats.rx_frames);
3270 vf_stats->tx_packets = be64_to_cpu(tmp_vf_stats.tx_frames);
3271 vf_stats->rx_bytes = be64_to_cpu(tmp_vf_stats.rx_bytes);
3272 vf_stats->tx_bytes = be64_to_cpu(tmp_vf_stats.tx_bytes);
3273 }
3274
3275 return err;
3276}
3277EXPORT_SYMBOL_GPL(mlx4_get_vf_stats);
3278
Jack Morgenstein97982f52014-05-29 16:31:02 +03003279int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port)
3280{
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03003281 struct mlx4_priv *priv = mlx4_priv(dev);
3282
3283 if (slave < 1 || slave >= dev->num_slaves ||
3284 port < 1 || port > MLX4_MAX_PORTS)
3285 return 0;
3286
3287 return priv->mfunc.master.vf_oper[slave].smi_enabled[port] ==
3288 MLX4_VF_SMI_ENABLED;
Jack Morgenstein97982f52014-05-29 16:31:02 +03003289}
3290EXPORT_SYMBOL_GPL(mlx4_vf_smi_enabled);
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03003291
3292int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port)
3293{
3294 struct mlx4_priv *priv = mlx4_priv(dev);
3295
3296 if (slave == mlx4_master_func_num(dev))
3297 return 1;
3298
3299 if (slave < 1 || slave >= dev->num_slaves ||
3300 port < 1 || port > MLX4_MAX_PORTS)
3301 return 0;
3302
3303 return priv->mfunc.master.vf_admin[slave].enable_smi[port] ==
3304 MLX4_VF_SMI_ENABLED;
3305}
3306EXPORT_SYMBOL_GPL(mlx4_vf_get_enable_smi_admin);
3307
3308int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
3309 int enabled)
3310{
3311 struct mlx4_priv *priv = mlx4_priv(dev);
Or Gerlitzbe9b9ec2015-05-21 15:14:10 +03003312 struct mlx4_active_ports actv_ports = mlx4_get_active_ports(
3313 &priv->dev, slave);
3314 int min_port = find_first_bit(actv_ports.ports,
3315 priv->dev.caps.num_ports) + 1;
3316 int max_port = min_port - 1 +
3317 bitmap_weight(actv_ports.ports, priv->dev.caps.num_ports);
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03003318
3319 if (slave == mlx4_master_func_num(dev))
3320 return 0;
3321
3322 if (slave < 1 || slave >= dev->num_slaves ||
3323 port < 1 || port > MLX4_MAX_PORTS ||
3324 enabled < 0 || enabled > 1)
3325 return -EINVAL;
3326
Or Gerlitzbe9b9ec2015-05-21 15:14:10 +03003327 if (min_port == max_port && dev->caps.num_ports > 1) {
3328 mlx4_info(dev, "SMI access disallowed for single ported VFs\n");
3329 return -EPROTONOSUPPORT;
3330 }
3331
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03003332 priv->mfunc.master.vf_admin[slave].enable_smi[port] = enabled;
3333 return 0;
3334}
3335EXPORT_SYMBOL_GPL(mlx4_vf_set_enable_smi_admin);