blob: b3dabc219e6a12ae04a1977723a581cc0c4c4bb3 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2008 Intel Corporation
3 * Jesse Barnes <jesse.barnes@intel.com>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 *
27 */
28
29/** @file
30 * Integrated TV-out support for the 915GM and 945GM.
31 */
32
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "i915_drv.h"
40
41enum tv_margin {
42 TV_MARGIN_LEFT, TV_MARGIN_TOP,
43 TV_MARGIN_RIGHT, TV_MARGIN_BOTTOM
44};
45
46/** Private structure for the integrated TV support */
Chris Wilsonea5b2132010-08-04 13:50:23 +010047struct intel_tv {
48 struct intel_encoder base;
49
Jesse Barnes79e53942008-11-07 14:24:08 -080050 int type;
Jesse Barnes79e53942008-11-07 14:24:08 -080051};
52
53struct video_levels {
Tvrtko Ursulindb492962016-10-13 11:09:26 +010054 u16 blank, black;
55 u8 burst;
Jesse Barnes79e53942008-11-07 14:24:08 -080056};
57
58struct color_conversion {
59 u16 ry, gy, by, ay;
60 u16 ru, gu, bu, au;
61 u16 rv, gv, bv, av;
62};
63
64static const u32 filter_table[] = {
65 0xB1403000, 0x2E203500, 0x35002E20, 0x3000B140,
66 0x35A0B160, 0x2DC02E80, 0xB1403480, 0xB1603000,
67 0x2EA03640, 0x34002D80, 0x3000B120, 0x36E0B160,
68 0x2D202EF0, 0xB1203380, 0xB1603000, 0x2F303780,
69 0x33002CC0, 0x3000B100, 0x3820B160, 0x2C802F50,
70 0xB10032A0, 0xB1603000, 0x2F9038C0, 0x32202C20,
71 0x3000B0E0, 0x3980B160, 0x2BC02FC0, 0xB0E031C0,
72 0xB1603000, 0x2FF03A20, 0x31602B60, 0xB020B0C0,
73 0x3AE0B160, 0x2B001810, 0xB0C03120, 0xB140B020,
74 0x18283BA0, 0x30C02A80, 0xB020B0A0, 0x3C60B140,
75 0x2A201838, 0xB0A03080, 0xB120B020, 0x18383D20,
76 0x304029C0, 0xB040B080, 0x3DE0B100, 0x29601848,
77 0xB0803000, 0xB100B040, 0x18483EC0, 0xB0402900,
78 0xB040B060, 0x3F80B0C0, 0x28801858, 0xB060B080,
79 0xB0A0B060, 0x18602820, 0xB0A02820, 0x0000B060,
80 0xB1403000, 0x2E203500, 0x35002E20, 0x3000B140,
81 0x35A0B160, 0x2DC02E80, 0xB1403480, 0xB1603000,
82 0x2EA03640, 0x34002D80, 0x3000B120, 0x36E0B160,
83 0x2D202EF0, 0xB1203380, 0xB1603000, 0x2F303780,
84 0x33002CC0, 0x3000B100, 0x3820B160, 0x2C802F50,
85 0xB10032A0, 0xB1603000, 0x2F9038C0, 0x32202C20,
86 0x3000B0E0, 0x3980B160, 0x2BC02FC0, 0xB0E031C0,
87 0xB1603000, 0x2FF03A20, 0x31602B60, 0xB020B0C0,
88 0x3AE0B160, 0x2B001810, 0xB0C03120, 0xB140B020,
89 0x18283BA0, 0x30C02A80, 0xB020B0A0, 0x3C60B140,
90 0x2A201838, 0xB0A03080, 0xB120B020, 0x18383D20,
91 0x304029C0, 0xB040B080, 0x3DE0B100, 0x29601848,
92 0xB0803000, 0xB100B040, 0x18483EC0, 0xB0402900,
93 0xB040B060, 0x3F80B0C0, 0x28801858, 0xB060B080,
94 0xB0A0B060, 0x18602820, 0xB0A02820, 0x0000B060,
95 0x36403000, 0x2D002CC0, 0x30003640, 0x2D0036C0,
96 0x35C02CC0, 0x37403000, 0x2C802D40, 0x30003540,
97 0x2D8037C0, 0x34C02C40, 0x38403000, 0x2BC02E00,
98 0x30003440, 0x2E2038C0, 0x34002B80, 0x39803000,
99 0x2B402E40, 0x30003380, 0x2E603A00, 0x33402B00,
100 0x3A803040, 0x2A802EA0, 0x30403300, 0x2EC03B40,
101 0x32802A40, 0x3C003040, 0x2A002EC0, 0x30803240,
102 0x2EC03C80, 0x320029C0, 0x3D403080, 0x29402F00,
103 0x308031C0, 0x2F203DC0, 0x31802900, 0x3E8030C0,
104 0x28802F40, 0x30C03140, 0x2F203F40, 0x31402840,
105 0x28003100, 0x28002F00, 0x00003100, 0x36403000,
106 0x2D002CC0, 0x30003640, 0x2D0036C0,
107 0x35C02CC0, 0x37403000, 0x2C802D40, 0x30003540,
108 0x2D8037C0, 0x34C02C40, 0x38403000, 0x2BC02E00,
109 0x30003440, 0x2E2038C0, 0x34002B80, 0x39803000,
110 0x2B402E40, 0x30003380, 0x2E603A00, 0x33402B00,
111 0x3A803040, 0x2A802EA0, 0x30403300, 0x2EC03B40,
112 0x32802A40, 0x3C003040, 0x2A002EC0, 0x30803240,
113 0x2EC03C80, 0x320029C0, 0x3D403080, 0x29402F00,
114 0x308031C0, 0x2F203DC0, 0x31802900, 0x3E8030C0,
115 0x28802F40, 0x30C03140, 0x2F203F40, 0x31402840,
116 0x28003100, 0x28002F00, 0x00003100,
117};
118
119/*
120 * Color conversion values have 3 separate fixed point formats:
121 *
122 * 10 bit fields (ay, au)
123 * 1.9 fixed point (b.bbbbbbbbb)
124 * 11 bit fields (ry, by, ru, gu, gv)
125 * exp.mantissa (ee.mmmmmmmmm)
126 * ee = 00 = 10^-1 (0.mmmmmmmmm)
127 * ee = 01 = 10^-2 (0.0mmmmmmmmm)
128 * ee = 10 = 10^-3 (0.00mmmmmmmmm)
129 * ee = 11 = 10^-4 (0.000mmmmmmmmm)
130 * 12 bit fields (gy, rv, bu)
131 * exp.mantissa (eee.mmmmmmmmm)
132 * eee = 000 = 10^-1 (0.mmmmmmmmm)
133 * eee = 001 = 10^-2 (0.0mmmmmmmmm)
134 * eee = 010 = 10^-3 (0.00mmmmmmmmm)
135 * eee = 011 = 10^-4 (0.000mmmmmmmmm)
136 * eee = 100 = reserved
137 * eee = 101 = reserved
138 * eee = 110 = reserved
139 * eee = 111 = 10^0 (m.mmmmmmmm) (only usable for 1.0 representation)
140 *
141 * Saturation and contrast are 8 bits, with their own representation:
142 * 8 bit field (saturation, contrast)
143 * exp.mantissa (ee.mmmmmm)
144 * ee = 00 = 10^-1 (0.mmmmmm)
145 * ee = 01 = 10^0 (m.mmmmm)
146 * ee = 10 = 10^1 (mm.mmmm)
147 * ee = 11 = 10^2 (mmm.mmm)
148 *
149 * Simple conversion function:
150 *
151 * static u32
152 * float_to_csc_11(float f)
153 * {
154 * u32 exp;
155 * u32 mant;
156 * u32 ret;
157 *
158 * if (f < 0)
159 * f = -f;
160 *
161 * if (f >= 1) {
162 * exp = 0x7;
Akshay Joshi0206e352011-08-16 15:34:10 -0400163 * mant = 1 << 8;
Jesse Barnes79e53942008-11-07 14:24:08 -0800164 * } else {
165 * for (exp = 0; exp < 3 && f < 0.5; exp++)
Akshay Joshi0206e352011-08-16 15:34:10 -0400166 * f *= 2.0;
Jesse Barnes79e53942008-11-07 14:24:08 -0800167 * mant = (f * (1 << 9) + 0.5);
168 * if (mant >= (1 << 9))
169 * mant = (1 << 9) - 1;
170 * }
171 * ret = (exp << 9) | mant;
172 * return ret;
173 * }
174 */
175
176/*
177 * Behold, magic numbers! If we plant them they might grow a big
178 * s-video cable to the sky... or something.
179 *
180 * Pre-converted to appropriate hex value.
181 */
182
183/*
184 * PAL & NTSC values for composite & s-video connections
185 */
186static const struct color_conversion ntsc_m_csc_composite = {
187 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0104,
Zhenyu Wangba010792009-03-04 20:23:02 +0800188 .ru = 0x0733, .gu = 0x052d, .bu = 0x05c7, .au = 0x0200,
189 .rv = 0x0340, .gv = 0x030c, .bv = 0x06d0, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800190};
191
192static const struct video_levels ntsc_m_levels_composite = {
193 .blank = 225, .black = 267, .burst = 113,
194};
195
196static const struct color_conversion ntsc_m_csc_svideo = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800197 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0133,
198 .ru = 0x076a, .gu = 0x0564, .bu = 0x030d, .au = 0x0200,
199 .rv = 0x037a, .gv = 0x033d, .bv = 0x06f6, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800200};
201
202static const struct video_levels ntsc_m_levels_svideo = {
203 .blank = 266, .black = 316, .burst = 133,
204};
205
206static const struct color_conversion ntsc_j_csc_composite = {
207 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0119,
Zhenyu Wangba010792009-03-04 20:23:02 +0800208 .ru = 0x074c, .gu = 0x0546, .bu = 0x05ec, .au = 0x0200,
209 .rv = 0x035a, .gv = 0x0322, .bv = 0x06e1, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800210};
211
212static const struct video_levels ntsc_j_levels_composite = {
213 .blank = 225, .black = 225, .burst = 113,
214};
215
216static const struct color_conversion ntsc_j_csc_svideo = {
217 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x014c,
Zhenyu Wangba010792009-03-04 20:23:02 +0800218 .ru = 0x0788, .gu = 0x0581, .bu = 0x0322, .au = 0x0200,
219 .rv = 0x0399, .gv = 0x0356, .bv = 0x070a, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800220};
221
222static const struct video_levels ntsc_j_levels_svideo = {
223 .blank = 266, .black = 266, .burst = 133,
224};
225
226static const struct color_conversion pal_csc_composite = {
227 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0113,
Zhenyu Wangba010792009-03-04 20:23:02 +0800228 .ru = 0x0745, .gu = 0x053f, .bu = 0x05e1, .au = 0x0200,
229 .rv = 0x0353, .gv = 0x031c, .bv = 0x06dc, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800230};
231
232static const struct video_levels pal_levels_composite = {
233 .blank = 237, .black = 237, .burst = 118,
234};
235
236static const struct color_conversion pal_csc_svideo = {
237 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0145,
Zhenyu Wangba010792009-03-04 20:23:02 +0800238 .ru = 0x0780, .gu = 0x0579, .bu = 0x031c, .au = 0x0200,
239 .rv = 0x0390, .gv = 0x034f, .bv = 0x0705, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800240};
241
242static const struct video_levels pal_levels_svideo = {
243 .blank = 280, .black = 280, .burst = 139,
244};
245
246static const struct color_conversion pal_m_csc_composite = {
247 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0104,
Zhenyu Wangba010792009-03-04 20:23:02 +0800248 .ru = 0x0733, .gu = 0x052d, .bu = 0x05c7, .au = 0x0200,
249 .rv = 0x0340, .gv = 0x030c, .bv = 0x06d0, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800250};
251
252static const struct video_levels pal_m_levels_composite = {
253 .blank = 225, .black = 267, .burst = 113,
254};
255
256static const struct color_conversion pal_m_csc_svideo = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800257 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0133,
258 .ru = 0x076a, .gu = 0x0564, .bu = 0x030d, .au = 0x0200,
259 .rv = 0x037a, .gv = 0x033d, .bv = 0x06f6, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800260};
261
262static const struct video_levels pal_m_levels_svideo = {
263 .blank = 266, .black = 316, .burst = 133,
264};
265
266static const struct color_conversion pal_n_csc_composite = {
267 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0104,
Zhenyu Wangba010792009-03-04 20:23:02 +0800268 .ru = 0x0733, .gu = 0x052d, .bu = 0x05c7, .au = 0x0200,
269 .rv = 0x0340, .gv = 0x030c, .bv = 0x06d0, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800270};
271
272static const struct video_levels pal_n_levels_composite = {
273 .blank = 225, .black = 267, .burst = 118,
274};
275
276static const struct color_conversion pal_n_csc_svideo = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800277 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0133,
278 .ru = 0x076a, .gu = 0x0564, .bu = 0x030d, .au = 0x0200,
279 .rv = 0x037a, .gv = 0x033d, .bv = 0x06f6, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800280};
281
282static const struct video_levels pal_n_levels_svideo = {
283 .blank = 266, .black = 316, .burst = 139,
284};
285
286/*
287 * Component connections
288 */
289static const struct color_conversion sdtv_csc_yprpb = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800290 .ry = 0x0332, .gy = 0x012d, .by = 0x07d3, .ay = 0x0145,
291 .ru = 0x0559, .gu = 0x0353, .bu = 0x0100, .au = 0x0200,
292 .rv = 0x0100, .gv = 0x03ad, .bv = 0x074d, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800293};
294
Jesse Barnes79e53942008-11-07 14:24:08 -0800295static const struct color_conversion hdtv_csc_yprpb = {
Zhenyu Wangba010792009-03-04 20:23:02 +0800296 .ry = 0x05b3, .gy = 0x016e, .by = 0x0728, .ay = 0x0145,
297 .ru = 0x07d5, .gu = 0x038b, .bu = 0x0100, .au = 0x0200,
298 .rv = 0x0100, .gv = 0x03d1, .bv = 0x06bc, .av = 0x0200,
Jesse Barnes79e53942008-11-07 14:24:08 -0800299};
300
Jesse Barnes79e53942008-11-07 14:24:08 -0800301static const struct video_levels component_levels = {
302 .blank = 279, .black = 279, .burst = 0,
303};
304
305
306struct tv_mode {
Chris Wilson763a4a02010-09-05 00:52:34 +0100307 const char *name;
Tvrtko Ursulindb492962016-10-13 11:09:26 +0100308
309 u32 clock;
310 u16 refresh; /* in millihertz (for precision) */
Jesse Barnes79e53942008-11-07 14:24:08 -0800311 u32 oversample;
Tvrtko Ursulindb492962016-10-13 11:09:26 +0100312 u8 hsync_end;
313 u16 hblank_start, hblank_end, htotal;
314 bool progressive : 1, trilevel_sync : 1, component_only : 1;
315 u8 vsync_start_f1, vsync_start_f2, vsync_len;
316 bool veq_ena : 1;
317 u8 veq_start_f1, veq_start_f2, veq_len;
318 u8 vi_end_f1, vi_end_f2;
319 u16 nbr_end;
320 bool burst_ena : 1;
321 u8 hburst_start, hburst_len;
322 u8 vburst_start_f1;
323 u16 vburst_end_f1;
324 u8 vburst_start_f2;
325 u16 vburst_end_f2;
326 u8 vburst_start_f3;
327 u16 vburst_end_f3;
328 u8 vburst_start_f4;
329 u16 vburst_end_f4;
Jesse Barnes79e53942008-11-07 14:24:08 -0800330 /*
331 * subcarrier programming
332 */
Tvrtko Ursulindb492962016-10-13 11:09:26 +0100333 u16 dda2_size, dda3_size;
334 u8 dda1_inc;
335 u16 dda2_inc, dda3_inc;
Jesse Barnes79e53942008-11-07 14:24:08 -0800336 u32 sc_reset;
Tvrtko Ursulindb492962016-10-13 11:09:26 +0100337 bool pal_burst : 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800338 /*
339 * blank/black levels
340 */
341 const struct video_levels *composite_levels, *svideo_levels;
342 const struct color_conversion *composite_color, *svideo_color;
343 const u32 *filter_table;
Tvrtko Ursulindb492962016-10-13 11:09:26 +0100344 u16 max_srcw;
Jesse Barnes79e53942008-11-07 14:24:08 -0800345};
346
347
348/*
349 * Sub carrier DDA
350 *
351 * I think this works as follows:
352 *
353 * subcarrier freq = pixel_clock * (dda1_inc + dda2_inc / dda2_size) / 4096
354 *
355 * Presumably, when dda3 is added in, it gets to adjust the dda2_inc value
356 *
357 * So,
358 * dda1_ideal = subcarrier/pixel * 4096
359 * dda1_inc = floor (dda1_ideal)
360 * dda2 = dda1_ideal - dda1_inc
361 *
362 * then pick a ratio for dda2 that gives the closest approximation. If
363 * you can't get close enough, you can play with dda3 as well. This
364 * seems likely to happen when dda2 is small as the jumps would be larger
365 *
366 * To invert this,
367 *
368 * pixel_clock = subcarrier * 4096 / (dda1_inc + dda2_inc / dda2_size)
369 *
370 * The constants below were all computed using a 107.520MHz clock
371 */
372
373/**
374 * Register programming values for TV modes.
375 *
376 * These values account for -1s required.
377 */
378
Tobias Klauser005568b2009-02-09 22:02:42 +0100379static const struct tv_mode tv_modes[] = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800380 {
381 .name = "NTSC-M",
Zhenyu Wangba010792009-03-04 20:23:02 +0800382 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200383 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800384 .oversample = TV_OVERSAMPLE_8X,
385 .component_only = 0,
386 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 3.580MHz */
387
388 .hsync_end = 64, .hblank_end = 124,
389 .hblank_start = 836, .htotal = 857,
390
391 .progressive = false, .trilevel_sync = false,
392
393 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
394 .vsync_len = 6,
395
Akshay Joshi0206e352011-08-16 15:34:10 -0400396 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800397 .veq_start_f2 = 1, .veq_len = 18,
398
399 .vi_end_f1 = 20, .vi_end_f2 = 21,
400 .nbr_end = 240,
401
402 .burst_ena = true,
403 .hburst_start = 72, .hburst_len = 34,
404 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
405 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
406 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
407 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
408
409 /* desired 3.5800000 actual 3.5800000 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800410 .dda1_inc = 135,
411 .dda2_inc = 20800, .dda2_size = 27456,
Jesse Barnes79e53942008-11-07 14:24:08 -0800412 .dda3_inc = 0, .dda3_size = 0,
413 .sc_reset = TV_SC_RESET_EVERY_4,
414 .pal_burst = false,
415
416 .composite_levels = &ntsc_m_levels_composite,
417 .composite_color = &ntsc_m_csc_composite,
418 .svideo_levels = &ntsc_m_levels_svideo,
419 .svideo_color = &ntsc_m_csc_svideo,
420
421 .filter_table = filter_table,
422 },
423 {
424 .name = "NTSC-443",
Zhenyu Wangba010792009-03-04 20:23:02 +0800425 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200426 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800427 .oversample = TV_OVERSAMPLE_8X,
428 .component_only = 0,
429 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 4.43MHz */
430 .hsync_end = 64, .hblank_end = 124,
431 .hblank_start = 836, .htotal = 857,
432
433 .progressive = false, .trilevel_sync = false,
434
435 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
436 .vsync_len = 6,
437
Akshay Joshi0206e352011-08-16 15:34:10 -0400438 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800439 .veq_start_f2 = 1, .veq_len = 18,
440
441 .vi_end_f1 = 20, .vi_end_f2 = 21,
442 .nbr_end = 240,
443
Chris Wilson3ca87e82010-06-06 15:40:23 +0100444 .burst_ena = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800445 .hburst_start = 72, .hburst_len = 34,
446 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
447 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
448 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
449 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
450
451 /* desired 4.4336180 actual 4.4336180 clock 107.52 */
452 .dda1_inc = 168,
Zhenyu Wangba010792009-03-04 20:23:02 +0800453 .dda2_inc = 4093, .dda2_size = 27456,
454 .dda3_inc = 310, .dda3_size = 525,
455 .sc_reset = TV_SC_RESET_NEVER,
456 .pal_burst = false,
Jesse Barnes79e53942008-11-07 14:24:08 -0800457
458 .composite_levels = &ntsc_m_levels_composite,
459 .composite_color = &ntsc_m_csc_composite,
460 .svideo_levels = &ntsc_m_levels_svideo,
461 .svideo_color = &ntsc_m_csc_svideo,
462
463 .filter_table = filter_table,
464 },
465 {
466 .name = "NTSC-J",
Zhenyu Wangba010792009-03-04 20:23:02 +0800467 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200468 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800469 .oversample = TV_OVERSAMPLE_8X,
470 .component_only = 0,
471
472 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 3.580MHz */
473 .hsync_end = 64, .hblank_end = 124,
474 .hblank_start = 836, .htotal = 857,
475
476 .progressive = false, .trilevel_sync = false,
477
478 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
479 .vsync_len = 6,
480
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 .veq_start_f2 = 1, .veq_len = 18,
483
484 .vi_end_f1 = 20, .vi_end_f2 = 21,
485 .nbr_end = 240,
486
487 .burst_ena = true,
488 .hburst_start = 72, .hburst_len = 34,
489 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
490 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
491 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
492 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
493
494 /* desired 3.5800000 actual 3.5800000 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800495 .dda1_inc = 135,
496 .dda2_inc = 20800, .dda2_size = 27456,
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 .dda3_inc = 0, .dda3_size = 0,
498 .sc_reset = TV_SC_RESET_EVERY_4,
499 .pal_burst = false,
500
501 .composite_levels = &ntsc_j_levels_composite,
502 .composite_color = &ntsc_j_csc_composite,
503 .svideo_levels = &ntsc_j_levels_svideo,
504 .svideo_color = &ntsc_j_csc_svideo,
505
506 .filter_table = filter_table,
507 },
508 {
509 .name = "PAL-M",
Zhenyu Wangba010792009-03-04 20:23:02 +0800510 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200511 .refresh = 59940,
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 .oversample = TV_OVERSAMPLE_8X,
513 .component_only = 0,
514
515 /* 525 Lines, 60 Fields, 15.734KHz line, Sub-Carrier 3.580MHz */
516 .hsync_end = 64, .hblank_end = 124,
517 .hblank_start = 836, .htotal = 857,
518
519 .progressive = false, .trilevel_sync = false,
520
521 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
522 .vsync_len = 6,
523
Akshay Joshi0206e352011-08-16 15:34:10 -0400524 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800525 .veq_start_f2 = 1, .veq_len = 18,
526
527 .vi_end_f1 = 20, .vi_end_f2 = 21,
528 .nbr_end = 240,
529
530 .burst_ena = true,
531 .hburst_start = 72, .hburst_len = 34,
532 .vburst_start_f1 = 9, .vburst_end_f1 = 240,
533 .vburst_start_f2 = 10, .vburst_end_f2 = 240,
534 .vburst_start_f3 = 9, .vburst_end_f3 = 240,
535 .vburst_start_f4 = 10, .vburst_end_f4 = 240,
536
537 /* desired 3.5800000 actual 3.5800000 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800538 .dda1_inc = 135,
539 .dda2_inc = 16704, .dda2_size = 27456,
Jesse Barnes79e53942008-11-07 14:24:08 -0800540 .dda3_inc = 0, .dda3_size = 0,
Zhenyu Wangba010792009-03-04 20:23:02 +0800541 .sc_reset = TV_SC_RESET_EVERY_8,
542 .pal_burst = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800543
544 .composite_levels = &pal_m_levels_composite,
545 .composite_color = &pal_m_csc_composite,
546 .svideo_levels = &pal_m_levels_svideo,
547 .svideo_color = &pal_m_csc_svideo,
548
549 .filter_table = filter_table,
550 },
551 {
552 /* 625 Lines, 50 Fields, 15.625KHz line, Sub-Carrier 4.434MHz */
553 .name = "PAL-N",
Zhenyu Wangba010792009-03-04 20:23:02 +0800554 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200555 .refresh = 50000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 .oversample = TV_OVERSAMPLE_8X,
557 .component_only = 0,
558
559 .hsync_end = 64, .hblank_end = 128,
560 .hblank_start = 844, .htotal = 863,
561
562 .progressive = false, .trilevel_sync = false,
563
564
565 .vsync_start_f1 = 6, .vsync_start_f2 = 7,
566 .vsync_len = 6,
567
Akshay Joshi0206e352011-08-16 15:34:10 -0400568 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 .veq_start_f2 = 1, .veq_len = 18,
570
571 .vi_end_f1 = 24, .vi_end_f2 = 25,
572 .nbr_end = 286,
573
574 .burst_ena = true,
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 .hburst_start = 73, .hburst_len = 34,
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 .vburst_start_f1 = 8, .vburst_end_f1 = 285,
577 .vburst_start_f2 = 8, .vburst_end_f2 = 286,
578 .vburst_start_f3 = 9, .vburst_end_f3 = 286,
579 .vburst_start_f4 = 9, .vburst_end_f4 = 285,
580
581
582 /* desired 4.4336180 actual 4.4336180 clock 107.52 */
Zhenyu Wangba010792009-03-04 20:23:02 +0800583 .dda1_inc = 135,
584 .dda2_inc = 23578, .dda2_size = 27648,
585 .dda3_inc = 134, .dda3_size = 625,
Jesse Barnes79e53942008-11-07 14:24:08 -0800586 .sc_reset = TV_SC_RESET_EVERY_8,
587 .pal_burst = true,
588
589 .composite_levels = &pal_n_levels_composite,
590 .composite_color = &pal_n_csc_composite,
591 .svideo_levels = &pal_n_levels_svideo,
592 .svideo_color = &pal_n_csc_svideo,
593
594 .filter_table = filter_table,
595 },
596 {
597 /* 625 Lines, 50 Fields, 15.625KHz line, Sub-Carrier 4.434MHz */
598 .name = "PAL",
Zhenyu Wangba010792009-03-04 20:23:02 +0800599 .clock = 108000,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200600 .refresh = 50000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800601 .oversample = TV_OVERSAMPLE_8X,
602 .component_only = 0,
603
Zhenyu Wangba010792009-03-04 20:23:02 +0800604 .hsync_end = 64, .hblank_end = 142,
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 .hblank_start = 844, .htotal = 863,
606
607 .progressive = false, .trilevel_sync = false,
608
609 .vsync_start_f1 = 5, .vsync_start_f2 = 6,
610 .vsync_len = 5,
611
Akshay Joshi0206e352011-08-16 15:34:10 -0400612 .veq_ena = true, .veq_start_f1 = 0,
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 .veq_start_f2 = 1, .veq_len = 15,
614
615 .vi_end_f1 = 24, .vi_end_f2 = 25,
616 .nbr_end = 286,
617
618 .burst_ena = true,
619 .hburst_start = 73, .hburst_len = 32,
620 .vburst_start_f1 = 8, .vburst_end_f1 = 285,
621 .vburst_start_f2 = 8, .vburst_end_f2 = 286,
622 .vburst_start_f3 = 9, .vburst_end_f3 = 286,
623 .vburst_start_f4 = 9, .vburst_end_f4 = 285,
624
625 /* desired 4.4336180 actual 4.4336180 clock 107.52 */
626 .dda1_inc = 168,
Zhenyu Wangba010792009-03-04 20:23:02 +0800627 .dda2_inc = 4122, .dda2_size = 27648,
628 .dda3_inc = 67, .dda3_size = 625,
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 .sc_reset = TV_SC_RESET_EVERY_8,
630 .pal_burst = true,
631
632 .composite_levels = &pal_levels_composite,
633 .composite_color = &pal_csc_composite,
634 .svideo_levels = &pal_levels_svideo,
635 .svideo_color = &pal_csc_svideo,
636
637 .filter_table = filter_table,
638 },
639 {
Rodrigo Vivi95899192012-05-22 15:23:24 -0300640 .name = "480p",
641 .clock = 107520,
642 .refresh = 59940,
643 .oversample = TV_OVERSAMPLE_4X,
644 .component_only = 1,
645
646 .hsync_end = 64, .hblank_end = 122,
647 .hblank_start = 842, .htotal = 857,
648
649 .progressive = true, .trilevel_sync = false,
650
651 .vsync_start_f1 = 12, .vsync_start_f2 = 12,
652 .vsync_len = 12,
653
654 .veq_ena = false,
655
656 .vi_end_f1 = 44, .vi_end_f2 = 44,
657 .nbr_end = 479,
658
659 .burst_ena = false,
660
661 .filter_table = filter_table,
662 },
663 {
664 .name = "576p",
665 .clock = 107520,
666 .refresh = 50000,
667 .oversample = TV_OVERSAMPLE_4X,
668 .component_only = 1,
669
670 .hsync_end = 64, .hblank_end = 139,
671 .hblank_start = 859, .htotal = 863,
672
673 .progressive = true, .trilevel_sync = false,
674
675 .vsync_start_f1 = 10, .vsync_start_f2 = 10,
676 .vsync_len = 10,
677
678 .veq_ena = false,
679
680 .vi_end_f1 = 48, .vi_end_f2 = 48,
681 .nbr_end = 575,
682
683 .burst_ena = false,
684
685 .filter_table = filter_table,
686 },
687 {
Jesse Barnes79e53942008-11-07 14:24:08 -0800688 .name = "720p@60Hz",
689 .clock = 148800,
690 .refresh = 60000,
691 .oversample = TV_OVERSAMPLE_2X,
692 .component_only = 1,
693
694 .hsync_end = 80, .hblank_end = 300,
695 .hblank_start = 1580, .htotal = 1649,
696
Akshay Joshi0206e352011-08-16 15:34:10 -0400697 .progressive = true, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800698
699 .vsync_start_f1 = 10, .vsync_start_f2 = 10,
700 .vsync_len = 10,
701
702 .veq_ena = false,
703
704 .vi_end_f1 = 29, .vi_end_f2 = 29,
705 .nbr_end = 719,
706
707 .burst_ena = false,
708
709 .filter_table = filter_table,
710 },
711 {
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 .name = "720p@50Hz",
713 .clock = 148800,
714 .refresh = 50000,
715 .oversample = TV_OVERSAMPLE_2X,
716 .component_only = 1,
717
718 .hsync_end = 80, .hblank_end = 300,
719 .hblank_start = 1580, .htotal = 1979,
720
Akshay Joshi0206e352011-08-16 15:34:10 -0400721 .progressive = true, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800722
723 .vsync_start_f1 = 10, .vsync_start_f2 = 10,
724 .vsync_len = 10,
725
726 .veq_ena = false,
727
728 .vi_end_f1 = 29, .vi_end_f2 = 29,
729 .nbr_end = 719,
730
731 .burst_ena = false,
732
733 .filter_table = filter_table,
734 .max_srcw = 800
735 },
736 {
737 .name = "1080i@50Hz",
738 .clock = 148800,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200739 .refresh = 50000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800740 .oversample = TV_OVERSAMPLE_2X,
741 .component_only = 1,
742
743 .hsync_end = 88, .hblank_end = 235,
744 .hblank_start = 2155, .htotal = 2639,
745
Akshay Joshi0206e352011-08-16 15:34:10 -0400746 .progressive = false, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800747
748 .vsync_start_f1 = 4, .vsync_start_f2 = 5,
749 .vsync_len = 10,
750
Akshay Joshi0206e352011-08-16 15:34:10 -0400751 .veq_ena = true, .veq_start_f1 = 4,
Jesse Barnes79e53942008-11-07 14:24:08 -0800752 .veq_start_f2 = 4, .veq_len = 10,
753
754
755 .vi_end_f1 = 21, .vi_end_f2 = 22,
756 .nbr_end = 539,
757
758 .burst_ena = false,
759
760 .filter_table = filter_table,
761 },
762 {
763 .name = "1080i@60Hz",
764 .clock = 148800,
Rodrigo Vivi23bd15e2011-12-14 21:10:06 -0200765 .refresh = 60000,
Jesse Barnes79e53942008-11-07 14:24:08 -0800766 .oversample = TV_OVERSAMPLE_2X,
767 .component_only = 1,
768
769 .hsync_end = 88, .hblank_end = 235,
770 .hblank_start = 2155, .htotal = 2199,
771
Akshay Joshi0206e352011-08-16 15:34:10 -0400772 .progressive = false, .trilevel_sync = true,
Jesse Barnes79e53942008-11-07 14:24:08 -0800773
774 .vsync_start_f1 = 4, .vsync_start_f2 = 5,
775 .vsync_len = 10,
776
Akshay Joshi0206e352011-08-16 15:34:10 -0400777 .veq_ena = true, .veq_start_f1 = 4,
Jesse Barnes79e53942008-11-07 14:24:08 -0800778 .veq_start_f2 = 4, .veq_len = 10,
779
780
781 .vi_end_f1 = 21, .vi_end_f2 = 22,
782 .nbr_end = 539,
783
784 .burst_ena = false,
785
786 .filter_table = filter_table,
787 },
Jesse Barnes79e53942008-11-07 14:24:08 -0800788};
789
Daniel Vettercd91ef22013-07-21 21:37:02 +0200790static struct intel_tv *enc_to_tv(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100791{
Daniel Vettercd91ef22013-07-21 21:37:02 +0200792 return container_of(encoder, struct intel_tv, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100793}
794
Chris Wilsondf0e9242010-09-09 16:20:55 +0100795static struct intel_tv *intel_attached_tv(struct drm_connector *connector)
796{
Daniel Vettercd91ef22013-07-21 21:37:02 +0200797 return enc_to_tv(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100798}
799
Daniel Vetter9a8ee982012-07-02 13:34:59 +0200800static bool
801intel_tv_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800802{
Daniel Vetter9a8ee982012-07-02 13:34:59 +0200803 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100804 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter9a8ee982012-07-02 13:34:59 +0200805 u32 tmp = I915_READ(TV_CTL);
806
807 if (!(tmp & TV_ENC_ENABLE))
808 return false;
809
810 *pipe = PORT_TO_PIPE(tmp);
811
812 return true;
813}
814
Jesse Barnes79e53942008-11-07 14:24:08 -0800815static void
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200816intel_enable_tv(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300817 const struct intel_crtc_state *pipe_config,
818 const struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800819{
Daniel Vetter6b5756a2012-06-30 10:33:44 +0200820 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100821 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800822
Ville Syrjälä7a989482014-09-08 17:43:01 +0300823 /* Prevents vblank waits from timing out in intel_tv_detect_type() */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +0200824 intel_wait_for_vblank(dev_priv,
Ville Syrjäläa7f519b2017-10-31 22:51:17 +0200825 to_intel_crtc(pipe_config->base.crtc)->pipe);
Ville Syrjälä7a989482014-09-08 17:43:01 +0300826
Daniel Vetter6b5756a2012-06-30 10:33:44 +0200827 I915_WRITE(TV_CTL, I915_READ(TV_CTL) | TV_ENC_ENABLE);
828}
829
830static void
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200831intel_disable_tv(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300832 const struct intel_crtc_state *old_crtc_state,
833 const struct drm_connector_state *old_conn_state)
Daniel Vetter6b5756a2012-06-30 10:33:44 +0200834{
835 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100836 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter6b5756a2012-06-30 10:33:44 +0200837
838 I915_WRITE(TV_CTL, I915_READ(TV_CTL) & ~TV_ENC_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -0800839}
840
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300841static const struct tv_mode *intel_tv_mode_find(const struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800842{
Maarten Lankhorst0e891b32017-04-10 11:07:08 +0200843 int format = conn_state->tv.mode;
Jesse Barnes79e53942008-11-07 14:24:08 -0800844
Maarten Lankhorst0e891b32017-04-10 11:07:08 +0200845 return &tv_modes[format];
Jesse Barnes79e53942008-11-07 14:24:08 -0800846}
847
848static enum drm_mode_status
Chris Wilson763a4a02010-09-05 00:52:34 +0100849intel_tv_mode_valid(struct drm_connector *connector,
850 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800851{
Maarten Lankhorst0e891b32017-04-10 11:07:08 +0200852 const struct tv_mode *tv_mode = intel_tv_mode_find(connector->state);
Mika Kahola54c032b2016-02-02 15:16:43 +0200853 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
854
855 if (mode->clock > max_dotclk)
856 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800857
858 /* Ensure TV refresh is close to desired refresh */
Zhao Yakui0d0884c2009-09-29 16:31:49 +0800859 if (tv_mode && abs(tv_mode->refresh - drm_mode_vrefresh(mode) * 1000)
860 < 1000)
Jesse Barnes79e53942008-11-07 14:24:08 -0800861 return MODE_OK;
Chris Wilson763a4a02010-09-05 00:52:34 +0100862
Jesse Barnes79e53942008-11-07 14:24:08 -0800863 return MODE_CLOCK_RANGE;
864}
865
866
Daniel Vetter7a495cf2013-11-18 09:00:58 +0100867static void
868intel_tv_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200869 struct intel_crtc_state *pipe_config)
Daniel Vetter7a495cf2013-11-18 09:00:58 +0100870{
Ville Syrjäläe1214b92017-10-27 22:31:23 +0300871 pipe_config->output_types |= BIT(INTEL_OUTPUT_TVOUT);
872
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200873 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
Daniel Vetter7a495cf2013-11-18 09:00:58 +0100874}
875
Jesse Barnes79e53942008-11-07 14:24:08 -0800876static bool
Daniel Vetter5d2d38d2013-03-27 00:45:01 +0100877intel_tv_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200878 struct intel_crtc_state *pipe_config,
879 struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800880{
Maarten Lankhorst0e891b32017-04-10 11:07:08 +0200881 const struct tv_mode *tv_mode = intel_tv_mode_find(conn_state);
Jesse Barnes79e53942008-11-07 14:24:08 -0800882
883 if (!tv_mode)
884 return false;
885
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200886 pipe_config->base.adjusted_mode.crtc_clock = tv_mode->clock;
Daniel Vetter5d2d38d2013-03-27 00:45:01 +0100887 DRM_DEBUG_KMS("forcing bpc to 8 for TV\n");
888 pipe_config->pipe_bpp = 8*3;
889
Daniel Vetter1062b812013-09-10 11:44:30 +0200890 /* TV has it's own notion of sync and other mode flags, so clear them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200891 pipe_config->base.adjusted_mode.flags = 0;
Daniel Vetter1062b812013-09-10 11:44:30 +0200892
893 /*
894 * FIXME: We don't check whether the input mode is actually what we want
895 * or whether userspace is doing something stupid.
896 */
897
Jesse Barnes79e53942008-11-07 14:24:08 -0800898 return true;
899}
900
Daniel Vetter8cb92202014-04-24 23:54:39 +0200901static void
902set_tv_mode_timings(struct drm_i915_private *dev_priv,
903 const struct tv_mode *tv_mode,
904 bool burst_ena)
Jesse Barnes79e53942008-11-07 14:24:08 -0800905{
Jesse Barnes79e53942008-11-07 14:24:08 -0800906 u32 hctl1, hctl2, hctl3;
907 u32 vctl1, vctl2, vctl3, vctl4, vctl5, vctl6, vctl7;
Jesse Barnes79e53942008-11-07 14:24:08 -0800908
Jesse Barnes79e53942008-11-07 14:24:08 -0800909 hctl1 = (tv_mode->hsync_end << TV_HSYNC_END_SHIFT) |
910 (tv_mode->htotal << TV_HTOTAL_SHIFT);
911
912 hctl2 = (tv_mode->hburst_start << 16) |
913 (tv_mode->hburst_len << TV_HBURST_LEN_SHIFT);
914
915 if (burst_ena)
916 hctl2 |= TV_BURST_ENA;
917
918 hctl3 = (tv_mode->hblank_start << TV_HBLANK_START_SHIFT) |
919 (tv_mode->hblank_end << TV_HBLANK_END_SHIFT);
920
921 vctl1 = (tv_mode->nbr_end << TV_NBR_END_SHIFT) |
922 (tv_mode->vi_end_f1 << TV_VI_END_F1_SHIFT) |
923 (tv_mode->vi_end_f2 << TV_VI_END_F2_SHIFT);
924
925 vctl2 = (tv_mode->vsync_len << TV_VSYNC_LEN_SHIFT) |
926 (tv_mode->vsync_start_f1 << TV_VSYNC_START_F1_SHIFT) |
927 (tv_mode->vsync_start_f2 << TV_VSYNC_START_F2_SHIFT);
928
929 vctl3 = (tv_mode->veq_len << TV_VEQ_LEN_SHIFT) |
930 (tv_mode->veq_start_f1 << TV_VEQ_START_F1_SHIFT) |
931 (tv_mode->veq_start_f2 << TV_VEQ_START_F2_SHIFT);
932
933 if (tv_mode->veq_ena)
934 vctl3 |= TV_EQUAL_ENA;
935
936 vctl4 = (tv_mode->vburst_start_f1 << TV_VBURST_START_F1_SHIFT) |
937 (tv_mode->vburst_end_f1 << TV_VBURST_END_F1_SHIFT);
938
939 vctl5 = (tv_mode->vburst_start_f2 << TV_VBURST_START_F2_SHIFT) |
940 (tv_mode->vburst_end_f2 << TV_VBURST_END_F2_SHIFT);
941
942 vctl6 = (tv_mode->vburst_start_f3 << TV_VBURST_START_F3_SHIFT) |
943 (tv_mode->vburst_end_f3 << TV_VBURST_END_F3_SHIFT);
944
945 vctl7 = (tv_mode->vburst_start_f4 << TV_VBURST_START_F4_SHIFT) |
946 (tv_mode->vburst_end_f4 << TV_VBURST_END_F4_SHIFT);
947
Daniel Vetter8cb92202014-04-24 23:54:39 +0200948 I915_WRITE(TV_H_CTL_1, hctl1);
949 I915_WRITE(TV_H_CTL_2, hctl2);
950 I915_WRITE(TV_H_CTL_3, hctl3);
951 I915_WRITE(TV_V_CTL_1, vctl1);
952 I915_WRITE(TV_V_CTL_2, vctl2);
953 I915_WRITE(TV_V_CTL_3, vctl3);
954 I915_WRITE(TV_V_CTL_4, vctl4);
955 I915_WRITE(TV_V_CTL_5, vctl5);
956 I915_WRITE(TV_V_CTL_6, vctl6);
957 I915_WRITE(TV_V_CTL_7, vctl7);
958}
959
Daniel Vetterb8866ef2014-04-24 23:54:40 +0200960static void set_color_conversion(struct drm_i915_private *dev_priv,
961 const struct color_conversion *color_conversion)
962{
963 if (!color_conversion)
964 return;
965
966 I915_WRITE(TV_CSC_Y, (color_conversion->ry << 16) |
967 color_conversion->gy);
968 I915_WRITE(TV_CSC_Y2, (color_conversion->by << 16) |
969 color_conversion->ay);
970 I915_WRITE(TV_CSC_U, (color_conversion->ru << 16) |
971 color_conversion->gu);
972 I915_WRITE(TV_CSC_U2, (color_conversion->bu << 16) |
973 color_conversion->au);
974 I915_WRITE(TV_CSC_V, (color_conversion->rv << 16) |
975 color_conversion->gv);
976 I915_WRITE(TV_CSC_V2, (color_conversion->bv << 16) |
977 color_conversion->av);
978}
979
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200980static void intel_tv_pre_enable(struct intel_encoder *encoder,
Ville Syrjälä5f88a9c2017-08-18 16:49:58 +0300981 const struct intel_crtc_state *pipe_config,
982 const struct drm_connector_state *conn_state)
Daniel Vetter8cb92202014-04-24 23:54:39 +0200983{
Tvrtko Ursulin66478472016-11-16 08:55:40 +0000984 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Ville Syrjäläa7f519b2017-10-31 22:51:17 +0200985 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Daniel Vetter8cb92202014-04-24 23:54:39 +0200986 struct intel_tv *intel_tv = enc_to_tv(encoder);
Maarten Lankhorst0e891b32017-04-10 11:07:08 +0200987 const struct tv_mode *tv_mode = intel_tv_mode_find(conn_state);
Daniel Vetter8cb92202014-04-24 23:54:39 +0200988 u32 tv_ctl;
989 u32 scctl1, scctl2, scctl3;
990 int i, j;
991 const struct video_levels *video_levels;
992 const struct color_conversion *color_conversion;
993 bool burst_ena;
Daniel Vetter3fa2dd12014-04-24 23:54:42 +0200994 int xpos = 0x0, ypos = 0x0;
995 unsigned int xsize, ysize;
Daniel Vetter8cb92202014-04-24 23:54:39 +0200996
997 if (!tv_mode)
998 return; /* can't happen (mode_prepare prevents this) */
999
1000 tv_ctl = I915_READ(TV_CTL);
1001 tv_ctl &= TV_CTL_SAVE;
1002
1003 switch (intel_tv->type) {
1004 default:
1005 case DRM_MODE_CONNECTOR_Unknown:
1006 case DRM_MODE_CONNECTOR_Composite:
1007 tv_ctl |= TV_ENC_OUTPUT_COMPOSITE;
1008 video_levels = tv_mode->composite_levels;
1009 color_conversion = tv_mode->composite_color;
1010 burst_ena = tv_mode->burst_ena;
1011 break;
1012 case DRM_MODE_CONNECTOR_Component:
1013 tv_ctl |= TV_ENC_OUTPUT_COMPONENT;
1014 video_levels = &component_levels;
1015 if (tv_mode->burst_ena)
1016 color_conversion = &sdtv_csc_yprpb;
1017 else
1018 color_conversion = &hdtv_csc_yprpb;
1019 burst_ena = false;
1020 break;
1021 case DRM_MODE_CONNECTOR_SVIDEO:
1022 tv_ctl |= TV_ENC_OUTPUT_SVIDEO;
1023 video_levels = tv_mode->svideo_levels;
1024 color_conversion = tv_mode->svideo_color;
1025 burst_ena = tv_mode->burst_ena;
1026 break;
1027 }
1028
Jesse Barnes79e53942008-11-07 14:24:08 -08001029 if (intel_crtc->pipe == 1)
1030 tv_ctl |= TV_ENC_PIPEB_SELECT;
1031 tv_ctl |= tv_mode->oversample;
1032
1033 if (tv_mode->progressive)
1034 tv_ctl |= TV_PROGRESSIVE;
1035 if (tv_mode->trilevel_sync)
1036 tv_ctl |= TV_TRILEVEL_SYNC;
1037 if (tv_mode->pal_burst)
1038 tv_ctl |= TV_PAL_BURST;
Jesse Barnes79e53942008-11-07 14:24:08 -08001039
Chris Wilsond2718172009-11-27 13:06:56 +00001040 scctl1 = 0;
1041 if (tv_mode->dda1_inc)
1042 scctl1 |= TV_SC_DDA1_EN;
Jesse Barnes79e53942008-11-07 14:24:08 -08001043 if (tv_mode->dda2_inc)
1044 scctl1 |= TV_SC_DDA2_EN;
Jesse Barnes79e53942008-11-07 14:24:08 -08001045 if (tv_mode->dda3_inc)
1046 scctl1 |= TV_SC_DDA3_EN;
Jesse Barnes79e53942008-11-07 14:24:08 -08001047 scctl1 |= tv_mode->sc_reset;
Chris Wilsond2718172009-11-27 13:06:56 +00001048 if (video_levels)
1049 scctl1 |= video_levels->burst << TV_BURST_LEVEL_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001050 scctl1 |= tv_mode->dda1_inc << TV_SCDDA1_INC_SHIFT;
1051
1052 scctl2 = tv_mode->dda2_size << TV_SCDDA2_SIZE_SHIFT |
1053 tv_mode->dda2_inc << TV_SCDDA2_INC_SHIFT;
1054
1055 scctl3 = tv_mode->dda3_size << TV_SCDDA3_SIZE_SHIFT |
1056 tv_mode->dda3_inc << TV_SCDDA3_INC_SHIFT;
1057
1058 /* Enable two fixes for the chips that need them. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001059 if (IS_I915GM(dev_priv))
Jesse Barnes79e53942008-11-07 14:24:08 -08001060 tv_ctl |= TV_ENC_C0_FIX | TV_ENC_SDP_FIX;
1061
Daniel Vetter8cb92202014-04-24 23:54:39 +02001062 set_tv_mode_timings(dev_priv, tv_mode, burst_ena);
1063
Jesse Barnes79e53942008-11-07 14:24:08 -08001064 I915_WRITE(TV_SC_CTL_1, scctl1);
1065 I915_WRITE(TV_SC_CTL_2, scctl2);
1066 I915_WRITE(TV_SC_CTL_3, scctl3);
1067
Daniel Vetterb8866ef2014-04-24 23:54:40 +02001068 set_color_conversion(dev_priv, color_conversion);
Jesse Barnes79e53942008-11-07 14:24:08 -08001069
Tvrtko Ursulin66478472016-11-16 08:55:40 +00001070 if (INTEL_GEN(dev_priv) >= 4)
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001071 I915_WRITE(TV_CLR_KNOBS, 0x00404000);
1072 else
1073 I915_WRITE(TV_CLR_KNOBS, 0x00606000);
1074
Jesse Barnes79e53942008-11-07 14:24:08 -08001075 if (video_levels)
1076 I915_WRITE(TV_CLR_LEVEL,
1077 ((video_levels->black << TV_BLACK_LEVEL_SHIFT) |
1078 (video_levels->blank << TV_BLANK_LEVEL_SHIFT)));
Jesse Barnes79e53942008-11-07 14:24:08 -08001079
Daniel Vetter3fa2dd12014-04-24 23:54:42 +02001080 assert_pipe_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001081
Daniel Vetter3fa2dd12014-04-24 23:54:42 +02001082 /* Filter ctl must be set before TV_WIN_SIZE */
1083 I915_WRITE(TV_FILTER_CTL_1, TV_AUTO_SCALE);
1084 xsize = tv_mode->hblank_start - tv_mode->hblank_end;
1085 if (tv_mode->progressive)
1086 ysize = tv_mode->nbr_end + 1;
1087 else
1088 ysize = 2*tv_mode->nbr_end + 1;
Jesse Barnes79e53942008-11-07 14:24:08 -08001089
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001090 xpos += conn_state->tv.margins.left;
1091 ypos += conn_state->tv.margins.top;
1092 xsize -= (conn_state->tv.margins.left +
1093 conn_state->tv.margins.right);
1094 ysize -= (conn_state->tv.margins.top +
1095 conn_state->tv.margins.bottom);
Daniel Vetter3fa2dd12014-04-24 23:54:42 +02001096 I915_WRITE(TV_WIN_POS, (xpos<<16)|ypos);
1097 I915_WRITE(TV_WIN_SIZE, (xsize<<16)|ysize);
Jesse Barnes79e53942008-11-07 14:24:08 -08001098
1099 j = 0;
1100 for (i = 0; i < 60; i++)
Ville Syrjälä184d7c02015-09-18 20:03:21 +03001101 I915_WRITE(TV_H_LUMA(i), tv_mode->filter_table[j++]);
Jesse Barnes79e53942008-11-07 14:24:08 -08001102 for (i = 0; i < 60; i++)
Ville Syrjälä184d7c02015-09-18 20:03:21 +03001103 I915_WRITE(TV_H_CHROMA(i), tv_mode->filter_table[j++]);
Jesse Barnes79e53942008-11-07 14:24:08 -08001104 for (i = 0; i < 43; i++)
Ville Syrjälä184d7c02015-09-18 20:03:21 +03001105 I915_WRITE(TV_V_LUMA(i), tv_mode->filter_table[j++]);
Jesse Barnes79e53942008-11-07 14:24:08 -08001106 for (i = 0; i < 43; i++)
Ville Syrjälä184d7c02015-09-18 20:03:21 +03001107 I915_WRITE(TV_V_CHROMA(i), tv_mode->filter_table[j++]);
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01001108 I915_WRITE(TV_DAC, I915_READ(TV_DAC) & TV_DAC_SAVE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001109 I915_WRITE(TV_CTL, tv_ctl);
1110}
1111
1112static const struct drm_display_mode reported_modes[] = {
1113 {
1114 .name = "NTSC 480i",
1115 .clock = 107520,
1116 .hdisplay = 1280,
1117 .hsync_start = 1368,
1118 .hsync_end = 1496,
1119 .htotal = 1712,
1120
1121 .vdisplay = 1024,
1122 .vsync_start = 1027,
1123 .vsync_end = 1034,
1124 .vtotal = 1104,
1125 .type = DRM_MODE_TYPE_DRIVER,
1126 },
1127};
1128
1129/**
1130 * Detects TV presence by checking for load.
1131 *
1132 * Requires that the current pipe's DPLL is active.
1133
1134 * \return true if TV is connected.
1135 * \return false if TV is disconnected.
1136 */
1137static int
Akshay Joshi0206e352011-08-16 15:34:10 -04001138intel_tv_detect_type(struct intel_tv *intel_tv,
Chris Wilson8102e122011-02-10 10:05:35 +00001139 struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001140{
Maarten Lankhorst0eadc622016-02-17 09:18:37 +01001141 struct drm_crtc *crtc = connector->state->crtc;
Keith Packard835bff72011-05-12 17:10:57 -07001142 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst0eadc622016-02-17 09:18:37 +01001143 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001144 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001145 u32 tv_ctl, save_tv_ctl;
1146 u32 tv_dac, save_tv_dac;
Chris Wilson974b9332010-09-05 00:44:20 +01001147 int type;
Jesse Barnes79e53942008-11-07 14:24:08 -08001148
1149 /* Disable TV interrupts around load detect or we'll recurse */
Chris Wilson8102e122011-02-10 10:05:35 +00001150 if (connector->polled & DRM_CONNECTOR_POLL_HPD) {
Daniel Vetter2795aa482014-09-15 14:55:25 +02001151 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilson8102e122011-02-10 10:05:35 +00001152 i915_disable_pipestat(dev_priv, 0,
Imre Deak755e9012014-02-10 18:42:47 +02001153 PIPE_HOTPLUG_INTERRUPT_STATUS |
1154 PIPE_HOTPLUG_TV_INTERRUPT_STATUS);
Daniel Vetter2795aa482014-09-15 14:55:25 +02001155 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson8102e122011-02-10 10:05:35 +00001156 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001157
Chris Wilson974b9332010-09-05 00:44:20 +01001158 save_tv_dac = tv_dac = I915_READ(TV_DAC);
1159 save_tv_ctl = tv_ctl = I915_READ(TV_CTL);
1160
1161 /* Poll for TV detection */
1162 tv_ctl &= ~(TV_ENC_ENABLE | TV_TEST_MODE_MASK);
ling.ma@intel.com8ed9a5b2009-06-22 22:08:35 +08001163 tv_ctl |= TV_TEST_MODE_MONITOR_DETECT;
Keith Packard835bff72011-05-12 17:10:57 -07001164 if (intel_crtc->pipe == 1)
1165 tv_ctl |= TV_ENC_PIPEB_SELECT;
1166 else
1167 tv_ctl &= ~TV_ENC_PIPEB_SELECT;
Chris Wilson974b9332010-09-05 00:44:20 +01001168
1169 tv_dac &= ~(TVDAC_SENSE_MASK | DAC_A_MASK | DAC_B_MASK | DAC_C_MASK);
ling.ma@intel.com8ed9a5b2009-06-22 22:08:35 +08001170 tv_dac |= (TVDAC_STATE_CHG_EN |
1171 TVDAC_A_SENSE_CTL |
1172 TVDAC_B_SENSE_CTL |
1173 TVDAC_C_SENSE_CTL |
1174 DAC_CTL_OVERRIDE |
1175 DAC_A_0_7_V |
1176 DAC_B_0_7_V |
1177 DAC_C_0_7_V);
Chris Wilson974b9332010-09-05 00:44:20 +01001178
Daniel Vetterd42c9e22012-03-25 22:56:14 +02001179
1180 /*
1181 * The TV sense state should be cleared to zero on cantiga platform. Otherwise
1182 * the TV is misdetected. This is hardware requirement.
1183 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001184 if (IS_GM45(dev_priv))
Daniel Vetterd42c9e22012-03-25 22:56:14 +02001185 tv_dac &= ~(TVDAC_STATE_CHG_EN | TVDAC_A_SENSE_CTL |
1186 TVDAC_B_SENSE_CTL | TVDAC_C_SENSE_CTL);
1187
ling.ma@intel.com8ed9a5b2009-06-22 22:08:35 +08001188 I915_WRITE(TV_CTL, tv_ctl);
1189 I915_WRITE(TV_DAC, tv_dac);
Pekka Enberg4f233ef2010-09-04 19:24:04 +03001190 POSTING_READ(TV_DAC);
Pekka Enberg4f233ef2010-09-04 19:24:04 +03001191
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001192 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson29e13162010-09-22 19:10:09 +01001193
Chris Wilson974b9332010-09-05 00:44:20 +01001194 type = -1;
Keith Packard2bf71162011-05-12 17:10:58 -07001195 tv_dac = I915_READ(TV_DAC);
1196 DRM_DEBUG_KMS("TV detected: %x, %x\n", tv_ctl, tv_dac);
1197 /*
1198 * A B C
1199 * 0 1 1 Composite
1200 * 1 0 X svideo
1201 * 0 0 0 Component
1202 */
1203 if ((tv_dac & TVDAC_SENSE_MASK) == (TVDAC_B_SENSE | TVDAC_C_SENSE)) {
1204 DRM_DEBUG_KMS("Detected Composite TV connection\n");
1205 type = DRM_MODE_CONNECTOR_Composite;
1206 } else if ((tv_dac & (TVDAC_A_SENSE|TVDAC_B_SENSE)) == TVDAC_A_SENSE) {
1207 DRM_DEBUG_KMS("Detected S-Video TV connection\n");
1208 type = DRM_MODE_CONNECTOR_SVIDEO;
1209 } else if ((tv_dac & TVDAC_SENSE_MASK) == 0) {
1210 DRM_DEBUG_KMS("Detected Component TV connection\n");
1211 type = DRM_MODE_CONNECTOR_Component;
1212 } else {
1213 DRM_DEBUG_KMS("Unrecognised TV connection\n");
1214 type = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08001215 }
1216
Chris Wilson974b9332010-09-05 00:44:20 +01001217 I915_WRITE(TV_DAC, save_tv_dac & ~TVDAC_STATE_CHG_EN);
1218 I915_WRITE(TV_CTL, save_tv_ctl);
Daniel Vetterbf2125e2012-05-22 21:41:25 +02001219 POSTING_READ(TV_CTL);
1220
1221 /* For unknown reasons the hw barfs if we don't do this vblank wait. */
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02001222 intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
Chris Wilson974b9332010-09-05 00:44:20 +01001223
Jesse Barnes79e53942008-11-07 14:24:08 -08001224 /* Restore interrupt config */
Chris Wilson8102e122011-02-10 10:05:35 +00001225 if (connector->polled & DRM_CONNECTOR_POLL_HPD) {
Daniel Vetter2795aa482014-09-15 14:55:25 +02001226 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilson8102e122011-02-10 10:05:35 +00001227 i915_enable_pipestat(dev_priv, 0,
Imre Deak755e9012014-02-10 18:42:47 +02001228 PIPE_HOTPLUG_INTERRUPT_STATUS |
1229 PIPE_HOTPLUG_TV_INTERRUPT_STATUS);
Daniel Vetter2795aa482014-09-15 14:55:25 +02001230 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson8102e122011-02-10 10:05:35 +00001231 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001232
1233 return type;
1234}
1235
Ma Ling213c2e62009-08-24 13:50:25 +08001236/*
1237 * Here we set accurate tv format according to connector type
1238 * i.e Component TV should not be assigned by NTSC or PAL
1239 */
1240static void intel_tv_find_better_format(struct drm_connector *connector)
1241{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001242 struct intel_tv *intel_tv = intel_attached_tv(connector);
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001243 const struct tv_mode *tv_mode = intel_tv_mode_find(connector->state);
Ma Ling213c2e62009-08-24 13:50:25 +08001244 int i;
1245
Chris Wilsonea5b2132010-08-04 13:50:23 +01001246 if ((intel_tv->type == DRM_MODE_CONNECTOR_Component) ==
Ma Ling213c2e62009-08-24 13:50:25 +08001247 tv_mode->component_only)
1248 return;
1249
1250
Ville Syrjälä53abb672015-08-21 20:45:28 +03001251 for (i = 0; i < ARRAY_SIZE(tv_modes); i++) {
Ma Ling213c2e62009-08-24 13:50:25 +08001252 tv_mode = tv_modes + i;
1253
Chris Wilsonea5b2132010-08-04 13:50:23 +01001254 if ((intel_tv->type == DRM_MODE_CONNECTOR_Component) ==
Ma Ling213c2e62009-08-24 13:50:25 +08001255 tv_mode->component_only)
1256 break;
1257 }
1258
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001259 connector->state->tv.mode = i;
Ma Ling213c2e62009-08-24 13:50:25 +08001260}
1261
Jesse Barnes79e53942008-11-07 14:24:08 -08001262/**
1263 * Detect the TV connection.
1264 *
1265 * Currently this always returns CONNECTOR_STATUS_UNKNOWN, as we need to be sure
1266 * we have a pipe programmed in order to probe the TV.
1267 */
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001268static int
1269intel_tv_detect(struct drm_connector *connector,
1270 struct drm_modeset_acquire_ctx *ctx,
1271 bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001272{
Jesse Barnes79e53942008-11-07 14:24:08 -08001273 struct drm_display_mode mode;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001274 struct intel_tv *intel_tv = intel_attached_tv(connector);
Ville Syrjäläbbfb44e2014-09-02 12:57:22 +03001275 enum drm_connector_status status;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001276 int type;
Jesse Barnes79e53942008-11-07 14:24:08 -08001277
Chris Wilson164c8592013-07-20 20:27:08 +01001278 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001279 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +01001280 force);
1281
Jesse Barnes79e53942008-11-07 14:24:08 -08001282 mode = reported_modes[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001283
Daniel Vetter38de45c2012-04-20 21:25:04 +02001284 if (force) {
Chris Wilson8261b192011-04-19 23:18:09 +01001285 struct intel_load_detect_pipe tmp;
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001286 int ret;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001287
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001288 ret = intel_get_load_detect_pipe(connector, &mode, &tmp, ctx);
1289 if (ret < 0)
1290 return ret;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03001291
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001292 if (ret > 0) {
Chris Wilson8102e122011-02-10 10:05:35 +00001293 type = intel_tv_detect_type(intel_tv, connector);
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001294 intel_release_load_detect_pipe(connector, &tmp, ctx);
Ville Syrjäläbbfb44e2014-09-02 12:57:22 +03001295 status = type < 0 ?
1296 connector_status_disconnected :
1297 connector_status_connected;
Jesse Barnes79e53942008-11-07 14:24:08 -08001298 } else
Ville Syrjäläbbfb44e2014-09-02 12:57:22 +03001299 status = connector_status_unknown;
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001300
1301 if (status == connector_status_connected) {
1302 intel_tv->type = type;
1303 intel_tv_find_better_format(connector);
1304 }
1305
1306 return status;
Chris Wilson7b334fc2010-09-09 23:51:02 +01001307 } else
1308 return connector->status;
Jesse Barnes79e53942008-11-07 14:24:08 -08001309}
1310
Chris Wilson763a4a02010-09-05 00:52:34 +01001311static const struct input_res {
1312 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -08001313 int w, h;
Chris Wilson763a4a02010-09-05 00:52:34 +01001314} input_res_table[] = {
Jesse Barnes79e53942008-11-07 14:24:08 -08001315 {"640x480", 640, 480},
1316 {"800x600", 800, 600},
1317 {"1024x768", 1024, 768},
1318 {"1280x1024", 1280, 1024},
1319 {"848x480", 848, 480},
1320 {"1280x720", 1280, 720},
1321 {"1920x1080", 1920, 1080},
1322};
1323
ling.ma@intel.combcae2ca2009-07-20 13:20:23 +08001324/*
1325 * Chose preferred mode according to line number of TV format
1326 */
1327static void
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001328intel_tv_choose_preferred_modes(const struct tv_mode *tv_mode,
ling.ma@intel.combcae2ca2009-07-20 13:20:23 +08001329 struct drm_display_mode *mode_ptr)
1330{
ling.ma@intel.combcae2ca2009-07-20 13:20:23 +08001331 if (tv_mode->nbr_end < 480 && mode_ptr->vdisplay == 480)
1332 mode_ptr->type |= DRM_MODE_TYPE_PREFERRED;
1333 else if (tv_mode->nbr_end > 480) {
1334 if (tv_mode->progressive == true && tv_mode->nbr_end < 720) {
1335 if (mode_ptr->vdisplay == 720)
1336 mode_ptr->type |= DRM_MODE_TYPE_PREFERRED;
1337 } else if (mode_ptr->vdisplay == 1080)
1338 mode_ptr->type |= DRM_MODE_TYPE_PREFERRED;
1339 }
1340}
1341
Jesse Barnes79e53942008-11-07 14:24:08 -08001342/**
1343 * Stub get_modes function.
1344 *
1345 * This should probably return a set of fixed modes, unless we can figure out
1346 * how to probe modes off of TV connections.
1347 */
1348
1349static int
1350intel_tv_get_modes(struct drm_connector *connector)
1351{
1352 struct drm_display_mode *mode_ptr;
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001353 const struct tv_mode *tv_mode = intel_tv_mode_find(connector->state);
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001354 int j, count = 0;
1355 u64 tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -08001356
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +04001357 for (j = 0; j < ARRAY_SIZE(input_res_table);
Jesse Barnes79e53942008-11-07 14:24:08 -08001358 j++) {
Chris Wilson763a4a02010-09-05 00:52:34 +01001359 const struct input_res *input = &input_res_table[j];
Jesse Barnes79e53942008-11-07 14:24:08 -08001360 unsigned int hactive_s = input->w;
1361 unsigned int vactive_s = input->h;
1362
1363 if (tv_mode->max_srcw && input->w > tv_mode->max_srcw)
1364 continue;
1365
1366 if (input->w > 1024 && (!tv_mode->progressive
1367 && !tv_mode->component_only))
1368 continue;
1369
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001370 mode_ptr = drm_mode_create(connector->dev);
1371 if (!mode_ptr)
1372 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -08001373 strncpy(mode_ptr->name, input->name, DRM_DISPLAY_MODE_LEN);
Imre Deak05d25212016-01-29 14:52:29 +02001374 mode_ptr->name[DRM_DISPLAY_MODE_LEN - 1] = '\0';
Jesse Barnes79e53942008-11-07 14:24:08 -08001375
1376 mode_ptr->hdisplay = hactive_s;
1377 mode_ptr->hsync_start = hactive_s + 1;
1378 mode_ptr->hsync_end = hactive_s + 64;
1379 if (mode_ptr->hsync_end <= mode_ptr->hsync_start)
1380 mode_ptr->hsync_end = mode_ptr->hsync_start + 1;
1381 mode_ptr->htotal = hactive_s + 96;
1382
1383 mode_ptr->vdisplay = vactive_s;
1384 mode_ptr->vsync_start = vactive_s + 1;
1385 mode_ptr->vsync_end = vactive_s + 32;
1386 if (mode_ptr->vsync_end <= mode_ptr->vsync_start)
1387 mode_ptr->vsync_end = mode_ptr->vsync_start + 1;
1388 mode_ptr->vtotal = vactive_s + 33;
1389
Chris Wilson31236982017-09-13 11:51:53 +01001390 tmp = mul_u32_u32(tv_mode->refresh, mode_ptr->vtotal);
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001391 tmp *= mode_ptr->htotal;
1392 tmp = div_u64(tmp, 1000000);
1393 mode_ptr->clock = (int) tmp;
Jesse Barnes79e53942008-11-07 14:24:08 -08001394
1395 mode_ptr->type = DRM_MODE_TYPE_DRIVER;
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001396 intel_tv_choose_preferred_modes(tv_mode, mode_ptr);
Jesse Barnes79e53942008-11-07 14:24:08 -08001397 drm_mode_probed_add(connector, mode_ptr);
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001398 count++;
Jesse Barnes79e53942008-11-07 14:24:08 -08001399 }
1400
Zhenyu Wang02c5dd92009-03-04 19:36:01 +08001401 return count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001402}
1403
1404static void
Akshay Joshi0206e352011-08-16 15:34:10 -04001405intel_tv_destroy(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001406{
Jesse Barnes79e53942008-11-07 14:24:08 -08001407 drm_connector_cleanup(connector);
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001408 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001409}
1410
Jesse Barnes79e53942008-11-07 14:24:08 -08001411static const struct drm_connector_funcs intel_tv_connector_funcs = {
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01001412 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01001413 .early_unregister = intel_connector_unregister,
Jesse Barnes79e53942008-11-07 14:24:08 -08001414 .destroy = intel_tv_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -08001415 .fill_modes = drm_helper_probe_single_connector_modes,
Matt Roperc6f95f22015-01-22 16:50:32 -08001416 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02001417 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jesse Barnes79e53942008-11-07 14:24:08 -08001418};
1419
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001420static int intel_tv_atomic_check(struct drm_connector *connector,
1421 struct drm_connector_state *new_state)
1422{
1423 struct drm_crtc_state *new_crtc_state;
1424 struct drm_connector_state *old_state;
1425
1426 if (!new_state->crtc)
1427 return 0;
1428
1429 old_state = drm_atomic_get_old_connector_state(new_state->state, connector);
1430 new_crtc_state = drm_atomic_get_new_crtc_state(new_state->state, new_state->crtc);
1431
1432 if (old_state->tv.mode != new_state->tv.mode ||
1433 old_state->tv.margins.left != new_state->tv.margins.left ||
1434 old_state->tv.margins.right != new_state->tv.margins.right ||
1435 old_state->tv.margins.top != new_state->tv.margins.top ||
1436 old_state->tv.margins.bottom != new_state->tv.margins.bottom) {
1437 /* Force a modeset. */
1438
1439 new_crtc_state->connectors_changed = true;
1440 }
1441
1442 return 0;
1443}
1444
Jesse Barnes79e53942008-11-07 14:24:08 -08001445static const struct drm_connector_helper_funcs intel_tv_connector_helper_funcs = {
Maarten Lankhorst6c5ed5a2017-04-06 20:55:20 +02001446 .detect_ctx = intel_tv_detect,
Jesse Barnes79e53942008-11-07 14:24:08 -08001447 .mode_valid = intel_tv_mode_valid,
1448 .get_modes = intel_tv_get_modes,
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001449 .atomic_check = intel_tv_atomic_check,
Jesse Barnes79e53942008-11-07 14:24:08 -08001450};
1451
Jesse Barnes79e53942008-11-07 14:24:08 -08001452static const struct drm_encoder_funcs intel_tv_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001453 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -08001454};
1455
Jesse Barnes79e53942008-11-07 14:24:08 -08001456void
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001457intel_tv_init(struct drm_i915_private *dev_priv)
Jesse Barnes79e53942008-11-07 14:24:08 -08001458{
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001459 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes79e53942008-11-07 14:24:08 -08001460 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001461 struct intel_tv *intel_tv;
Eric Anholt21d40d32010-03-25 11:11:14 -07001462 struct intel_encoder *intel_encoder;
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001463 struct intel_connector *intel_connector;
Jesse Barnes79e53942008-11-07 14:24:08 -08001464 u32 tv_dac_on, tv_dac_off, save_tv_dac;
Ville Syrjäläb7c914b2015-08-31 15:09:26 +03001465 const char *tv_format_names[ARRAY_SIZE(tv_modes)];
Jesse Barnes79e53942008-11-07 14:24:08 -08001466 int i, initial_mode = 0;
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001467 struct drm_connector_state *state;
Jesse Barnes79e53942008-11-07 14:24:08 -08001468
1469 if ((I915_READ(TV_CTL) & TV_FUSE_STATE_MASK) == TV_FUSE_STATE_DISABLED)
1470 return;
1471
Jani Nikula3bdd14d2016-03-16 12:43:29 +02001472 if (!intel_bios_is_tv_present(dev_priv)) {
Zhao Yakuic3561432009-11-24 09:48:48 +08001473 DRM_DEBUG_KMS("Integrated TV is not present.\n");
1474 return;
1475 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001476
1477 /*
1478 * Sanity check the TV output by checking to see if the
1479 * DAC register holds a value
1480 */
1481 save_tv_dac = I915_READ(TV_DAC);
1482
1483 I915_WRITE(TV_DAC, save_tv_dac | TVDAC_STATE_CHG_EN);
1484 tv_dac_on = I915_READ(TV_DAC);
1485
1486 I915_WRITE(TV_DAC, save_tv_dac & ~TVDAC_STATE_CHG_EN);
1487 tv_dac_off = I915_READ(TV_DAC);
1488
1489 I915_WRITE(TV_DAC, save_tv_dac);
1490
1491 /*
1492 * If the register does not hold the state change enable
1493 * bit, (either as a 0 or a 1), assume it doesn't really
1494 * exist
1495 */
1496 if ((tv_dac_on & TVDAC_STATE_CHG_EN) == 0 ||
1497 (tv_dac_off & TVDAC_STATE_CHG_EN) != 0)
1498 return;
1499
Daniel Vetterb14c5672013-09-19 12:18:32 +02001500 intel_tv = kzalloc(sizeof(*intel_tv), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001501 if (!intel_tv) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001502 return;
1503 }
Ma Lingf8aed702009-08-24 13:50:24 +08001504
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03001505 intel_connector = intel_connector_alloc();
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001506 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001507 kfree(intel_tv);
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001508 return;
1509 }
1510
Chris Wilsonea5b2132010-08-04 13:50:23 +01001511 intel_encoder = &intel_tv->base;
Zhenyu Wang0c41ee22010-03-29 16:38:44 +08001512 connector = &intel_connector->base;
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001513 state = connector->state;
Jesse Barnes79e53942008-11-07 14:24:08 -08001514
Chris Wilson8102e122011-02-10 10:05:35 +00001515 /* The documentation, for the older chipsets at least, recommend
1516 * using a polling method rather than hotplug detection for TVs.
1517 * This is because in order to perform the hotplug detection, the PLLs
1518 * for the TV must be kept alive increasing power drain and starving
1519 * bandwidth from other encoders. Notably for instance, it causes
1520 * pipe underruns on Crestline when this encoder is supposedly idle.
1521 *
1522 * More recent chipsets favour HDMI rather than integrated S-Video.
1523 */
Egbert Eich821450c2013-04-16 13:36:55 +02001524 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson8102e122011-02-10 10:05:35 +00001525
Jesse Barnes79e53942008-11-07 14:24:08 -08001526 drm_connector_init(dev, connector, &intel_tv_connector_funcs,
1527 DRM_MODE_CONNECTOR_SVIDEO);
1528
Chris Wilson4ef69c72010-09-09 15:14:28 +01001529 drm_encoder_init(dev, &intel_encoder->base, &intel_tv_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03001530 DRM_MODE_ENCODER_TVDAC, "TV");
Jesse Barnes79e53942008-11-07 14:24:08 -08001531
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001532 intel_encoder->compute_config = intel_tv_compute_config;
Daniel Vetter7a495cf2013-11-18 09:00:58 +01001533 intel_encoder->get_config = intel_tv_get_config;
Daniel Vetter809a2a82014-04-24 23:54:43 +02001534 intel_encoder->pre_enable = intel_tv_pre_enable;
Daniel Vetter6b5756a2012-06-30 10:33:44 +02001535 intel_encoder->enable = intel_enable_tv;
1536 intel_encoder->disable = intel_disable_tv;
Daniel Vetter9a8ee982012-07-02 13:34:59 +02001537 intel_encoder->get_hw_state = intel_tv_get_hw_state;
1538 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter6b5756a2012-06-30 10:33:44 +02001539
Chris Wilsondf0e9242010-09-09 16:20:55 +01001540 intel_connector_attach_encoder(intel_connector, intel_encoder);
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07001541
Eric Anholt21d40d32010-03-25 11:11:14 -07001542 intel_encoder->type = INTEL_OUTPUT_TVOUT;
Ander Conselvan de Oliveira79f255a2017-02-22 08:34:27 +02001543 intel_encoder->power_domain = POWER_DOMAIN_PORT_OTHER;
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -07001544 intel_encoder->port = PORT_NONE;
Eric Anholt21d40d32010-03-25 11:11:14 -07001545 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02001546 intel_encoder->cloneable = 0;
Chris Wilson4ef69c72010-09-09 15:14:28 +01001547 intel_encoder->base.possible_crtcs = ((1 << 0) | (1 << 1));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001548 intel_tv->type = DRM_MODE_CONNECTOR_Unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001549
1550 /* BIOS margin values */
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001551 state->tv.margins.left = 54;
1552 state->tv.margins.top = 36;
1553 state->tv.margins.right = 46;
1554 state->tv.margins.bottom = 37;
Jesse Barnes79e53942008-11-07 14:24:08 -08001555
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001556 state->tv.mode = initial_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08001557
Jesse Barnes79e53942008-11-07 14:24:08 -08001558 drm_connector_helper_add(connector, &intel_tv_connector_helper_funcs);
1559 connector->interlace_allowed = false;
1560 connector->doublescan_allowed = false;
1561
1562 /* Create TV properties then attach current values */
Dan Carpenter29911962010-06-23 19:29:54 +02001563 for (i = 0; i < ARRAY_SIZE(tv_modes); i++)
Ville Syrjäläb7c914b2015-08-31 15:09:26 +03001564 tv_format_names[i] = tv_modes[i].name;
Chris Wilson763a4a02010-09-05 00:52:34 +01001565 drm_mode_create_tv_properties(dev,
1566 ARRAY_SIZE(tv_modes),
1567 tv_format_names);
Jesse Barnes79e53942008-11-07 14:24:08 -08001568
Rob Clark662595d2012-10-11 20:36:04 -05001569 drm_object_attach_property(&connector->base, dev->mode_config.tv_mode_property,
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001570 state->tv.mode);
Rob Clark662595d2012-10-11 20:36:04 -05001571 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001572 dev->mode_config.tv_left_margin_property,
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001573 state->tv.margins.left);
Rob Clark662595d2012-10-11 20:36:04 -05001574 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001575 dev->mode_config.tv_top_margin_property,
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001576 state->tv.margins.top);
Rob Clark662595d2012-10-11 20:36:04 -05001577 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001578 dev->mode_config.tv_right_margin_property,
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001579 state->tv.margins.right);
Rob Clark662595d2012-10-11 20:36:04 -05001580 drm_object_attach_property(&connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -08001581 dev->mode_config.tv_bottom_margin_property,
Maarten Lankhorst0e891b32017-04-10 11:07:08 +02001582 state->tv.margins.bottom);
Jesse Barnes79e53942008-11-07 14:24:08 -08001583}