blob: e12e99b7b77449c96057d8c97b61167546ebdb2a [file] [log] [blame]
Arend van Spriel5b435de2011-10-05 13:19:03 +02001/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/types.h>
18#include <linux/kernel.h>
19#include <linux/kthread.h>
20#include <linux/printk.h>
21#include <linux/pci_ids.h>
22#include <linux/netdevice.h>
23#include <linux/interrupt.h>
24#include <linux/sched.h>
25#include <linux/mmc/sdio.h>
26#include <linux/mmc/sdio_func.h>
27#include <linux/mmc/card.h>
28#include <linux/semaphore.h>
29#include <linux/firmware.h>
Stephen Rothwellb7a57e72011-10-12 21:35:07 +020030#include <linux/module.h>
Arend van Spriel5b435de2011-10-05 13:19:03 +020031#include <asm/unaligned.h>
32#include <defs.h>
33#include <brcmu_wifi.h>
34#include <brcmu_utils.h>
35#include <brcm_hw_ids.h>
36#include <soc.h>
37#include "sdio_host.h"
Franky Lina83369b2011-11-04 22:23:28 +010038#include "sdio_chip.h"
Arend van Spriel5b435de2011-10-05 13:19:03 +020039
40#define DCMD_RESP_TIMEOUT 2000 /* In milli second */
41
42#ifdef BCMDBG
43
44#define BRCMF_TRAP_INFO_SIZE 80
45
46#define CBUF_LEN (128)
47
48struct rte_log_le {
49 __le32 buf; /* Can't be pointer on (64-bit) hosts */
50 __le32 buf_size;
51 __le32 idx;
52 char *_buf_compat; /* Redundant pointer for backward compat. */
53};
54
55struct rte_console {
56 /* Virtual UART
57 * When there is no UART (e.g. Quickturn),
58 * the host should write a complete
59 * input line directly into cbuf and then write
60 * the length into vcons_in.
61 * This may also be used when there is a real UART
62 * (at risk of conflicting with
63 * the real UART). vcons_out is currently unused.
64 */
65 uint vcons_in;
66 uint vcons_out;
67
68 /* Output (logging) buffer
69 * Console output is written to a ring buffer log_buf at index log_idx.
70 * The host may read the output when it sees log_idx advance.
71 * Output will be lost if the output wraps around faster than the host
72 * polls.
73 */
74 struct rte_log_le log_le;
75
76 /* Console input line buffer
77 * Characters are read one at a time into cbuf
78 * until <CR> is received, then
79 * the buffer is processed as a command line.
80 * Also used for virtual UART.
81 */
82 uint cbuf_idx;
83 char cbuf[CBUF_LEN];
84};
85
86#endif /* BCMDBG */
87#include <chipcommon.h>
88
89#include "dhd.h"
90#include "dhd_bus.h"
91#include "dhd_proto.h"
92#include "dhd_dbg.h"
93#include <bcmchip.h>
94
95#define TXQLEN 2048 /* bulk tx queue length */
96#define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
97#define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
98#define PRIOMASK 7
99
100#define TXRETRIES 2 /* # of retries for tx frames */
101
102#define BRCMF_RXBOUND 50 /* Default for max rx frames in
103 one scheduling */
104
105#define BRCMF_TXBOUND 20 /* Default for max tx frames in
106 one scheduling */
107
108#define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
109
110#define MEMBLOCK 2048 /* Block size used for downloading
111 of dongle image */
112#define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
113 biggest possible glom */
114
115#define BRCMF_FIRSTREAD (1 << 6)
116
117
118/* SBSDIO_DEVICE_CTL */
119
120/* 1: device will assert busy signal when receiving CMD53 */
121#define SBSDIO_DEVCTL_SETBUSY 0x01
122/* 1: assertion of sdio interrupt is synchronous to the sdio clock */
123#define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
124/* 1: mask all interrupts to host except the chipActive (rev 8) */
125#define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
126/* 1: isolate internal sdio signals, put external pads in tri-state; requires
127 * sdio bus power cycle to clear (rev 9) */
128#define SBSDIO_DEVCTL_PADS_ISO 0x08
129/* Force SD->SB reset mapping (rev 11) */
130#define SBSDIO_DEVCTL_SB_RST_CTL 0x30
131/* Determined by CoreControl bit */
132#define SBSDIO_DEVCTL_RST_CORECTL 0x00
133/* Force backplane reset */
134#define SBSDIO_DEVCTL_RST_BPRESET 0x10
135/* Force no backplane reset */
136#define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
137
138/* SBSDIO_FUNC1_CHIPCLKCSR */
139
140/* Force ALP request to backplane */
141#define SBSDIO_FORCE_ALP 0x01
142/* Force HT request to backplane */
143#define SBSDIO_FORCE_HT 0x02
144/* Force ILP request to backplane */
145#define SBSDIO_FORCE_ILP 0x04
146/* Make ALP ready (power up xtal) */
147#define SBSDIO_ALP_AVAIL_REQ 0x08
148/* Make HT ready (power up PLL) */
149#define SBSDIO_HT_AVAIL_REQ 0x10
150/* Squelch clock requests from HW */
151#define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
152/* Status: ALP is ready */
153#define SBSDIO_ALP_AVAIL 0x40
154/* Status: HT is ready */
155#define SBSDIO_HT_AVAIL 0x80
156
157#define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
158#define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
159#define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
160#define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
161
162#define SBSDIO_CLKAV(regval, alponly) \
163 (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
164
165/* direct(mapped) cis space */
166
167/* MAPPED common CIS address */
168#define SBSDIO_CIS_BASE_COMMON 0x1000
169/* maximum bytes in one CIS */
170#define SBSDIO_CIS_SIZE_LIMIT 0x200
171/* cis offset addr is < 17 bits */
172#define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
173
174/* manfid tuple length, include tuple, link bytes */
175#define SBSDIO_CIS_MANFID_TUPLE_LEN 6
176
177/* intstatus */
178#define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
179#define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
180#define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
181#define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
182#define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
183#define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
184#define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
185#define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
186#define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
187#define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
188#define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
189#define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
190#define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
191#define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
192#define I_PC (1 << 10) /* descriptor error */
193#define I_PD (1 << 11) /* data error */
194#define I_DE (1 << 12) /* Descriptor protocol Error */
195#define I_RU (1 << 13) /* Receive descriptor Underflow */
196#define I_RO (1 << 14) /* Receive fifo Overflow */
197#define I_XU (1 << 15) /* Transmit fifo Underflow */
198#define I_RI (1 << 16) /* Receive Interrupt */
199#define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
200#define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
201#define I_XI (1 << 24) /* Transmit Interrupt */
202#define I_RF_TERM (1 << 25) /* Read Frame Terminate */
203#define I_WF_TERM (1 << 26) /* Write Frame Terminate */
204#define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
205#define I_SBINT (1 << 28) /* sbintstatus Interrupt */
206#define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
207#define I_SRESET (1 << 30) /* CCCR RES interrupt */
208#define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
209#define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
210#define I_DMA (I_RI | I_XI | I_ERRORS)
211
212/* corecontrol */
213#define CC_CISRDY (1 << 0) /* CIS Ready */
214#define CC_BPRESEN (1 << 1) /* CCCR RES signal */
215#define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
216#define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
217#define CC_XMTDATAAVAIL_MODE (1 << 4)
218#define CC_XMTDATAAVAIL_CTRL (1 << 5)
219
220/* SDA_FRAMECTRL */
221#define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
222#define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
223#define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
224#define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
225
226/* HW frame tag */
227#define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
228
229/* Total length of frame header for dongle protocol */
230#define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
231#define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
232
233/*
234 * Software allocation of To SB Mailbox resources
235 */
236
237/* tosbmailbox bits corresponding to intstatus bits */
238#define SMB_NAK (1 << 0) /* Frame NAK */
239#define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
240#define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
241#define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
242
243/* tosbmailboxdata */
244#define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
245
246/*
247 * Software allocation of To Host Mailbox resources
248 */
249
250/* intstatus bits */
251#define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
252#define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
253#define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
254#define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
255
256/* tohostmailboxdata */
257#define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
258#define HMB_DATA_DEVREADY 2 /* talk to host after enable */
259#define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
260#define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
261
262#define HMB_DATA_FCDATA_MASK 0xff000000
263#define HMB_DATA_FCDATA_SHIFT 24
264
265#define HMB_DATA_VERSION_MASK 0x00ff0000
266#define HMB_DATA_VERSION_SHIFT 16
267
268/*
269 * Software-defined protocol header
270 */
271
272/* Current protocol version */
273#define SDPCM_PROT_VERSION 4
274
275/* SW frame header */
276#define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
277
278#define SDPCM_CHANNEL_MASK 0x00000f00
279#define SDPCM_CHANNEL_SHIFT 8
280#define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
281
282#define SDPCM_NEXTLEN_OFFSET 2
283
284/* Data Offset from SOF (HW Tag, SW Tag, Pad) */
285#define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
286#define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
287#define SDPCM_DOFFSET_MASK 0xff000000
288#define SDPCM_DOFFSET_SHIFT 24
289#define SDPCM_FCMASK_OFFSET 4 /* Flow control */
290#define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
291#define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
292#define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
293
294#define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
295
296/* logical channel numbers */
297#define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
298#define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
299#define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
300#define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
301#define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
302
303#define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
304
305#define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
306
307/*
308 * Shared structure between dongle and the host.
309 * The structure contains pointers to trap or assert information.
310 */
311#define SDPCM_SHARED_VERSION 0x0002
312#define SDPCM_SHARED_VERSION_MASK 0x00FF
313#define SDPCM_SHARED_ASSERT_BUILT 0x0100
314#define SDPCM_SHARED_ASSERT 0x0200
315#define SDPCM_SHARED_TRAP 0x0400
316
317/* Space for header read, limit for data packets */
318#define MAX_HDR_READ (1 << 6)
319#define MAX_RX_DATASZ 2048
320
321/* Maximum milliseconds to wait for F2 to come up */
322#define BRCMF_WAIT_F2RDY 3000
323
324/* Bump up limit on waiting for HT to account for first startup;
325 * if the image is doing a CRC calculation before programming the PMU
326 * for HT availability, it could take a couple hundred ms more, so
327 * max out at a 1 second (1000000us).
328 */
329#undef PMU_MAX_TRANSITION_DLY
330#define PMU_MAX_TRANSITION_DLY 1000000
331
332/* Value for ChipClockCSR during initial setup */
333#define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
334 SBSDIO_ALP_AVAIL_REQ)
335
336/* Flags for SDH calls */
337#define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
338
339/* sbimstate */
340#define SBIM_IBE 0x20000 /* inbanderror */
341#define SBIM_TO 0x40000 /* timeout */
342#define SBIM_BY 0x01800000 /* busy (sonics >= 2.3) */
343#define SBIM_RJ 0x02000000 /* reject (sonics >= 2.3) */
344
345/* sbtmstatelow */
346
347/* reset */
348#define SBTML_RESET 0x0001
349/* reject field */
350#define SBTML_REJ_MASK 0x0006
351/* reject */
352#define SBTML_REJ 0x0002
353/* temporary reject, for error recovery */
354#define SBTML_TMPREJ 0x0004
355
356/* Shift to locate the SI control flags in sbtml */
357#define SBTML_SICF_SHIFT 16
358
359/* sbtmstatehigh */
360#define SBTMH_SERR 0x0001 /* serror */
361#define SBTMH_INT 0x0002 /* interrupt */
362#define SBTMH_BUSY 0x0004 /* busy */
363#define SBTMH_TO 0x0020 /* timeout (sonics >= 2.3) */
364
365/* Shift to locate the SI status flags in sbtmh */
366#define SBTMH_SISF_SHIFT 16
367
368/* sbidlow */
369#define SBIDL_INIT 0x80 /* initiator */
370
Arend van Spriel5b435de2011-10-05 13:19:03 +0200371/*
372 * Conversion of 802.1D priority to precedence level
373 */
374static uint prio2prec(u32 prio)
375{
376 return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
377 (prio^2) : prio;
378}
379
Arend van Spriel5b435de2011-10-05 13:19:03 +0200380/* core registers */
381struct sdpcmd_regs {
382 u32 corecontrol; /* 0x00, rev8 */
383 u32 corestatus; /* rev8 */
384 u32 PAD[1];
385 u32 biststatus; /* rev8 */
386
387 /* PCMCIA access */
388 u16 pcmciamesportaladdr; /* 0x010, rev8 */
389 u16 PAD[1];
390 u16 pcmciamesportalmask; /* rev8 */
391 u16 PAD[1];
392 u16 pcmciawrframebc; /* rev8 */
393 u16 PAD[1];
394 u16 pcmciaunderflowtimer; /* rev8 */
395 u16 PAD[1];
396
397 /* interrupt */
398 u32 intstatus; /* 0x020, rev8 */
399 u32 hostintmask; /* rev8 */
400 u32 intmask; /* rev8 */
401 u32 sbintstatus; /* rev8 */
402 u32 sbintmask; /* rev8 */
403 u32 funcintmask; /* rev4 */
404 u32 PAD[2];
405 u32 tosbmailbox; /* 0x040, rev8 */
406 u32 tohostmailbox; /* rev8 */
407 u32 tosbmailboxdata; /* rev8 */
408 u32 tohostmailboxdata; /* rev8 */
409
410 /* synchronized access to registers in SDIO clock domain */
411 u32 sdioaccess; /* 0x050, rev8 */
412 u32 PAD[3];
413
414 /* PCMCIA frame control */
415 u8 pcmciaframectrl; /* 0x060, rev8 */
416 u8 PAD[3];
417 u8 pcmciawatermark; /* rev8 */
418 u8 PAD[155];
419
420 /* interrupt batching control */
421 u32 intrcvlazy; /* 0x100, rev8 */
422 u32 PAD[3];
423
424 /* counters */
425 u32 cmd52rd; /* 0x110, rev8 */
426 u32 cmd52wr; /* rev8 */
427 u32 cmd53rd; /* rev8 */
428 u32 cmd53wr; /* rev8 */
429 u32 abort; /* rev8 */
430 u32 datacrcerror; /* rev8 */
431 u32 rdoutofsync; /* rev8 */
432 u32 wroutofsync; /* rev8 */
433 u32 writebusy; /* rev8 */
434 u32 readwait; /* rev8 */
435 u32 readterm; /* rev8 */
436 u32 writeterm; /* rev8 */
437 u32 PAD[40];
438 u32 clockctlstatus; /* rev8 */
439 u32 PAD[7];
440
441 u32 PAD[128]; /* DMA engines */
442
443 /* SDIO/PCMCIA CIS region */
444 char cis[512]; /* 0x400-0x5ff, rev6 */
445
446 /* PCMCIA function control registers */
447 char pcmciafcr[256]; /* 0x600-6ff, rev6 */
448 u16 PAD[55];
449
450 /* PCMCIA backplane access */
451 u16 backplanecsr; /* 0x76E, rev6 */
452 u16 backplaneaddr0; /* rev6 */
453 u16 backplaneaddr1; /* rev6 */
454 u16 backplaneaddr2; /* rev6 */
455 u16 backplaneaddr3; /* rev6 */
456 u16 backplanedata0; /* rev6 */
457 u16 backplanedata1; /* rev6 */
458 u16 backplanedata2; /* rev6 */
459 u16 backplanedata3; /* rev6 */
460 u16 PAD[31];
461
462 /* sprom "size" & "blank" info */
463 u16 spromstatus; /* 0x7BE, rev2 */
464 u32 PAD[464];
465
466 u16 PAD[0x80];
467};
468
469#ifdef BCMDBG
470/* Device console log buffer state */
471struct brcmf_console {
472 uint count; /* Poll interval msec counter */
473 uint log_addr; /* Log struct address (fixed) */
474 struct rte_log_le log_le; /* Log struct (host copy) */
475 uint bufsize; /* Size of log buffer */
476 u8 *buf; /* Log buffer (host copy) */
477 uint last; /* Last buffer read index */
478};
479#endif /* BCMDBG */
480
481struct sdpcm_shared {
482 u32 flags;
483 u32 trap_addr;
484 u32 assert_exp_addr;
485 u32 assert_file_addr;
486 u32 assert_line;
487 u32 console_addr; /* Address of struct rte_console */
488 u32 msgtrace_addr;
489 u8 tag[32];
490};
491
492struct sdpcm_shared_le {
493 __le32 flags;
494 __le32 trap_addr;
495 __le32 assert_exp_addr;
496 __le32 assert_file_addr;
497 __le32 assert_line;
498 __le32 console_addr; /* Address of struct rte_console */
499 __le32 msgtrace_addr;
500 u8 tag[32];
501};
502
503
504/* misc chip info needed by some of the routines */
Arend van Spriel5b435de2011-10-05 13:19:03 +0200505/* Private data for SDIO bus interaction */
506struct brcmf_bus {
507 struct brcmf_pub *drvr;
508
509 struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
510 struct chip_info *ci; /* Chip info struct */
511 char *vars; /* Variables (from CIS and/or other) */
512 uint varsz; /* Size of variables buffer */
513
514 u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
515
516 u32 hostintmask; /* Copy of Host Interrupt Mask */
517 u32 intstatus; /* Intstatus bits (events) pending */
518 bool dpc_sched; /* Indicates DPC schedule (intrpt rcvd) */
519 bool fcstate; /* State of dongle flow-control */
520
521 uint blocksize; /* Block size of SDIO transfers */
522 uint roundup; /* Max roundup limit */
523
524 struct pktq txq; /* Queue length used for flow-control */
525 u8 flowcontrol; /* per prio flow control bitmask */
526 u8 tx_seq; /* Transmit sequence number (next) */
527 u8 tx_max; /* Maximum transmit sequence allowed */
528
529 u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
530 u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
531 u16 nextlen; /* Next Read Len from last header */
532 u8 rx_seq; /* Receive sequence number (expected) */
533 bool rxskip; /* Skip receive (awaiting NAK ACK) */
534
535 uint rxbound; /* Rx frames to read before resched */
536 uint txbound; /* Tx frames to send before resched */
537 uint txminmax;
538
539 struct sk_buff *glomd; /* Packet containing glomming descriptor */
Arend van Sprielb83db862011-10-19 12:51:09 +0200540 struct sk_buff_head glom; /* Packet list for glommed superframe */
Arend van Spriel5b435de2011-10-05 13:19:03 +0200541 uint glomerr; /* Glom packet read errors */
542
543 u8 *rxbuf; /* Buffer for receiving control packets */
544 uint rxblen; /* Allocated length of rxbuf */
545 u8 *rxctl; /* Aligned pointer into rxbuf */
546 u8 *databuf; /* Buffer for receiving big glom packet */
547 u8 *dataptr; /* Aligned pointer into databuf */
548 uint rxlen; /* Length of valid data in buffer */
549
550 u8 sdpcm_ver; /* Bus protocol reported by dongle */
551
552 bool intr; /* Use interrupts */
553 bool poll; /* Use polling */
554 bool ipend; /* Device interrupt is pending */
555 uint intrcount; /* Count of device interrupt callbacks */
556 uint lastintrs; /* Count as of last watchdog timer */
557 uint spurious; /* Count of spurious interrupts */
558 uint pollrate; /* Ticks between device polls */
559 uint polltick; /* Tick counter */
560 uint pollcnt; /* Count of active polls */
561
562#ifdef BCMDBG
563 uint console_interval;
564 struct brcmf_console console; /* Console output polling support */
565 uint console_addr; /* Console address from shared struct */
566#endif /* BCMDBG */
567
568 uint regfails; /* Count of R_REG failures */
569
570 uint clkstate; /* State of sd and backplane clock(s) */
571 bool activity; /* Activity flag for clock down */
572 s32 idletime; /* Control for activity timeout */
573 s32 idlecount; /* Activity timeout counter */
574 s32 idleclock; /* How to set bus driver when idle */
575 s32 sd_rxchain;
576 bool use_rxchain; /* If brcmf should use PKT chains */
577 bool sleeping; /* Is SDIO bus sleeping? */
578 bool rxflow_mode; /* Rx flow control mode */
579 bool rxflow; /* Is rx flow control on */
580 bool alp_only; /* Don't use HT clock (ALP only) */
581/* Field to decide if rx of control frames happen in rxbuf or lb-pool */
582 bool usebufpool;
583
584 /* Some additional counters */
585 uint tx_sderrs; /* Count of tx attempts with sd errors */
586 uint fcqueued; /* Tx packets that got queued */
587 uint rxrtx; /* Count of rtx requests (NAK to dongle) */
588 uint rx_toolong; /* Receive frames too long to receive */
589 uint rxc_errors; /* SDIO errors when reading control frames */
590 uint rx_hdrfail; /* SDIO errors on header reads */
591 uint rx_badhdr; /* Bad received headers (roosync?) */
592 uint rx_badseq; /* Mismatched rx sequence number */
593 uint fc_rcvd; /* Number of flow-control events received */
594 uint fc_xoff; /* Number which turned on flow-control */
595 uint fc_xon; /* Number which turned off flow-control */
596 uint rxglomfail; /* Failed deglom attempts */
597 uint rxglomframes; /* Number of glom frames (superframes) */
598 uint rxglompkts; /* Number of packets from glom frames */
599 uint f2rxhdrs; /* Number of header reads */
600 uint f2rxdata; /* Number of frame data reads */
601 uint f2txdata; /* Number of f2 frame writes */
602 uint f1regdata; /* Number of f1 register accesses */
603
604 u8 *ctrl_frame_buf;
605 u32 ctrl_frame_len;
606 bool ctrl_frame_stat;
607
608 spinlock_t txqlock;
609 wait_queue_head_t ctrl_wait;
610 wait_queue_head_t dcmd_resp_wait;
611
612 struct timer_list timer;
613 struct completion watchdog_wait;
614 struct task_struct *watchdog_tsk;
615 bool wd_timer_valid;
616 uint save_ms;
617
618 struct task_struct *dpc_tsk;
619 struct completion dpc_wait;
620
621 struct semaphore sdsem;
622
623 const char *fw_name;
624 const struct firmware *firmware;
625 const char *nv_name;
626 u32 fw_ptr;
627};
628
Arend van Spriel5b435de2011-10-05 13:19:03 +0200629/* clkstate */
630#define CLK_NONE 0
631#define CLK_SDONLY 1
632#define CLK_PENDING 2 /* Not used yet */
633#define CLK_AVAIL 3
634
635#ifdef BCMDBG
636static int qcount[NUMPRIO];
637static int tx_packets[NUMPRIO];
638#endif /* BCMDBG */
639
640#define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
641
642#define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
643
644/* Retry count for register access failures */
645static const uint retry_limit = 2;
646
647/* Limit on rounding up frames */
648static const uint max_roundup = 512;
649
650#define ALIGNMENT 4
651
652static void pkt_align(struct sk_buff *p, int len, int align)
653{
654 uint datalign;
655 datalign = (unsigned long)(p->data);
656 datalign = roundup(datalign, (align)) - datalign;
657 if (datalign)
658 skb_pull(p, datalign);
659 __skb_trim(p, len);
660}
661
662/* To check if there's window offered */
663static bool data_ok(struct brcmf_bus *bus)
664{
665 return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
666 ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
667}
668
669/*
670 * Reads a register in the SDIO hardware block. This block occupies a series of
671 * adresses on the 32 bit backplane bus.
672 */
673static void
674r_sdreg32(struct brcmf_bus *bus, u32 *regvar, u32 reg_offset, u32 *retryvar)
675{
676 *retryvar = 0;
677 do {
678 *regvar = brcmf_sdcard_reg_read(bus->sdiodev,
679 bus->ci->buscorebase + reg_offset, sizeof(u32));
680 } while (brcmf_sdcard_regfail(bus->sdiodev) &&
681 (++(*retryvar) <= retry_limit));
682 if (*retryvar) {
683 bus->regfails += (*retryvar-1);
684 if (*retryvar > retry_limit) {
685 brcmf_dbg(ERROR, "FAILED READ %Xh\n", reg_offset);
686 *regvar = 0;
687 }
688 }
689}
690
691static void
692w_sdreg32(struct brcmf_bus *bus, u32 regval, u32 reg_offset, u32 *retryvar)
693{
694 *retryvar = 0;
695 do {
696 brcmf_sdcard_reg_write(bus->sdiodev,
697 bus->ci->buscorebase + reg_offset,
698 sizeof(u32), regval);
699 } while (brcmf_sdcard_regfail(bus->sdiodev) &&
700 (++(*retryvar) <= retry_limit));
701 if (*retryvar) {
702 bus->regfails += (*retryvar-1);
703 if (*retryvar > retry_limit)
704 brcmf_dbg(ERROR, "FAILED REGISTER WRITE %Xh\n",
705 reg_offset);
706 }
707}
708
709#define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
710
711#define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
712
713/* Packet free applicable unconditionally for sdio and sdspi.
714 * Conditional if bufpool was present for gspi bus.
715 */
716static void brcmf_sdbrcm_pktfree2(struct brcmf_bus *bus, struct sk_buff *pkt)
717{
718 if (bus->usebufpool)
719 brcmu_pkt_buf_free_skb(pkt);
720}
721
722/* Turn backplane clock on or off */
723static int brcmf_sdbrcm_htclk(struct brcmf_bus *bus, bool on, bool pendok)
724{
725 int err;
726 u8 clkctl, clkreq, devctl;
727 unsigned long timeout;
728
729 brcmf_dbg(TRACE, "Enter\n");
730
731 clkctl = 0;
732
733 if (on) {
734 /* Request HT Avail */
735 clkreq =
736 bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
737
Arend van Spriel5b435de2011-10-05 13:19:03 +0200738 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
739 SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
740 if (err) {
741 brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
742 return -EBADE;
743 }
744
745 if (pendok && ((bus->ci->buscoretype == PCMCIA_CORE_ID)
746 && (bus->ci->buscorerev == 9))) {
747 u32 dummy, retries;
748 r_sdreg32(bus, &dummy,
749 offsetof(struct sdpcmd_regs, clockctlstatus),
750 &retries);
751 }
752
753 /* Check current status */
754 clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
755 SBSDIO_FUNC1_CHIPCLKCSR, &err);
756 if (err) {
757 brcmf_dbg(ERROR, "HT Avail read error: %d\n", err);
758 return -EBADE;
759 }
760
761 /* Go to pending and await interrupt if appropriate */
762 if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
763 /* Allow only clock-available interrupt */
764 devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
765 SDIO_FUNC_1,
766 SBSDIO_DEVICE_CTL, &err);
767 if (err) {
768 brcmf_dbg(ERROR, "Devctl error setting CA: %d\n",
769 err);
770 return -EBADE;
771 }
772
773 devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
774 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
775 SBSDIO_DEVICE_CTL, devctl, &err);
776 brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
777 bus->clkstate = CLK_PENDING;
778
779 return 0;
780 } else if (bus->clkstate == CLK_PENDING) {
781 /* Cancel CA-only interrupt filter */
782 devctl =
783 brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
784 SBSDIO_DEVICE_CTL, &err);
785 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
786 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
787 SBSDIO_DEVICE_CTL, devctl, &err);
788 }
789
790 /* Otherwise, wait here (polling) for HT Avail */
791 timeout = jiffies +
792 msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
793 while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
794 clkctl = brcmf_sdcard_cfg_read(bus->sdiodev,
795 SDIO_FUNC_1,
796 SBSDIO_FUNC1_CHIPCLKCSR,
797 &err);
798 if (time_after(jiffies, timeout))
799 break;
800 else
801 usleep_range(5000, 10000);
802 }
803 if (err) {
804 brcmf_dbg(ERROR, "HT Avail request error: %d\n", err);
805 return -EBADE;
806 }
807 if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
808 brcmf_dbg(ERROR, "HT Avail timeout (%d): clkctl 0x%02x\n",
809 PMU_MAX_TRANSITION_DLY, clkctl);
810 return -EBADE;
811 }
812
813 /* Mark clock available */
814 bus->clkstate = CLK_AVAIL;
815 brcmf_dbg(INFO, "CLKCTL: turned ON\n");
816
817#if defined(BCMDBG)
818 if (bus->alp_only != true) {
819 if (SBSDIO_ALPONLY(clkctl))
820 brcmf_dbg(ERROR, "HT Clock should be on\n");
821 }
822#endif /* defined (BCMDBG) */
823
824 bus->activity = true;
825 } else {
826 clkreq = 0;
827
828 if (bus->clkstate == CLK_PENDING) {
829 /* Cancel CA-only interrupt filter */
830 devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
831 SDIO_FUNC_1,
832 SBSDIO_DEVICE_CTL, &err);
833 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
834 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
835 SBSDIO_DEVICE_CTL, devctl, &err);
836 }
837
838 bus->clkstate = CLK_SDONLY;
839 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
840 SBSDIO_FUNC1_CHIPCLKCSR, clkreq, &err);
841 brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
842 if (err) {
843 brcmf_dbg(ERROR, "Failed access turning clock off: %d\n",
844 err);
845 return -EBADE;
846 }
847 }
848 return 0;
849}
850
851/* Change idle/active SD state */
852static int brcmf_sdbrcm_sdclk(struct brcmf_bus *bus, bool on)
853{
854 brcmf_dbg(TRACE, "Enter\n");
855
856 if (on)
857 bus->clkstate = CLK_SDONLY;
858 else
859 bus->clkstate = CLK_NONE;
860
861 return 0;
862}
863
864/* Transition SD and backplane clock readiness */
865static int brcmf_sdbrcm_clkctl(struct brcmf_bus *bus, uint target, bool pendok)
866{
867#ifdef BCMDBG
868 uint oldstate = bus->clkstate;
869#endif /* BCMDBG */
870
871 brcmf_dbg(TRACE, "Enter\n");
872
873 /* Early exit if we're already there */
874 if (bus->clkstate == target) {
875 if (target == CLK_AVAIL) {
876 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
877 bus->activity = true;
878 }
879 return 0;
880 }
881
882 switch (target) {
883 case CLK_AVAIL:
884 /* Make sure SD clock is available */
885 if (bus->clkstate == CLK_NONE)
886 brcmf_sdbrcm_sdclk(bus, true);
887 /* Now request HT Avail on the backplane */
888 brcmf_sdbrcm_htclk(bus, true, pendok);
889 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
890 bus->activity = true;
891 break;
892
893 case CLK_SDONLY:
894 /* Remove HT request, or bring up SD clock */
895 if (bus->clkstate == CLK_NONE)
896 brcmf_sdbrcm_sdclk(bus, true);
897 else if (bus->clkstate == CLK_AVAIL)
898 brcmf_sdbrcm_htclk(bus, false, false);
899 else
900 brcmf_dbg(ERROR, "request for %d -> %d\n",
901 bus->clkstate, target);
902 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
903 break;
904
905 case CLK_NONE:
906 /* Make sure to remove HT request */
907 if (bus->clkstate == CLK_AVAIL)
908 brcmf_sdbrcm_htclk(bus, false, false);
909 /* Now remove the SD clock */
910 brcmf_sdbrcm_sdclk(bus, false);
911 brcmf_sdbrcm_wd_timer(bus, 0);
912 break;
913 }
914#ifdef BCMDBG
915 brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
916#endif /* BCMDBG */
917
918 return 0;
919}
920
921static int brcmf_sdbrcm_bussleep(struct brcmf_bus *bus, bool sleep)
922{
923 uint retries = 0;
924
925 brcmf_dbg(INFO, "request %s (currently %s)\n",
926 sleep ? "SLEEP" : "WAKE",
927 bus->sleeping ? "SLEEP" : "WAKE");
928
929 /* Done if we're already in the requested state */
930 if (sleep == bus->sleeping)
931 return 0;
932
933 /* Going to sleep: set the alarm and turn off the lights... */
934 if (sleep) {
935 /* Don't sleep if something is pending */
936 if (bus->dpc_sched || bus->rxskip || pktq_len(&bus->txq))
937 return -EBUSY;
938
939 /* Make sure the controller has the bus up */
940 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
941
942 /* Tell device to start using OOB wakeup */
943 w_sdreg32(bus, SMB_USE_OOB,
944 offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
945 if (retries > retry_limit)
946 brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP, WILL NOT WAKE UP!!\n");
947
948 /* Turn off our contribution to the HT clock request */
949 brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
950
951 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
952 SBSDIO_FUNC1_CHIPCLKCSR,
953 SBSDIO_FORCE_HW_CLKREQ_OFF, NULL);
954
955 /* Isolate the bus */
Franky Lin718897eb2011-11-04 22:23:27 +0100956 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
957 SBSDIO_DEVICE_CTL,
958 SBSDIO_DEVCTL_PADS_ISO, NULL);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200959
960 /* Change state */
961 bus->sleeping = true;
962
963 } else {
964 /* Waking up: bus power up is ok, set local state */
965
966 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
967 SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
968
969 /* Force pad isolation off if possible
970 (in case power never toggled) */
971 if ((bus->ci->buscoretype == PCMCIA_CORE_ID)
972 && (bus->ci->buscorerev >= 10))
973 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
974 SBSDIO_DEVICE_CTL, 0, NULL);
975
976 /* Make sure the controller has the bus up */
977 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
978
979 /* Send misc interrupt to indicate OOB not needed */
980 w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, tosbmailboxdata),
981 &retries);
982 if (retries <= retry_limit)
983 w_sdreg32(bus, SMB_DEV_INT,
984 offsetof(struct sdpcmd_regs, tosbmailbox),
985 &retries);
986
987 if (retries > retry_limit)
988 brcmf_dbg(ERROR, "CANNOT SIGNAL CHIP TO CLEAR OOB!!\n");
989
990 /* Make sure we have SD bus access */
991 brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
992
993 /* Change state */
994 bus->sleeping = false;
995 }
996
997 return 0;
998}
999
1000static void bus_wake(struct brcmf_bus *bus)
1001{
1002 if (bus->sleeping)
1003 brcmf_sdbrcm_bussleep(bus, false);
1004}
1005
1006static u32 brcmf_sdbrcm_hostmail(struct brcmf_bus *bus)
1007{
1008 u32 intstatus = 0;
1009 u32 hmb_data;
1010 u8 fcbits;
1011 uint retries = 0;
1012
1013 brcmf_dbg(TRACE, "Enter\n");
1014
1015 /* Read mailbox data and ack that we did so */
1016 r_sdreg32(bus, &hmb_data,
1017 offsetof(struct sdpcmd_regs, tohostmailboxdata), &retries);
1018
1019 if (retries <= retry_limit)
1020 w_sdreg32(bus, SMB_INT_ACK,
1021 offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
1022 bus->f1regdata += 2;
1023
1024 /* Dongle recomposed rx frames, accept them again */
1025 if (hmb_data & HMB_DATA_NAKHANDLED) {
1026 brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
1027 bus->rx_seq);
1028 if (!bus->rxskip)
1029 brcmf_dbg(ERROR, "unexpected NAKHANDLED!\n");
1030
1031 bus->rxskip = false;
1032 intstatus |= I_HMB_FRAME_IND;
1033 }
1034
1035 /*
1036 * DEVREADY does not occur with gSPI.
1037 */
1038 if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
1039 bus->sdpcm_ver =
1040 (hmb_data & HMB_DATA_VERSION_MASK) >>
1041 HMB_DATA_VERSION_SHIFT;
1042 if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
1043 brcmf_dbg(ERROR, "Version mismatch, dongle reports %d, "
1044 "expecting %d\n",
1045 bus->sdpcm_ver, SDPCM_PROT_VERSION);
1046 else
1047 brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
1048 bus->sdpcm_ver);
1049 }
1050
1051 /*
1052 * Flow Control has been moved into the RX headers and this out of band
1053 * method isn't used any more.
1054 * remaining backward compatible with older dongles.
1055 */
1056 if (hmb_data & HMB_DATA_FC) {
1057 fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
1058 HMB_DATA_FCDATA_SHIFT;
1059
1060 if (fcbits & ~bus->flowcontrol)
1061 bus->fc_xoff++;
1062
1063 if (bus->flowcontrol & ~fcbits)
1064 bus->fc_xon++;
1065
1066 bus->fc_rcvd++;
1067 bus->flowcontrol = fcbits;
1068 }
1069
1070 /* Shouldn't be any others */
1071 if (hmb_data & ~(HMB_DATA_DEVREADY |
1072 HMB_DATA_NAKHANDLED |
1073 HMB_DATA_FC |
1074 HMB_DATA_FWREADY |
1075 HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
1076 brcmf_dbg(ERROR, "Unknown mailbox data content: 0x%02x\n",
1077 hmb_data);
1078
1079 return intstatus;
1080}
1081
1082static void brcmf_sdbrcm_rxfail(struct brcmf_bus *bus, bool abort, bool rtx)
1083{
1084 uint retries = 0;
1085 u16 lastrbc;
1086 u8 hi, lo;
1087 int err;
1088
1089 brcmf_dbg(ERROR, "%sterminate frame%s\n",
1090 abort ? "abort command, " : "",
1091 rtx ? ", send NAK" : "");
1092
1093 if (abort)
1094 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
1095
1096 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
1097 SBSDIO_FUNC1_FRAMECTRL,
1098 SFC_RF_TERM, &err);
1099 bus->f1regdata++;
1100
1101 /* Wait until the packet has been flushed (device/FIFO stable) */
1102 for (lastrbc = retries = 0xffff; retries > 0; retries--) {
1103 hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
1104 SBSDIO_FUNC1_RFRAMEBCHI, NULL);
1105 lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
1106 SBSDIO_FUNC1_RFRAMEBCLO, NULL);
1107 bus->f1regdata += 2;
1108
1109 if ((hi == 0) && (lo == 0))
1110 break;
1111
1112 if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
1113 brcmf_dbg(ERROR, "count growing: last 0x%04x now 0x%04x\n",
1114 lastrbc, (hi << 8) + lo);
1115 }
1116 lastrbc = (hi << 8) + lo;
1117 }
1118
1119 if (!retries)
1120 brcmf_dbg(ERROR, "count never zeroed: last 0x%04x\n", lastrbc);
1121 else
1122 brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
1123
1124 if (rtx) {
1125 bus->rxrtx++;
1126 w_sdreg32(bus, SMB_NAK,
1127 offsetof(struct sdpcmd_regs, tosbmailbox), &retries);
1128
1129 bus->f1regdata++;
1130 if (retries <= retry_limit)
1131 bus->rxskip = true;
1132 }
1133
1134 /* Clear partial in any case */
1135 bus->nextlen = 0;
1136
1137 /* If we can't reach the device, signal failure */
1138 if (err || brcmf_sdcard_regfail(bus->sdiodev))
1139 bus->drvr->busstate = BRCMF_BUS_DOWN;
1140}
1141
Arend van Spriel20e5ca12011-10-18 14:03:09 +02001142/* copy a buffer into a pkt buffer chain */
1143static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_bus *bus, uint len)
1144{
1145 uint n, ret = 0;
1146 struct sk_buff *p;
1147 u8 *buf;
1148
Arend van Spriel20e5ca12011-10-18 14:03:09 +02001149 buf = bus->dataptr;
1150
1151 /* copy the data */
Arend van Sprielb83db862011-10-19 12:51:09 +02001152 skb_queue_walk(&bus->glom, p) {
Arend van Spriel20e5ca12011-10-18 14:03:09 +02001153 n = min_t(uint, p->len, len);
1154 memcpy(p->data, buf, n);
1155 buf += n;
1156 len -= n;
1157 ret += n;
Arend van Sprielb83db862011-10-19 12:51:09 +02001158 if (!len)
1159 break;
Arend van Spriel20e5ca12011-10-18 14:03:09 +02001160 }
1161
1162 return ret;
1163}
1164
Arend van Spriel5b435de2011-10-05 13:19:03 +02001165static u8 brcmf_sdbrcm_rxglom(struct brcmf_bus *bus, u8 rxseq)
1166{
1167 u16 dlen, totlen;
1168 u8 *dptr, num = 0;
1169
1170 u16 sublen, check;
1171 struct sk_buff *pfirst, *plast, *pnext, *save_pfirst;
1172
1173 int errcode;
1174 u8 chan, seq, doff, sfdoff;
1175 u8 txmax;
1176
1177 int ifidx = 0;
1178 bool usechain = bus->use_rxchain;
1179
1180 /* If packets, issue read(s) and send up packet chain */
1181 /* Return sequence numbers consumed? */
1182
Arend van Sprielb83db862011-10-19 12:51:09 +02001183 brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
1184 bus->glomd, skb_peek(&bus->glom));
Arend van Spriel5b435de2011-10-05 13:19:03 +02001185
1186 /* If there's a descriptor, generate the packet chain */
1187 if (bus->glomd) {
1188 pfirst = plast = pnext = NULL;
1189 dlen = (u16) (bus->glomd->len);
1190 dptr = bus->glomd->data;
1191 if (!dlen || (dlen & 1)) {
1192 brcmf_dbg(ERROR, "bad glomd len(%d), ignore descriptor\n",
1193 dlen);
1194 dlen = 0;
1195 }
1196
1197 for (totlen = num = 0; dlen; num++) {
1198 /* Get (and move past) next length */
1199 sublen = get_unaligned_le16(dptr);
1200 dlen -= sizeof(u16);
1201 dptr += sizeof(u16);
1202 if ((sublen < SDPCM_HDRLEN) ||
1203 ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
1204 brcmf_dbg(ERROR, "descriptor len %d bad: %d\n",
1205 num, sublen);
1206 pnext = NULL;
1207 break;
1208 }
1209 if (sublen % BRCMF_SDALIGN) {
1210 brcmf_dbg(ERROR, "sublen %d not multiple of %d\n",
1211 sublen, BRCMF_SDALIGN);
1212 usechain = false;
1213 }
1214 totlen += sublen;
1215
1216 /* For last frame, adjust read len so total
1217 is a block multiple */
1218 if (!dlen) {
1219 sublen +=
1220 (roundup(totlen, bus->blocksize) - totlen);
1221 totlen = roundup(totlen, bus->blocksize);
1222 }
1223
1224 /* Allocate/chain packet for next subframe */
1225 pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
1226 if (pnext == NULL) {
1227 brcmf_dbg(ERROR, "bcm_pkt_buf_get_skb failed, num %d len %d\n",
1228 num, sublen);
1229 break;
1230 }
Arend van Sprielb83db862011-10-19 12:51:09 +02001231 skb_queue_tail(&bus->glom, pnext);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001232
1233 /* Adhere to start alignment requirements */
1234 pkt_align(pnext, sublen, BRCMF_SDALIGN);
1235 }
1236
1237 /* If all allocations succeeded, save packet chain
1238 in bus structure */
1239 if (pnext) {
1240 brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
1241 totlen, num);
1242 if (BRCMF_GLOM_ON() && bus->nextlen &&
1243 totlen != bus->nextlen) {
1244 brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
1245 bus->nextlen, totlen, rxseq);
1246 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02001247 pfirst = pnext = NULL;
1248 } else {
Arend van Sprielb83db862011-10-19 12:51:09 +02001249 if (!skb_queue_empty(&bus->glom))
1250 skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1251 skb_unlink(pfirst, &bus->glom);
1252 brcmu_pkt_buf_free_skb(pfirst);
1253 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02001254 num = 0;
1255 }
1256
1257 /* Done with descriptor packet */
1258 brcmu_pkt_buf_free_skb(bus->glomd);
1259 bus->glomd = NULL;
1260 bus->nextlen = 0;
1261 }
1262
1263 /* Ok -- either we just generated a packet chain,
1264 or had one from before */
Arend van Sprielb83db862011-10-19 12:51:09 +02001265 if (!skb_queue_empty(&bus->glom)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001266 if (BRCMF_GLOM_ON()) {
1267 brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
Arend van Sprielb83db862011-10-19 12:51:09 +02001268 skb_queue_walk(&bus->glom, pnext) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001269 brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
1270 pnext, (u8 *) (pnext->data),
1271 pnext->len, pnext->len);
1272 }
1273 }
1274
Arend van Sprielb83db862011-10-19 12:51:09 +02001275 pfirst = skb_peek(&bus->glom);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001276 dlen = (u16) brcmu_pkttotlen(pfirst);
1277
1278 /* Do an SDIO read for the superframe. Configurable iovar to
1279 * read directly into the chained packet, or allocate a large
1280 * packet and and copy into the chain.
1281 */
1282 if (usechain) {
1283 errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
1284 bus->sdiodev->sbwad,
1285 SDIO_FUNC_2,
1286 F2SYNC, (u8 *) pfirst->data, dlen,
1287 pfirst);
1288 } else if (bus->dataptr) {
1289 errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
1290 bus->sdiodev->sbwad,
1291 SDIO_FUNC_2,
1292 F2SYNC, bus->dataptr, dlen,
1293 NULL);
Arend van Spriel20e5ca12011-10-18 14:03:09 +02001294 sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001295 if (sublen != dlen) {
1296 brcmf_dbg(ERROR, "FAILED TO COPY, dlen %d sublen %d\n",
1297 dlen, sublen);
1298 errcode = -1;
1299 }
1300 pnext = NULL;
1301 } else {
1302 brcmf_dbg(ERROR, "COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
1303 dlen);
1304 errcode = -1;
1305 }
1306 bus->f2rxdata++;
1307
1308 /* On failure, kill the superframe, allow a couple retries */
1309 if (errcode < 0) {
1310 brcmf_dbg(ERROR, "glom read of %d bytes failed: %d\n",
1311 dlen, errcode);
1312 bus->drvr->rx_errors++;
1313
1314 if (bus->glomerr++ < 3) {
1315 brcmf_sdbrcm_rxfail(bus, true, true);
1316 } else {
1317 bus->glomerr = 0;
1318 brcmf_sdbrcm_rxfail(bus, true, false);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001319 bus->rxglomfail++;
Arend van Sprielb83db862011-10-19 12:51:09 +02001320 skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1321 skb_unlink(pfirst, &bus->glom);
1322 brcmu_pkt_buf_free_skb(pfirst);
1323 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02001324 }
1325 return 0;
1326 }
1327#ifdef BCMDBG
1328 if (BRCMF_GLOM_ON()) {
1329 printk(KERN_DEBUG "SUPERFRAME:\n");
1330 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1331 pfirst->data, min_t(int, pfirst->len, 48));
1332 }
1333#endif
1334
1335 /* Validate the superframe header */
1336 dptr = (u8 *) (pfirst->data);
1337 sublen = get_unaligned_le16(dptr);
1338 check = get_unaligned_le16(dptr + sizeof(u16));
1339
1340 chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
1341 seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
1342 bus->nextlen = dptr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
1343 if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
1344 brcmf_dbg(INFO, "nextlen too large (%d) seq %d\n",
1345 bus->nextlen, seq);
1346 bus->nextlen = 0;
1347 }
1348 doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
1349 txmax = SDPCM_WINDOW_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
1350
1351 errcode = 0;
1352 if ((u16)~(sublen ^ check)) {
1353 brcmf_dbg(ERROR, "(superframe): HW hdr error: len/check 0x%04x/0x%04x\n",
1354 sublen, check);
1355 errcode = -1;
1356 } else if (roundup(sublen, bus->blocksize) != dlen) {
1357 brcmf_dbg(ERROR, "(superframe): len 0x%04x, rounded 0x%04x, expect 0x%04x\n",
1358 sublen, roundup(sublen, bus->blocksize),
1359 dlen);
1360 errcode = -1;
1361 } else if (SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]) !=
1362 SDPCM_GLOM_CHANNEL) {
1363 brcmf_dbg(ERROR, "(superframe): bad channel %d\n",
1364 SDPCM_PACKET_CHANNEL(
1365 &dptr[SDPCM_FRAMETAG_LEN]));
1366 errcode = -1;
1367 } else if (SDPCM_GLOMDESC(&dptr[SDPCM_FRAMETAG_LEN])) {
1368 brcmf_dbg(ERROR, "(superframe): got 2nd descriptor?\n");
1369 errcode = -1;
1370 } else if ((doff < SDPCM_HDRLEN) ||
1371 (doff > (pfirst->len - SDPCM_HDRLEN))) {
1372 brcmf_dbg(ERROR, "(superframe): Bad data offset %d: HW %d pkt %d min %d\n",
1373 doff, sublen, pfirst->len, SDPCM_HDRLEN);
1374 errcode = -1;
1375 }
1376
1377 /* Check sequence number of superframe SW header */
1378 if (rxseq != seq) {
1379 brcmf_dbg(INFO, "(superframe) rx_seq %d, expected %d\n",
1380 seq, rxseq);
1381 bus->rx_badseq++;
1382 rxseq = seq;
1383 }
1384
1385 /* Check window for sanity */
1386 if ((u8) (txmax - bus->tx_seq) > 0x40) {
1387 brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
1388 txmax, bus->tx_seq);
1389 txmax = bus->tx_seq + 2;
1390 }
1391 bus->tx_max = txmax;
1392
1393 /* Remove superframe header, remember offset */
1394 skb_pull(pfirst, doff);
1395 sfdoff = doff;
1396
1397 /* Validate all the subframe headers */
1398 for (num = 0, pnext = pfirst; pnext && !errcode;
1399 num++, pnext = pnext->next) {
1400 dptr = (u8 *) (pnext->data);
1401 dlen = (u16) (pnext->len);
1402 sublen = get_unaligned_le16(dptr);
1403 check = get_unaligned_le16(dptr + sizeof(u16));
1404 chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
1405 doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
1406#ifdef BCMDBG
1407 if (BRCMF_GLOM_ON()) {
1408 printk(KERN_DEBUG "subframe:\n");
1409 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1410 dptr, 32);
1411 }
1412#endif
1413
1414 if ((u16)~(sublen ^ check)) {
1415 brcmf_dbg(ERROR, "(subframe %d): HW hdr error: len/check 0x%04x/0x%04x\n",
1416 num, sublen, check);
1417 errcode = -1;
1418 } else if ((sublen > dlen) || (sublen < SDPCM_HDRLEN)) {
1419 brcmf_dbg(ERROR, "(subframe %d): length mismatch: len 0x%04x, expect 0x%04x\n",
1420 num, sublen, dlen);
1421 errcode = -1;
1422 } else if ((chan != SDPCM_DATA_CHANNEL) &&
1423 (chan != SDPCM_EVENT_CHANNEL)) {
1424 brcmf_dbg(ERROR, "(subframe %d): bad channel %d\n",
1425 num, chan);
1426 errcode = -1;
1427 } else if ((doff < SDPCM_HDRLEN) || (doff > sublen)) {
1428 brcmf_dbg(ERROR, "(subframe %d): Bad data offset %d: HW %d min %d\n",
1429 num, doff, sublen, SDPCM_HDRLEN);
1430 errcode = -1;
1431 }
1432 }
1433
1434 if (errcode) {
1435 /* Terminate frame on error, request
1436 a couple retries */
1437 if (bus->glomerr++ < 3) {
1438 /* Restore superframe header space */
1439 skb_push(pfirst, sfdoff);
1440 brcmf_sdbrcm_rxfail(bus, true, true);
1441 } else {
1442 bus->glomerr = 0;
1443 brcmf_sdbrcm_rxfail(bus, true, false);
Arend van Spriel5b435de2011-10-05 13:19:03 +02001444 bus->rxglomfail++;
Arend van Sprielb83db862011-10-19 12:51:09 +02001445 skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1446 skb_unlink(pfirst, &bus->glom);
1447 brcmu_pkt_buf_free_skb(pfirst);
1448 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02001449 }
1450 bus->nextlen = 0;
1451 return 0;
1452 }
1453
1454 /* Basic SD framing looks ok - process each packet (header) */
1455 save_pfirst = pfirst;
Arend van Spriel5b435de2011-10-05 13:19:03 +02001456 plast = NULL;
1457
1458 for (num = 0; pfirst; rxseq++, pfirst = pnext) {
1459 pnext = pfirst->next;
1460 pfirst->next = NULL;
1461
1462 dptr = (u8 *) (pfirst->data);
1463 sublen = get_unaligned_le16(dptr);
1464 chan = SDPCM_PACKET_CHANNEL(&dptr[SDPCM_FRAMETAG_LEN]);
1465 seq = SDPCM_PACKET_SEQUENCE(&dptr[SDPCM_FRAMETAG_LEN]);
1466 doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
1467
1468 brcmf_dbg(GLOM, "Get subframe %d, %p(%p/%d), sublen %d chan %d seq %d\n",
1469 num, pfirst, pfirst->data,
1470 pfirst->len, sublen, chan, seq);
1471
1472 /* precondition: chan == SDPCM_DATA_CHANNEL ||
1473 chan == SDPCM_EVENT_CHANNEL */
1474
1475 if (rxseq != seq) {
1476 brcmf_dbg(GLOM, "rx_seq %d, expected %d\n",
1477 seq, rxseq);
1478 bus->rx_badseq++;
1479 rxseq = seq;
1480 }
1481#ifdef BCMDBG
1482 if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
1483 printk(KERN_DEBUG "Rx Subframe Data:\n");
1484 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1485 dptr, dlen);
1486 }
1487#endif
1488
1489 __skb_trim(pfirst, sublen);
1490 skb_pull(pfirst, doff);
1491
1492 if (pfirst->len == 0) {
1493 brcmu_pkt_buf_free_skb(pfirst);
1494 if (plast)
1495 plast->next = pnext;
1496 else
1497 save_pfirst = pnext;
1498
1499 continue;
1500 } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx,
1501 pfirst) != 0) {
1502 brcmf_dbg(ERROR, "rx protocol error\n");
1503 bus->drvr->rx_errors++;
1504 brcmu_pkt_buf_free_skb(pfirst);
1505 if (plast)
1506 plast->next = pnext;
1507 else
1508 save_pfirst = pnext;
1509
1510 continue;
1511 }
1512
1513 /* this packet will go up, link back into
1514 chain and count it */
1515 pfirst->next = pnext;
1516 plast = pfirst;
1517 num++;
1518
1519#ifdef BCMDBG
1520 if (BRCMF_GLOM_ON()) {
1521 brcmf_dbg(GLOM, "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
1522 num, pfirst, pfirst->data,
1523 pfirst->len, pfirst->next,
1524 pfirst->prev);
1525 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1526 pfirst->data,
1527 min_t(int, pfirst->len, 32));
1528 }
1529#endif /* BCMDBG */
1530 }
1531 if (num) {
1532 up(&bus->sdsem);
1533 brcmf_rx_frame(bus->drvr, ifidx, save_pfirst, num);
1534 down(&bus->sdsem);
1535 }
1536
1537 bus->rxglomframes++;
1538 bus->rxglompkts += num;
1539 }
1540 return num;
1541}
1542
1543static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_bus *bus, uint *condition,
1544 bool *pending)
1545{
1546 DECLARE_WAITQUEUE(wait, current);
1547 int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
1548
1549 /* Wait until control frame is available */
1550 add_wait_queue(&bus->dcmd_resp_wait, &wait);
1551 set_current_state(TASK_INTERRUPTIBLE);
1552
1553 while (!(*condition) && (!signal_pending(current) && timeout))
1554 timeout = schedule_timeout(timeout);
1555
1556 if (signal_pending(current))
1557 *pending = true;
1558
1559 set_current_state(TASK_RUNNING);
1560 remove_wait_queue(&bus->dcmd_resp_wait, &wait);
1561
1562 return timeout;
1563}
1564
1565static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_bus *bus)
1566{
1567 if (waitqueue_active(&bus->dcmd_resp_wait))
1568 wake_up_interruptible(&bus->dcmd_resp_wait);
1569
1570 return 0;
1571}
1572static void
1573brcmf_sdbrcm_read_control(struct brcmf_bus *bus, u8 *hdr, uint len, uint doff)
1574{
1575 uint rdlen, pad;
1576
1577 int sdret;
1578
1579 brcmf_dbg(TRACE, "Enter\n");
1580
1581 /* Set rxctl for frame (w/optional alignment) */
1582 bus->rxctl = bus->rxbuf;
1583 bus->rxctl += BRCMF_FIRSTREAD;
1584 pad = ((unsigned long)bus->rxctl % BRCMF_SDALIGN);
1585 if (pad)
1586 bus->rxctl += (BRCMF_SDALIGN - pad);
1587 bus->rxctl -= BRCMF_FIRSTREAD;
1588
1589 /* Copy the already-read portion over */
1590 memcpy(bus->rxctl, hdr, BRCMF_FIRSTREAD);
1591 if (len <= BRCMF_FIRSTREAD)
1592 goto gotpkt;
1593
1594 /* Raise rdlen to next SDIO block to avoid tail command */
1595 rdlen = len - BRCMF_FIRSTREAD;
1596 if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
1597 pad = bus->blocksize - (rdlen % bus->blocksize);
1598 if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
1599 ((len + pad) < bus->drvr->maxctl))
1600 rdlen += pad;
1601 } else if (rdlen % BRCMF_SDALIGN) {
1602 rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
1603 }
1604
1605 /* Satisfy length-alignment requirements */
1606 if (rdlen & (ALIGNMENT - 1))
1607 rdlen = roundup(rdlen, ALIGNMENT);
1608
1609 /* Drop if the read is too big or it exceeds our maximum */
1610 if ((rdlen + BRCMF_FIRSTREAD) > bus->drvr->maxctl) {
1611 brcmf_dbg(ERROR, "%d-byte control read exceeds %d-byte buffer\n",
1612 rdlen, bus->drvr->maxctl);
1613 bus->drvr->rx_errors++;
1614 brcmf_sdbrcm_rxfail(bus, false, false);
1615 goto done;
1616 }
1617
1618 if ((len - doff) > bus->drvr->maxctl) {
1619 brcmf_dbg(ERROR, "%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
1620 len, len - doff, bus->drvr->maxctl);
1621 bus->drvr->rx_errors++;
1622 bus->rx_toolong++;
1623 brcmf_sdbrcm_rxfail(bus, false, false);
1624 goto done;
1625 }
1626
1627 /* Read remainder of frame body into the rxctl buffer */
1628 sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
1629 bus->sdiodev->sbwad,
1630 SDIO_FUNC_2,
1631 F2SYNC, (bus->rxctl + BRCMF_FIRSTREAD), rdlen,
1632 NULL);
1633 bus->f2rxdata++;
1634
1635 /* Control frame failures need retransmission */
1636 if (sdret < 0) {
1637 brcmf_dbg(ERROR, "read %d control bytes failed: %d\n",
1638 rdlen, sdret);
1639 bus->rxc_errors++;
1640 brcmf_sdbrcm_rxfail(bus, true, true);
1641 goto done;
1642 }
1643
1644gotpkt:
1645
1646#ifdef BCMDBG
1647 if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
1648 printk(KERN_DEBUG "RxCtrl:\n");
1649 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, bus->rxctl, len);
1650 }
1651#endif
1652
1653 /* Point to valid data and indicate its length */
1654 bus->rxctl += doff;
1655 bus->rxlen = len - doff;
1656
1657done:
1658 /* Awake any waiters */
1659 brcmf_sdbrcm_dcmd_resp_wake(bus);
1660}
1661
1662/* Pad read to blocksize for efficiency */
1663static void brcmf_pad(struct brcmf_bus *bus, u16 *pad, u16 *rdlen)
1664{
1665 if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
1666 *pad = bus->blocksize - (*rdlen % bus->blocksize);
1667 if (*pad <= bus->roundup && *pad < bus->blocksize &&
1668 *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
1669 *rdlen += *pad;
1670 } else if (*rdlen % BRCMF_SDALIGN) {
1671 *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
1672 }
1673}
1674
1675static void
1676brcmf_alloc_pkt_and_read(struct brcmf_bus *bus, u16 rdlen,
1677 struct sk_buff **pkt, u8 **rxbuf)
1678{
1679 int sdret; /* Return code from calls */
1680
1681 *pkt = brcmu_pkt_buf_get_skb(rdlen + BRCMF_SDALIGN);
1682 if (*pkt == NULL)
1683 return;
1684
1685 pkt_align(*pkt, rdlen, BRCMF_SDALIGN);
1686 *rxbuf = (u8 *) ((*pkt)->data);
1687 /* Read the entire frame */
1688 sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
1689 SDIO_FUNC_2, F2SYNC,
1690 *rxbuf, rdlen, *pkt);
1691 bus->f2rxdata++;
1692
1693 if (sdret < 0) {
1694 brcmf_dbg(ERROR, "(nextlen): read %d bytes failed: %d\n",
1695 rdlen, sdret);
1696 brcmu_pkt_buf_free_skb(*pkt);
1697 bus->drvr->rx_errors++;
1698 /* Force retry w/normal header read.
1699 * Don't attempt NAK for
1700 * gSPI
1701 */
1702 brcmf_sdbrcm_rxfail(bus, true, true);
1703 *pkt = NULL;
1704 }
1705}
1706
1707/* Checks the header */
1708static int
1709brcmf_check_rxbuf(struct brcmf_bus *bus, struct sk_buff *pkt, u8 *rxbuf,
1710 u8 rxseq, u16 nextlen, u16 *len)
1711{
1712 u16 check;
1713 bool len_consistent; /* Result of comparing readahead len and
1714 len from hw-hdr */
1715
1716 memcpy(bus->rxhdr, rxbuf, SDPCM_HDRLEN);
1717
1718 /* Extract hardware header fields */
1719 *len = get_unaligned_le16(bus->rxhdr);
1720 check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
1721
1722 /* All zeros means readahead info was bad */
1723 if (!(*len | check)) {
1724 brcmf_dbg(INFO, "(nextlen): read zeros in HW header???\n");
1725 goto fail;
1726 }
1727
1728 /* Validate check bytes */
1729 if ((u16)~(*len ^ check)) {
1730 brcmf_dbg(ERROR, "(nextlen): HW hdr error: nextlen/len/check 0x%04x/0x%04x/0x%04x\n",
1731 nextlen, *len, check);
1732 bus->rx_badhdr++;
1733 brcmf_sdbrcm_rxfail(bus, false, false);
1734 goto fail;
1735 }
1736
1737 /* Validate frame length */
1738 if (*len < SDPCM_HDRLEN) {
1739 brcmf_dbg(ERROR, "(nextlen): HW hdr length invalid: %d\n",
1740 *len);
1741 goto fail;
1742 }
1743
1744 /* Check for consistency with readahead info */
1745 len_consistent = (nextlen != (roundup(*len, 16) >> 4));
1746 if (len_consistent) {
1747 /* Mismatch, force retry w/normal
1748 header (may be >4K) */
1749 brcmf_dbg(ERROR, "(nextlen): mismatch, nextlen %d len %d rnd %d; expected rxseq %d\n",
1750 nextlen, *len, roundup(*len, 16),
1751 rxseq);
1752 brcmf_sdbrcm_rxfail(bus, true, true);
1753 goto fail;
1754 }
1755
1756 return 0;
1757
1758fail:
1759 brcmf_sdbrcm_pktfree2(bus, pkt);
1760 return -EINVAL;
1761}
1762
1763/* Return true if there may be more frames to read */
1764static uint
1765brcmf_sdbrcm_readframes(struct brcmf_bus *bus, uint maxframes, bool *finished)
1766{
1767 u16 len, check; /* Extracted hardware header fields */
1768 u8 chan, seq, doff; /* Extracted software header fields */
1769 u8 fcbits; /* Extracted fcbits from software header */
1770
1771 struct sk_buff *pkt; /* Packet for event or data frames */
1772 u16 pad; /* Number of pad bytes to read */
1773 u16 rdlen; /* Total number of bytes to read */
1774 u8 rxseq; /* Next sequence number to expect */
1775 uint rxleft = 0; /* Remaining number of frames allowed */
1776 int sdret; /* Return code from calls */
1777 u8 txmax; /* Maximum tx sequence offered */
1778 u8 *rxbuf;
1779 int ifidx = 0;
1780 uint rxcount = 0; /* Total frames read */
1781
1782 brcmf_dbg(TRACE, "Enter\n");
1783
1784 /* Not finished unless we encounter no more frames indication */
1785 *finished = false;
1786
1787 for (rxseq = bus->rx_seq, rxleft = maxframes;
1788 !bus->rxskip && rxleft && bus->drvr->busstate != BRCMF_BUS_DOWN;
1789 rxseq++, rxleft--) {
1790
1791 /* Handle glomming separately */
Arend van Sprielb83db862011-10-19 12:51:09 +02001792 if (bus->glomd || !skb_queue_empty(&bus->glom)) {
Arend van Spriel5b435de2011-10-05 13:19:03 +02001793 u8 cnt;
1794 brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
Arend van Sprielb83db862011-10-19 12:51:09 +02001795 bus->glomd, skb_peek(&bus->glom));
Arend van Spriel5b435de2011-10-05 13:19:03 +02001796 cnt = brcmf_sdbrcm_rxglom(bus, rxseq);
1797 brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
1798 rxseq += cnt - 1;
1799 rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
1800 continue;
1801 }
1802
1803 /* Try doing single read if we can */
1804 if (bus->nextlen) {
1805 u16 nextlen = bus->nextlen;
1806 bus->nextlen = 0;
1807
1808 rdlen = len = nextlen << 4;
1809 brcmf_pad(bus, &pad, &rdlen);
1810
1811 /*
1812 * After the frame is received we have to
1813 * distinguish whether it is data
1814 * or non-data frame.
1815 */
1816 brcmf_alloc_pkt_and_read(bus, rdlen, &pkt, &rxbuf);
1817 if (pkt == NULL) {
1818 /* Give up on data, request rtx of events */
1819 brcmf_dbg(ERROR, "(nextlen): brcmf_alloc_pkt_and_read failed: len %d rdlen %d expected rxseq %d\n",
1820 len, rdlen, rxseq);
1821 continue;
1822 }
1823
1824 if (brcmf_check_rxbuf(bus, pkt, rxbuf, rxseq, nextlen,
1825 &len) < 0)
1826 continue;
1827
1828 /* Extract software header fields */
1829 chan = SDPCM_PACKET_CHANNEL(
1830 &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1831 seq = SDPCM_PACKET_SEQUENCE(
1832 &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1833 doff = SDPCM_DOFFSET_VALUE(
1834 &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1835 txmax = SDPCM_WINDOW_VALUE(
1836 &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1837
1838 bus->nextlen =
1839 bus->rxhdr[SDPCM_FRAMETAG_LEN +
1840 SDPCM_NEXTLEN_OFFSET];
1841 if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
1842 brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
1843 bus->nextlen, seq);
1844 bus->nextlen = 0;
1845 }
1846
1847 bus->drvr->rx_readahead_cnt++;
1848
1849 /* Handle Flow Control */
1850 fcbits = SDPCM_FCMASK_VALUE(
1851 &bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1852
1853 if (bus->flowcontrol != fcbits) {
1854 if (~bus->flowcontrol & fcbits)
1855 bus->fc_xoff++;
1856
1857 if (bus->flowcontrol & ~fcbits)
1858 bus->fc_xon++;
1859
1860 bus->fc_rcvd++;
1861 bus->flowcontrol = fcbits;
1862 }
1863
1864 /* Check and update sequence number */
1865 if (rxseq != seq) {
1866 brcmf_dbg(INFO, "(nextlen): rx_seq %d, expected %d\n",
1867 seq, rxseq);
1868 bus->rx_badseq++;
1869 rxseq = seq;
1870 }
1871
1872 /* Check window for sanity */
1873 if ((u8) (txmax - bus->tx_seq) > 0x40) {
1874 brcmf_dbg(ERROR, "got unlikely tx max %d with tx_seq %d\n",
1875 txmax, bus->tx_seq);
1876 txmax = bus->tx_seq + 2;
1877 }
1878 bus->tx_max = txmax;
1879
1880#ifdef BCMDBG
1881 if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
1882 printk(KERN_DEBUG "Rx Data:\n");
1883 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1884 rxbuf, len);
1885 } else if (BRCMF_HDRS_ON()) {
1886 printk(KERN_DEBUG "RxHdr:\n");
1887 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1888 bus->rxhdr, SDPCM_HDRLEN);
1889 }
1890#endif
1891
1892 if (chan == SDPCM_CONTROL_CHANNEL) {
1893 brcmf_dbg(ERROR, "(nextlen): readahead on control packet %d?\n",
1894 seq);
1895 /* Force retry w/normal header read */
1896 bus->nextlen = 0;
1897 brcmf_sdbrcm_rxfail(bus, false, true);
1898 brcmf_sdbrcm_pktfree2(bus, pkt);
1899 continue;
1900 }
1901
1902 /* Validate data offset */
1903 if ((doff < SDPCM_HDRLEN) || (doff > len)) {
1904 brcmf_dbg(ERROR, "(nextlen): bad data offset %d: HW len %d min %d\n",
1905 doff, len, SDPCM_HDRLEN);
1906 brcmf_sdbrcm_rxfail(bus, false, false);
1907 brcmf_sdbrcm_pktfree2(bus, pkt);
1908 continue;
1909 }
1910
1911 /* All done with this one -- now deliver the packet */
1912 goto deliver;
1913 }
1914
1915 /* Read frame header (hardware and software) */
1916 sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
1917 SDIO_FUNC_2, F2SYNC, bus->rxhdr,
1918 BRCMF_FIRSTREAD, NULL);
1919 bus->f2rxhdrs++;
1920
1921 if (sdret < 0) {
1922 brcmf_dbg(ERROR, "RXHEADER FAILED: %d\n", sdret);
1923 bus->rx_hdrfail++;
1924 brcmf_sdbrcm_rxfail(bus, true, true);
1925 continue;
1926 }
1927#ifdef BCMDBG
1928 if (BRCMF_BYTES_ON() || BRCMF_HDRS_ON()) {
1929 printk(KERN_DEBUG "RxHdr:\n");
1930 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
1931 bus->rxhdr, SDPCM_HDRLEN);
1932 }
1933#endif
1934
1935 /* Extract hardware header fields */
1936 len = get_unaligned_le16(bus->rxhdr);
1937 check = get_unaligned_le16(bus->rxhdr + sizeof(u16));
1938
1939 /* All zeros means no more frames */
1940 if (!(len | check)) {
1941 *finished = true;
1942 break;
1943 }
1944
1945 /* Validate check bytes */
1946 if ((u16) ~(len ^ check)) {
1947 brcmf_dbg(ERROR, "HW hdr err: len/check 0x%04x/0x%04x\n",
1948 len, check);
1949 bus->rx_badhdr++;
1950 brcmf_sdbrcm_rxfail(bus, false, false);
1951 continue;
1952 }
1953
1954 /* Validate frame length */
1955 if (len < SDPCM_HDRLEN) {
1956 brcmf_dbg(ERROR, "HW hdr length invalid: %d\n", len);
1957 continue;
1958 }
1959
1960 /* Extract software header fields */
1961 chan = SDPCM_PACKET_CHANNEL(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1962 seq = SDPCM_PACKET_SEQUENCE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1963 doff = SDPCM_DOFFSET_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1964 txmax = SDPCM_WINDOW_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1965
1966 /* Validate data offset */
1967 if ((doff < SDPCM_HDRLEN) || (doff > len)) {
1968 brcmf_dbg(ERROR, "Bad data offset %d: HW len %d, min %d seq %d\n",
1969 doff, len, SDPCM_HDRLEN, seq);
1970 bus->rx_badhdr++;
1971 brcmf_sdbrcm_rxfail(bus, false, false);
1972 continue;
1973 }
1974
1975 /* Save the readahead length if there is one */
1976 bus->nextlen =
1977 bus->rxhdr[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
1978 if ((bus->nextlen << 4) > MAX_RX_DATASZ) {
1979 brcmf_dbg(INFO, "(nextlen): got frame w/nextlen too large (%d), seq %d\n",
1980 bus->nextlen, seq);
1981 bus->nextlen = 0;
1982 }
1983
1984 /* Handle Flow Control */
1985 fcbits = SDPCM_FCMASK_VALUE(&bus->rxhdr[SDPCM_FRAMETAG_LEN]);
1986
1987 if (bus->flowcontrol != fcbits) {
1988 if (~bus->flowcontrol & fcbits)
1989 bus->fc_xoff++;
1990
1991 if (bus->flowcontrol & ~fcbits)
1992 bus->fc_xon++;
1993
1994 bus->fc_rcvd++;
1995 bus->flowcontrol = fcbits;
1996 }
1997
1998 /* Check and update sequence number */
1999 if (rxseq != seq) {
2000 brcmf_dbg(INFO, "rx_seq %d, expected %d\n", seq, rxseq);
2001 bus->rx_badseq++;
2002 rxseq = seq;
2003 }
2004
2005 /* Check window for sanity */
2006 if ((u8) (txmax - bus->tx_seq) > 0x40) {
2007 brcmf_dbg(ERROR, "unlikely tx max %d with tx_seq %d\n",
2008 txmax, bus->tx_seq);
2009 txmax = bus->tx_seq + 2;
2010 }
2011 bus->tx_max = txmax;
2012
2013 /* Call a separate function for control frames */
2014 if (chan == SDPCM_CONTROL_CHANNEL) {
2015 brcmf_sdbrcm_read_control(bus, bus->rxhdr, len, doff);
2016 continue;
2017 }
2018
2019 /* precondition: chan is either SDPCM_DATA_CHANNEL,
2020 SDPCM_EVENT_CHANNEL, SDPCM_TEST_CHANNEL or
2021 SDPCM_GLOM_CHANNEL */
2022
2023 /* Length to read */
2024 rdlen = (len > BRCMF_FIRSTREAD) ? (len - BRCMF_FIRSTREAD) : 0;
2025
2026 /* May pad read to blocksize for efficiency */
2027 if (bus->roundup && bus->blocksize &&
2028 (rdlen > bus->blocksize)) {
2029 pad = bus->blocksize - (rdlen % bus->blocksize);
2030 if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
2031 ((rdlen + pad + BRCMF_FIRSTREAD) < MAX_RX_DATASZ))
2032 rdlen += pad;
2033 } else if (rdlen % BRCMF_SDALIGN) {
2034 rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
2035 }
2036
2037 /* Satisfy length-alignment requirements */
2038 if (rdlen & (ALIGNMENT - 1))
2039 rdlen = roundup(rdlen, ALIGNMENT);
2040
2041 if ((rdlen + BRCMF_FIRSTREAD) > MAX_RX_DATASZ) {
2042 /* Too long -- skip this frame */
2043 brcmf_dbg(ERROR, "too long: len %d rdlen %d\n",
2044 len, rdlen);
2045 bus->drvr->rx_errors++;
2046 bus->rx_toolong++;
2047 brcmf_sdbrcm_rxfail(bus, false, false);
2048 continue;
2049 }
2050
2051 pkt = brcmu_pkt_buf_get_skb(rdlen +
2052 BRCMF_FIRSTREAD + BRCMF_SDALIGN);
2053 if (!pkt) {
2054 /* Give up on data, request rtx of events */
2055 brcmf_dbg(ERROR, "brcmu_pkt_buf_get_skb failed: rdlen %d chan %d\n",
2056 rdlen, chan);
2057 bus->drvr->rx_dropped++;
2058 brcmf_sdbrcm_rxfail(bus, false, RETRYCHAN(chan));
2059 continue;
2060 }
2061
2062 /* Leave room for what we already read, and align remainder */
2063 skb_pull(pkt, BRCMF_FIRSTREAD);
2064 pkt_align(pkt, rdlen, BRCMF_SDALIGN);
2065
2066 /* Read the remaining frame data */
2067 sdret = brcmf_sdcard_recv_buf(bus->sdiodev, bus->sdiodev->sbwad,
2068 SDIO_FUNC_2, F2SYNC, ((u8 *) (pkt->data)),
2069 rdlen, pkt);
2070 bus->f2rxdata++;
2071
2072 if (sdret < 0) {
2073 brcmf_dbg(ERROR, "read %d %s bytes failed: %d\n", rdlen,
2074 ((chan == SDPCM_EVENT_CHANNEL) ? "event"
2075 : ((chan == SDPCM_DATA_CHANNEL) ? "data"
2076 : "test")), sdret);
2077 brcmu_pkt_buf_free_skb(pkt);
2078 bus->drvr->rx_errors++;
2079 brcmf_sdbrcm_rxfail(bus, true, RETRYCHAN(chan));
2080 continue;
2081 }
2082
2083 /* Copy the already-read portion */
2084 skb_push(pkt, BRCMF_FIRSTREAD);
2085 memcpy(pkt->data, bus->rxhdr, BRCMF_FIRSTREAD);
2086
2087#ifdef BCMDBG
2088 if (BRCMF_BYTES_ON() && BRCMF_DATA_ON()) {
2089 printk(KERN_DEBUG "Rx Data:\n");
2090 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
2091 pkt->data, len);
2092 }
2093#endif
2094
2095deliver:
2096 /* Save superframe descriptor and allocate packet frame */
2097 if (chan == SDPCM_GLOM_CHANNEL) {
2098 if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
2099 brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
2100 len);
2101#ifdef BCMDBG
2102 if (BRCMF_GLOM_ON()) {
2103 printk(KERN_DEBUG "Glom Data:\n");
2104 print_hex_dump_bytes("",
2105 DUMP_PREFIX_OFFSET,
2106 pkt->data, len);
2107 }
2108#endif
2109 __skb_trim(pkt, len);
2110 skb_pull(pkt, SDPCM_HDRLEN);
2111 bus->glomd = pkt;
2112 } else {
2113 brcmf_dbg(ERROR, "%s: glom superframe w/o "
2114 "descriptor!\n", __func__);
2115 brcmf_sdbrcm_rxfail(bus, false, false);
2116 }
2117 continue;
2118 }
2119
2120 /* Fill in packet len and prio, deliver upward */
2121 __skb_trim(pkt, len);
2122 skb_pull(pkt, doff);
2123
2124 if (pkt->len == 0) {
2125 brcmu_pkt_buf_free_skb(pkt);
2126 continue;
2127 } else if (brcmf_proto_hdrpull(bus->drvr, &ifidx, pkt) != 0) {
2128 brcmf_dbg(ERROR, "rx protocol error\n");
2129 brcmu_pkt_buf_free_skb(pkt);
2130 bus->drvr->rx_errors++;
2131 continue;
2132 }
2133
2134 /* Unlock during rx call */
2135 up(&bus->sdsem);
2136 brcmf_rx_frame(bus->drvr, ifidx, pkt, 1);
2137 down(&bus->sdsem);
2138 }
2139 rxcount = maxframes - rxleft;
2140#ifdef BCMDBG
2141 /* Message if we hit the limit */
2142 if (!rxleft)
2143 brcmf_dbg(DATA, "hit rx limit of %d frames\n",
2144 maxframes);
2145 else
2146#endif /* BCMDBG */
2147 brcmf_dbg(DATA, "processed %d frames\n", rxcount);
2148 /* Back off rxseq if awaiting rtx, update rx_seq */
2149 if (bus->rxskip)
2150 rxseq--;
2151 bus->rx_seq = rxseq;
2152
2153 return rxcount;
2154}
2155
2156static int
2157brcmf_sdbrcm_send_buf(struct brcmf_bus *bus, u32 addr, uint fn, uint flags,
2158 u8 *buf, uint nbytes, struct sk_buff *pkt)
2159{
2160 return brcmf_sdcard_send_buf
2161 (bus->sdiodev, addr, fn, flags, buf, nbytes, pkt);
2162}
2163
2164static void
2165brcmf_sdbrcm_wait_for_event(struct brcmf_bus *bus, bool *lockvar)
2166{
2167 up(&bus->sdsem);
2168 wait_event_interruptible_timeout(bus->ctrl_wait,
2169 (*lockvar == false), HZ * 2);
2170 down(&bus->sdsem);
2171 return;
2172}
2173
2174static void
2175brcmf_sdbrcm_wait_event_wakeup(struct brcmf_bus *bus)
2176{
2177 if (waitqueue_active(&bus->ctrl_wait))
2178 wake_up_interruptible(&bus->ctrl_wait);
2179 return;
2180}
2181
2182/* Writes a HW/SW header into the packet and sends it. */
2183/* Assumes: (a) header space already there, (b) caller holds lock */
2184static int brcmf_sdbrcm_txpkt(struct brcmf_bus *bus, struct sk_buff *pkt,
2185 uint chan, bool free_pkt)
2186{
2187 int ret;
2188 u8 *frame;
2189 u16 len, pad = 0;
2190 u32 swheader;
2191 struct sk_buff *new;
2192 int i;
2193
2194 brcmf_dbg(TRACE, "Enter\n");
2195
2196 frame = (u8 *) (pkt->data);
2197
2198 /* Add alignment padding, allocate new packet if needed */
2199 pad = ((unsigned long)frame % BRCMF_SDALIGN);
2200 if (pad) {
2201 if (skb_headroom(pkt) < pad) {
2202 brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
2203 skb_headroom(pkt), pad);
2204 bus->drvr->tx_realloc++;
2205 new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
2206 if (!new) {
2207 brcmf_dbg(ERROR, "couldn't allocate new %d-byte packet\n",
2208 pkt->len + BRCMF_SDALIGN);
2209 ret = -ENOMEM;
2210 goto done;
2211 }
2212
2213 pkt_align(new, pkt->len, BRCMF_SDALIGN);
2214 memcpy(new->data, pkt->data, pkt->len);
2215 if (free_pkt)
2216 brcmu_pkt_buf_free_skb(pkt);
2217 /* free the pkt if canned one is not used */
2218 free_pkt = true;
2219 pkt = new;
2220 frame = (u8 *) (pkt->data);
2221 /* precondition: (frame % BRCMF_SDALIGN) == 0) */
2222 pad = 0;
2223 } else {
2224 skb_push(pkt, pad);
2225 frame = (u8 *) (pkt->data);
2226 /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
2227 memset(frame, 0, pad + SDPCM_HDRLEN);
2228 }
2229 }
2230 /* precondition: pad < BRCMF_SDALIGN */
2231
2232 /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
2233 len = (u16) (pkt->len);
2234 *(__le16 *) frame = cpu_to_le16(len);
2235 *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
2236
2237 /* Software tag: channel, sequence number, data offset */
2238 swheader =
2239 ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
2240 (((pad +
2241 SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
2242
2243 put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
2244 put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
2245
2246#ifdef BCMDBG
2247 tx_packets[pkt->priority]++;
2248 if (BRCMF_BYTES_ON() &&
2249 (((BRCMF_CTL_ON() && (chan == SDPCM_CONTROL_CHANNEL)) ||
2250 (BRCMF_DATA_ON() && (chan != SDPCM_CONTROL_CHANNEL))))) {
2251 printk(KERN_DEBUG "Tx Frame:\n");
2252 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, frame, len);
2253 } else if (BRCMF_HDRS_ON()) {
2254 printk(KERN_DEBUG "TxHdr:\n");
2255 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
2256 frame, min_t(u16, len, 16));
2257 }
2258#endif
2259
2260 /* Raise len to next SDIO block to eliminate tail command */
2261 if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
2262 u16 pad = bus->blocksize - (len % bus->blocksize);
2263 if ((pad <= bus->roundup) && (pad < bus->blocksize))
2264 len += pad;
2265 } else if (len % BRCMF_SDALIGN) {
2266 len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
2267 }
2268
2269 /* Some controllers have trouble with odd bytes -- round to even */
2270 if (len & (ALIGNMENT - 1))
2271 len = roundup(len, ALIGNMENT);
2272
2273 ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
2274 SDIO_FUNC_2, F2SYNC, frame,
2275 len, pkt);
2276 bus->f2txdata++;
2277
2278 if (ret < 0) {
2279 /* On failure, abort the command and terminate the frame */
2280 brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
2281 ret);
2282 bus->tx_sderrs++;
2283
2284 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
2285 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
2286 SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
2287 NULL);
2288 bus->f1regdata++;
2289
2290 for (i = 0; i < 3; i++) {
2291 u8 hi, lo;
2292 hi = brcmf_sdcard_cfg_read(bus->sdiodev,
2293 SDIO_FUNC_1,
2294 SBSDIO_FUNC1_WFRAMEBCHI,
2295 NULL);
2296 lo = brcmf_sdcard_cfg_read(bus->sdiodev,
2297 SDIO_FUNC_1,
2298 SBSDIO_FUNC1_WFRAMEBCLO,
2299 NULL);
2300 bus->f1regdata += 2;
2301 if ((hi == 0) && (lo == 0))
2302 break;
2303 }
2304
2305 }
2306 if (ret == 0)
2307 bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
2308
2309done:
2310 /* restore pkt buffer pointer before calling tx complete routine */
2311 skb_pull(pkt, SDPCM_HDRLEN + pad);
2312 up(&bus->sdsem);
2313 brcmf_txcomplete(bus->drvr, pkt, ret != 0);
2314 down(&bus->sdsem);
2315
2316 if (free_pkt)
2317 brcmu_pkt_buf_free_skb(pkt);
2318
2319 return ret;
2320}
2321
2322static uint brcmf_sdbrcm_sendfromq(struct brcmf_bus *bus, uint maxframes)
2323{
2324 struct sk_buff *pkt;
2325 u32 intstatus = 0;
2326 uint retries = 0;
2327 int ret = 0, prec_out;
2328 uint cnt = 0;
2329 uint datalen;
2330 u8 tx_prec_map;
2331
2332 struct brcmf_pub *drvr = bus->drvr;
2333
2334 brcmf_dbg(TRACE, "Enter\n");
2335
2336 tx_prec_map = ~bus->flowcontrol;
2337
2338 /* Send frames until the limit or some other event */
2339 for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
2340 spin_lock_bh(&bus->txqlock);
2341 pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
2342 if (pkt == NULL) {
2343 spin_unlock_bh(&bus->txqlock);
2344 break;
2345 }
2346 spin_unlock_bh(&bus->txqlock);
2347 datalen = pkt->len - SDPCM_HDRLEN;
2348
2349 ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL, true);
2350 if (ret)
2351 bus->drvr->tx_errors++;
2352 else
2353 bus->drvr->dstats.tx_bytes += datalen;
2354
2355 /* In poll mode, need to check for other events */
2356 if (!bus->intr && cnt) {
2357 /* Check device status, signal pending interrupt */
2358 r_sdreg32(bus, &intstatus,
2359 offsetof(struct sdpcmd_regs, intstatus),
2360 &retries);
2361 bus->f2txdata++;
2362 if (brcmf_sdcard_regfail(bus->sdiodev))
2363 break;
2364 if (intstatus & bus->hostintmask)
2365 bus->ipend = true;
2366 }
2367 }
2368
2369 /* Deflow-control stack if needed */
2370 if (drvr->up && (drvr->busstate == BRCMF_BUS_DATA) &&
2371 drvr->txoff && (pktq_len(&bus->txq) < TXLOW))
2372 brcmf_txflowcontrol(drvr, 0, OFF);
2373
2374 return cnt;
2375}
2376
2377static bool brcmf_sdbrcm_dpc(struct brcmf_bus *bus)
2378{
2379 u32 intstatus, newstatus = 0;
2380 uint retries = 0;
2381 uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
2382 uint txlimit = bus->txbound; /* Tx frames to send before resched */
2383 uint framecnt = 0; /* Temporary counter of tx/rx frames */
2384 bool rxdone = true; /* Flag for no more read data */
2385 bool resched = false; /* Flag indicating resched wanted */
2386
2387 brcmf_dbg(TRACE, "Enter\n");
2388
2389 /* Start with leftover status bits */
2390 intstatus = bus->intstatus;
2391
2392 down(&bus->sdsem);
2393
2394 /* If waiting for HTAVAIL, check status */
2395 if (bus->clkstate == CLK_PENDING) {
2396 int err;
2397 u8 clkctl, devctl = 0;
2398
2399#ifdef BCMDBG
2400 /* Check for inconsistent device control */
2401 devctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
2402 SBSDIO_DEVICE_CTL, &err);
2403 if (err) {
2404 brcmf_dbg(ERROR, "error reading DEVCTL: %d\n", err);
2405 bus->drvr->busstate = BRCMF_BUS_DOWN;
2406 }
2407#endif /* BCMDBG */
2408
2409 /* Read CSR, if clock on switch to AVAIL, else ignore */
2410 clkctl = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
2411 SBSDIO_FUNC1_CHIPCLKCSR, &err);
2412 if (err) {
2413 brcmf_dbg(ERROR, "error reading CSR: %d\n",
2414 err);
2415 bus->drvr->busstate = BRCMF_BUS_DOWN;
2416 }
2417
2418 brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
2419 devctl, clkctl);
2420
2421 if (SBSDIO_HTAV(clkctl)) {
2422 devctl = brcmf_sdcard_cfg_read(bus->sdiodev,
2423 SDIO_FUNC_1,
2424 SBSDIO_DEVICE_CTL, &err);
2425 if (err) {
2426 brcmf_dbg(ERROR, "error reading DEVCTL: %d\n",
2427 err);
2428 bus->drvr->busstate = BRCMF_BUS_DOWN;
2429 }
2430 devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
2431 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
2432 SBSDIO_DEVICE_CTL, devctl, &err);
2433 if (err) {
2434 brcmf_dbg(ERROR, "error writing DEVCTL: %d\n",
2435 err);
2436 bus->drvr->busstate = BRCMF_BUS_DOWN;
2437 }
2438 bus->clkstate = CLK_AVAIL;
2439 } else {
2440 goto clkwait;
2441 }
2442 }
2443
2444 bus_wake(bus);
2445
2446 /* Make sure backplane clock is on */
2447 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
2448 if (bus->clkstate == CLK_PENDING)
2449 goto clkwait;
2450
2451 /* Pending interrupt indicates new device status */
2452 if (bus->ipend) {
2453 bus->ipend = false;
2454 r_sdreg32(bus, &newstatus,
2455 offsetof(struct sdpcmd_regs, intstatus), &retries);
2456 bus->f1regdata++;
2457 if (brcmf_sdcard_regfail(bus->sdiodev))
2458 newstatus = 0;
2459 newstatus &= bus->hostintmask;
2460 bus->fcstate = !!(newstatus & I_HMB_FC_STATE);
2461 if (newstatus) {
2462 w_sdreg32(bus, newstatus,
2463 offsetof(struct sdpcmd_regs, intstatus),
2464 &retries);
2465 bus->f1regdata++;
2466 }
2467 }
2468
2469 /* Merge new bits with previous */
2470 intstatus |= newstatus;
2471 bus->intstatus = 0;
2472
2473 /* Handle flow-control change: read new state in case our ack
2474 * crossed another change interrupt. If change still set, assume
2475 * FC ON for safety, let next loop through do the debounce.
2476 */
2477 if (intstatus & I_HMB_FC_CHANGE) {
2478 intstatus &= ~I_HMB_FC_CHANGE;
2479 w_sdreg32(bus, I_HMB_FC_CHANGE,
2480 offsetof(struct sdpcmd_regs, intstatus), &retries);
2481
2482 r_sdreg32(bus, &newstatus,
2483 offsetof(struct sdpcmd_regs, intstatus), &retries);
2484 bus->f1regdata += 2;
2485 bus->fcstate =
2486 !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE));
2487 intstatus |= (newstatus & bus->hostintmask);
2488 }
2489
2490 /* Handle host mailbox indication */
2491 if (intstatus & I_HMB_HOST_INT) {
2492 intstatus &= ~I_HMB_HOST_INT;
2493 intstatus |= brcmf_sdbrcm_hostmail(bus);
2494 }
2495
2496 /* Generally don't ask for these, can get CRC errors... */
2497 if (intstatus & I_WR_OOSYNC) {
2498 brcmf_dbg(ERROR, "Dongle reports WR_OOSYNC\n");
2499 intstatus &= ~I_WR_OOSYNC;
2500 }
2501
2502 if (intstatus & I_RD_OOSYNC) {
2503 brcmf_dbg(ERROR, "Dongle reports RD_OOSYNC\n");
2504 intstatus &= ~I_RD_OOSYNC;
2505 }
2506
2507 if (intstatus & I_SBINT) {
2508 brcmf_dbg(ERROR, "Dongle reports SBINT\n");
2509 intstatus &= ~I_SBINT;
2510 }
2511
2512 /* Would be active due to wake-wlan in gSPI */
2513 if (intstatus & I_CHIPACTIVE) {
2514 brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
2515 intstatus &= ~I_CHIPACTIVE;
2516 }
2517
2518 /* Ignore frame indications if rxskip is set */
2519 if (bus->rxskip)
2520 intstatus &= ~I_HMB_FRAME_IND;
2521
2522 /* On frame indication, read available frames */
2523 if (PKT_AVAILABLE()) {
2524 framecnt = brcmf_sdbrcm_readframes(bus, rxlimit, &rxdone);
2525 if (rxdone || bus->rxskip)
2526 intstatus &= ~I_HMB_FRAME_IND;
2527 rxlimit -= min(framecnt, rxlimit);
2528 }
2529
2530 /* Keep still-pending events for next scheduling */
2531 bus->intstatus = intstatus;
2532
2533clkwait:
2534 if (data_ok(bus) && bus->ctrl_frame_stat &&
2535 (bus->clkstate == CLK_AVAIL)) {
2536 int ret, i;
2537
2538 ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
2539 SDIO_FUNC_2, F2SYNC, (u8 *) bus->ctrl_frame_buf,
2540 (u32) bus->ctrl_frame_len, NULL);
2541
2542 if (ret < 0) {
2543 /* On failure, abort the command and
2544 terminate the frame */
2545 brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
2546 ret);
2547 bus->tx_sderrs++;
2548
2549 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
2550
2551 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
2552 SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM,
2553 NULL);
2554 bus->f1regdata++;
2555
2556 for (i = 0; i < 3; i++) {
2557 u8 hi, lo;
2558 hi = brcmf_sdcard_cfg_read(bus->sdiodev,
2559 SDIO_FUNC_1,
2560 SBSDIO_FUNC1_WFRAMEBCHI,
2561 NULL);
2562 lo = brcmf_sdcard_cfg_read(bus->sdiodev,
2563 SDIO_FUNC_1,
2564 SBSDIO_FUNC1_WFRAMEBCLO,
2565 NULL);
2566 bus->f1regdata += 2;
2567 if ((hi == 0) && (lo == 0))
2568 break;
2569 }
2570
2571 }
2572 if (ret == 0)
2573 bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
2574
2575 brcmf_dbg(INFO, "Return_dpc value is : %d\n", ret);
2576 bus->ctrl_frame_stat = false;
2577 brcmf_sdbrcm_wait_event_wakeup(bus);
2578 }
2579 /* Send queued frames (limit 1 if rx may still be pending) */
2580 else if ((bus->clkstate == CLK_AVAIL) && !bus->fcstate &&
2581 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
2582 && data_ok(bus)) {
2583 framecnt = rxdone ? txlimit : min(txlimit, bus->txminmax);
2584 framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
2585 txlimit -= framecnt;
2586 }
2587
2588 /* Resched if events or tx frames are pending,
2589 else await next interrupt */
2590 /* On failed register access, all bets are off:
2591 no resched or interrupts */
2592 if ((bus->drvr->busstate == BRCMF_BUS_DOWN) ||
2593 brcmf_sdcard_regfail(bus->sdiodev)) {
2594 brcmf_dbg(ERROR, "failed backplane access over SDIO, halting operation %d\n",
2595 brcmf_sdcard_regfail(bus->sdiodev));
2596 bus->drvr->busstate = BRCMF_BUS_DOWN;
2597 bus->intstatus = 0;
2598 } else if (bus->clkstate == CLK_PENDING) {
2599 brcmf_dbg(INFO, "rescheduled due to CLK_PENDING awaiting I_CHIPACTIVE interrupt\n");
2600 resched = true;
2601 } else if (bus->intstatus || bus->ipend ||
2602 (!bus->fcstate && brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol)
2603 && data_ok(bus)) || PKT_AVAILABLE()) {
2604 resched = true;
2605 }
2606
2607 bus->dpc_sched = resched;
2608
2609 /* If we're done for now, turn off clock request. */
2610 if ((bus->clkstate != CLK_PENDING)
2611 && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
2612 bus->activity = false;
2613 brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
2614 }
2615
2616 up(&bus->sdsem);
2617
2618 return resched;
2619}
2620
2621static int brcmf_sdbrcm_dpc_thread(void *data)
2622{
2623 struct brcmf_bus *bus = (struct brcmf_bus *) data;
2624
2625 allow_signal(SIGTERM);
2626 /* Run until signal received */
2627 while (1) {
2628 if (kthread_should_stop())
2629 break;
2630 if (!wait_for_completion_interruptible(&bus->dpc_wait)) {
2631 /* Call bus dpc unless it indicated down
2632 (then clean stop) */
2633 if (bus->drvr->busstate != BRCMF_BUS_DOWN) {
2634 if (brcmf_sdbrcm_dpc(bus))
2635 complete(&bus->dpc_wait);
2636 } else {
2637 /* after stopping the bus, exit thread */
2638 brcmf_sdbrcm_bus_stop(bus);
2639 bus->dpc_tsk = NULL;
2640 break;
2641 }
2642 } else
2643 break;
2644 }
2645 return 0;
2646}
2647
2648int brcmf_sdbrcm_bus_txdata(struct brcmf_bus *bus, struct sk_buff *pkt)
2649{
2650 int ret = -EBADE;
2651 uint datalen, prec;
2652
2653 brcmf_dbg(TRACE, "Enter\n");
2654
2655 datalen = pkt->len;
2656
2657 /* Add space for the header */
2658 skb_push(pkt, SDPCM_HDRLEN);
2659 /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
2660
2661 prec = prio2prec((pkt->priority & PRIOMASK));
2662
2663 /* Check for existing queue, current flow-control,
2664 pending event, or pending clock */
2665 brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
2666 bus->fcqueued++;
2667
2668 /* Priority based enq */
2669 spin_lock_bh(&bus->txqlock);
2670 if (brcmf_c_prec_enq(bus->drvr, &bus->txq, pkt, prec) == false) {
2671 skb_pull(pkt, SDPCM_HDRLEN);
2672 brcmf_txcomplete(bus->drvr, pkt, false);
2673 brcmu_pkt_buf_free_skb(pkt);
2674 brcmf_dbg(ERROR, "out of bus->txq !!!\n");
2675 ret = -ENOSR;
2676 } else {
2677 ret = 0;
2678 }
2679 spin_unlock_bh(&bus->txqlock);
2680
2681 if (pktq_len(&bus->txq) >= TXHI)
2682 brcmf_txflowcontrol(bus->drvr, 0, ON);
2683
2684#ifdef BCMDBG
2685 if (pktq_plen(&bus->txq, prec) > qcount[prec])
2686 qcount[prec] = pktq_plen(&bus->txq, prec);
2687#endif
2688 /* Schedule DPC if needed to send queued packet(s) */
2689 if (!bus->dpc_sched) {
2690 bus->dpc_sched = true;
2691 if (bus->dpc_tsk)
2692 complete(&bus->dpc_wait);
2693 }
2694
2695 return ret;
2696}
2697
2698static int
2699brcmf_sdbrcm_membytes(struct brcmf_bus *bus, bool write, u32 address, u8 *data,
2700 uint size)
2701{
2702 int bcmerror = 0;
2703 u32 sdaddr;
2704 uint dsize;
2705
2706 /* Determine initial transfer parameters */
2707 sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
2708 if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
2709 dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
2710 else
2711 dsize = size;
2712
2713 /* Set the backplane window to include the start address */
2714 bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
2715 if (bcmerror) {
2716 brcmf_dbg(ERROR, "window change failed\n");
2717 goto xfer_done;
2718 }
2719
2720 /* Do the transfer(s) */
2721 while (size) {
2722 brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
2723 write ? "write" : "read", dsize,
2724 sdaddr, address & SBSDIO_SBWINDOW_MASK);
2725 bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
2726 sdaddr, data, dsize);
2727 if (bcmerror) {
2728 brcmf_dbg(ERROR, "membytes transfer failed\n");
2729 break;
2730 }
2731
2732 /* Adjust for next transfer (if any) */
2733 size -= dsize;
2734 if (size) {
2735 data += dsize;
2736 address += dsize;
2737 bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
2738 address);
2739 if (bcmerror) {
2740 brcmf_dbg(ERROR, "window change failed\n");
2741 break;
2742 }
2743 sdaddr = 0;
2744 dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
2745 }
2746 }
2747
2748xfer_done:
2749 /* Return the window to backplane enumeration space for core access */
2750 if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
2751 brcmf_dbg(ERROR, "FAILED to set window back to 0x%x\n",
2752 bus->sdiodev->sbwad);
2753
2754 return bcmerror;
2755}
2756
2757#ifdef BCMDBG
2758#define CONSOLE_LINE_MAX 192
2759
2760static int brcmf_sdbrcm_readconsole(struct brcmf_bus *bus)
2761{
2762 struct brcmf_console *c = &bus->console;
2763 u8 line[CONSOLE_LINE_MAX], ch;
2764 u32 n, idx, addr;
2765 int rv;
2766
2767 /* Don't do anything until FWREADY updates console address */
2768 if (bus->console_addr == 0)
2769 return 0;
2770
2771 /* Read console log struct */
2772 addr = bus->console_addr + offsetof(struct rte_console, log_le);
2773 rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
2774 sizeof(c->log_le));
2775 if (rv < 0)
2776 return rv;
2777
2778 /* Allocate console buffer (one time only) */
2779 if (c->buf == NULL) {
2780 c->bufsize = le32_to_cpu(c->log_le.buf_size);
2781 c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
2782 if (c->buf == NULL)
2783 return -ENOMEM;
2784 }
2785
2786 idx = le32_to_cpu(c->log_le.idx);
2787
2788 /* Protect against corrupt value */
2789 if (idx > c->bufsize)
2790 return -EBADE;
2791
2792 /* Skip reading the console buffer if the index pointer
2793 has not moved */
2794 if (idx == c->last)
2795 return 0;
2796
2797 /* Read the console buffer */
2798 addr = le32_to_cpu(c->log_le.buf);
2799 rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
2800 if (rv < 0)
2801 return rv;
2802
2803 while (c->last != idx) {
2804 for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
2805 if (c->last == idx) {
2806 /* This would output a partial line.
2807 * Instead, back up
2808 * the buffer pointer and output this
2809 * line next time around.
2810 */
2811 if (c->last >= n)
2812 c->last -= n;
2813 else
2814 c->last = c->bufsize - n;
2815 goto break2;
2816 }
2817 ch = c->buf[c->last];
2818 c->last = (c->last + 1) % c->bufsize;
2819 if (ch == '\n')
2820 break;
2821 line[n] = ch;
2822 }
2823
2824 if (n > 0) {
2825 if (line[n - 1] == '\r')
2826 n--;
2827 line[n] = 0;
2828 printk(KERN_DEBUG "CONSOLE: %s\n", line);
2829 }
2830 }
2831break2:
2832
2833 return 0;
2834}
2835#endif /* BCMDBG */
2836
2837static int brcmf_tx_frame(struct brcmf_bus *bus, u8 *frame, u16 len)
2838{
2839 int i;
2840 int ret;
2841
2842 bus->ctrl_frame_stat = false;
2843 ret = brcmf_sdbrcm_send_buf(bus, bus->sdiodev->sbwad,
2844 SDIO_FUNC_2, F2SYNC, frame, len, NULL);
2845
2846 if (ret < 0) {
2847 /* On failure, abort the command and terminate the frame */
2848 brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
2849 ret);
2850 bus->tx_sderrs++;
2851
2852 brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
2853
2854 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
2855 SBSDIO_FUNC1_FRAMECTRL,
2856 SFC_WF_TERM, NULL);
2857 bus->f1regdata++;
2858
2859 for (i = 0; i < 3; i++) {
2860 u8 hi, lo;
2861 hi = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
2862 SBSDIO_FUNC1_WFRAMEBCHI,
2863 NULL);
2864 lo = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
2865 SBSDIO_FUNC1_WFRAMEBCLO,
2866 NULL);
2867 bus->f1regdata += 2;
2868 if (hi == 0 && lo == 0)
2869 break;
2870 }
2871 return ret;
2872 }
2873
2874 bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
2875
2876 return ret;
2877}
2878
2879int
2880brcmf_sdbrcm_bus_txctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
2881{
2882 u8 *frame;
2883 u16 len;
2884 u32 swheader;
2885 uint retries = 0;
2886 u8 doff = 0;
2887 int ret = -1;
2888
2889 brcmf_dbg(TRACE, "Enter\n");
2890
2891 /* Back the pointer to make a room for bus header */
2892 frame = msg - SDPCM_HDRLEN;
2893 len = (msglen += SDPCM_HDRLEN);
2894
2895 /* Add alignment padding (optional for ctl frames) */
2896 doff = ((unsigned long)frame % BRCMF_SDALIGN);
2897 if (doff) {
2898 frame -= doff;
2899 len += doff;
2900 msglen += doff;
2901 memset(frame, 0, doff + SDPCM_HDRLEN);
2902 }
2903 /* precondition: doff < BRCMF_SDALIGN */
2904 doff += SDPCM_HDRLEN;
2905
2906 /* Round send length to next SDIO block */
2907 if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
2908 u16 pad = bus->blocksize - (len % bus->blocksize);
2909 if ((pad <= bus->roundup) && (pad < bus->blocksize))
2910 len += pad;
2911 } else if (len % BRCMF_SDALIGN) {
2912 len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
2913 }
2914
2915 /* Satisfy length-alignment requirements */
2916 if (len & (ALIGNMENT - 1))
2917 len = roundup(len, ALIGNMENT);
2918
2919 /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
2920
2921 /* Need to lock here to protect txseq and SDIO tx calls */
2922 down(&bus->sdsem);
2923
2924 bus_wake(bus);
2925
2926 /* Make sure backplane clock is on */
2927 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
2928
2929 /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
2930 *(__le16 *) frame = cpu_to_le16((u16) msglen);
2931 *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
2932
2933 /* Software tag: channel, sequence number, data offset */
2934 swheader =
2935 ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
2936 SDPCM_CHANNEL_MASK)
2937 | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
2938 SDPCM_DOFFSET_MASK);
2939 put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
2940 put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
2941
2942 if (!data_ok(bus)) {
2943 brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
2944 bus->tx_max, bus->tx_seq);
2945 bus->ctrl_frame_stat = true;
2946 /* Send from dpc */
2947 bus->ctrl_frame_buf = frame;
2948 bus->ctrl_frame_len = len;
2949
2950 brcmf_sdbrcm_wait_for_event(bus, &bus->ctrl_frame_stat);
2951
2952 if (bus->ctrl_frame_stat == false) {
2953 brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
2954 ret = 0;
2955 } else {
2956 brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
2957 ret = -1;
2958 }
2959 }
2960
2961 if (ret == -1) {
2962#ifdef BCMDBG
2963 if (BRCMF_BYTES_ON() && BRCMF_CTL_ON()) {
2964 printk(KERN_DEBUG "Tx Frame:\n");
2965 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
2966 frame, len);
2967 } else if (BRCMF_HDRS_ON()) {
2968 printk(KERN_DEBUG "TxHdr:\n");
2969 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET,
2970 frame, min_t(u16, len, 16));
2971 }
2972#endif
2973
2974 do {
2975 ret = brcmf_tx_frame(bus, frame, len);
2976 } while (ret < 0 && retries++ < TXRETRIES);
2977 }
2978
2979 if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) && !bus->dpc_sched) {
2980 bus->activity = false;
2981 brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
2982 }
2983
2984 up(&bus->sdsem);
2985
2986 if (ret)
2987 bus->drvr->tx_ctlerrs++;
2988 else
2989 bus->drvr->tx_ctlpkts++;
2990
2991 return ret ? -EIO : 0;
2992}
2993
2994int
2995brcmf_sdbrcm_bus_rxctl(struct brcmf_bus *bus, unsigned char *msg, uint msglen)
2996{
2997 int timeleft;
2998 uint rxlen = 0;
2999 bool pending;
3000
3001 brcmf_dbg(TRACE, "Enter\n");
3002
3003 /* Wait until control frame is available */
3004 timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
3005
3006 down(&bus->sdsem);
3007 rxlen = bus->rxlen;
3008 memcpy(msg, bus->rxctl, min(msglen, rxlen));
3009 bus->rxlen = 0;
3010 up(&bus->sdsem);
3011
3012 if (rxlen) {
3013 brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
3014 rxlen, msglen);
3015 } else if (timeleft == 0) {
3016 brcmf_dbg(ERROR, "resumed on timeout\n");
3017 } else if (pending == true) {
3018 brcmf_dbg(CTL, "cancelled\n");
3019 return -ERESTARTSYS;
3020 } else {
3021 brcmf_dbg(CTL, "resumed for unknown reason?\n");
3022 }
3023
3024 if (rxlen)
3025 bus->drvr->rx_ctlpkts++;
3026 else
3027 bus->drvr->rx_ctlerrs++;
3028
3029 return rxlen ? (int)rxlen : -ETIMEDOUT;
3030}
3031
3032static int brcmf_sdbrcm_downloadvars(struct brcmf_bus *bus, void *arg, int len)
3033{
3034 int bcmerror = 0;
3035
3036 brcmf_dbg(TRACE, "Enter\n");
3037
3038 /* Basic sanity checks */
3039 if (bus->drvr->up) {
3040 bcmerror = -EISCONN;
3041 goto err;
3042 }
3043 if (!len) {
3044 bcmerror = -EOVERFLOW;
3045 goto err;
3046 }
3047
3048 /* Free the old ones and replace with passed variables */
3049 kfree(bus->vars);
3050
3051 bus->vars = kmalloc(len, GFP_ATOMIC);
3052 bus->varsz = bus->vars ? len : 0;
3053 if (bus->vars == NULL) {
3054 bcmerror = -ENOMEM;
3055 goto err;
3056 }
3057
3058 /* Copy the passed variables, which should include the
3059 terminating double-null */
3060 memcpy(bus->vars, arg, bus->varsz);
3061err:
3062 return bcmerror;
3063}
3064
3065static int brcmf_sdbrcm_write_vars(struct brcmf_bus *bus)
3066{
3067 int bcmerror = 0;
3068 u32 varsize;
3069 u32 varaddr;
3070 u8 *vbuffer;
3071 u32 varsizew;
3072 __le32 varsizew_le;
3073#ifdef BCMDBG
3074 char *nvram_ularray;
3075#endif /* BCMDBG */
3076
3077 /* Even if there are no vars are to be written, we still
3078 need to set the ramsize. */
3079 varsize = bus->varsz ? roundup(bus->varsz, 4) : 0;
3080 varaddr = (bus->ramsize - 4) - varsize;
3081
3082 if (bus->vars) {
3083 vbuffer = kzalloc(varsize, GFP_ATOMIC);
3084 if (!vbuffer)
3085 return -ENOMEM;
3086
3087 memcpy(vbuffer, bus->vars, bus->varsz);
3088
3089 /* Write the vars list */
3090 bcmerror =
3091 brcmf_sdbrcm_membytes(bus, true, varaddr, vbuffer, varsize);
3092#ifdef BCMDBG
3093 /* Verify NVRAM bytes */
3094 brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n", varsize);
3095 nvram_ularray = kmalloc(varsize, GFP_ATOMIC);
3096 if (!nvram_ularray)
3097 return -ENOMEM;
3098
3099 /* Upload image to verify downloaded contents. */
3100 memset(nvram_ularray, 0xaa, varsize);
3101
3102 /* Read the vars list to temp buffer for comparison */
3103 bcmerror =
3104 brcmf_sdbrcm_membytes(bus, false, varaddr, nvram_ularray,
3105 varsize);
3106 if (bcmerror) {
3107 brcmf_dbg(ERROR, "error %d on reading %d nvram bytes at 0x%08x\n",
3108 bcmerror, varsize, varaddr);
3109 }
3110 /* Compare the org NVRAM with the one read from RAM */
3111 if (memcmp(vbuffer, nvram_ularray, varsize))
3112 brcmf_dbg(ERROR, "Downloaded NVRAM image is corrupted\n");
3113 else
3114 brcmf_dbg(ERROR, "Download/Upload/Compare of NVRAM ok\n");
3115
3116 kfree(nvram_ularray);
3117#endif /* BCMDBG */
3118
3119 kfree(vbuffer);
3120 }
3121
3122 /* adjust to the user specified RAM */
3123 brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
3124 brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
3125 varaddr, varsize);
3126 varsize = ((bus->ramsize - 4) - varaddr);
3127
3128 /*
3129 * Determine the length token:
3130 * Varsize, converted to words, in lower 16-bits, checksum
3131 * in upper 16-bits.
3132 */
3133 if (bcmerror) {
3134 varsizew = 0;
3135 varsizew_le = cpu_to_le32(0);
3136 } else {
3137 varsizew = varsize / 4;
3138 varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
3139 varsizew_le = cpu_to_le32(varsizew);
3140 }
3141
3142 brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
3143 varsize, varsizew);
3144
3145 /* Write the length token to the last word */
3146 bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
3147 (u8 *)&varsizew_le, 4);
3148
3149 return bcmerror;
3150}
3151
3152static void
3153brcmf_sdbrcm_chip_disablecore(struct brcmf_sdio_dev *sdiodev, u32 corebase)
3154{
3155 u32 regdata;
3156
3157 regdata = brcmf_sdcard_reg_read(sdiodev,
3158 CORE_SB(corebase, sbtmstatelow), 4);
3159 if (regdata & SBTML_RESET)
3160 return;
3161
3162 regdata = brcmf_sdcard_reg_read(sdiodev,
3163 CORE_SB(corebase, sbtmstatelow), 4);
3164 if ((regdata & (SICF_CLOCK_EN << SBTML_SICF_SHIFT)) != 0) {
3165 /*
3166 * set target reject and spin until busy is clear
3167 * (preserve core-specific bits)
3168 */
3169 regdata = brcmf_sdcard_reg_read(sdiodev,
3170 CORE_SB(corebase, sbtmstatelow), 4);
3171 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow),
3172 4, regdata | SBTML_REJ);
3173
3174 regdata = brcmf_sdcard_reg_read(sdiodev,
3175 CORE_SB(corebase, sbtmstatelow), 4);
3176 udelay(1);
3177 SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
3178 CORE_SB(corebase, sbtmstatehigh), 4) &
3179 SBTMH_BUSY), 100000);
3180
3181 regdata = brcmf_sdcard_reg_read(sdiodev,
3182 CORE_SB(corebase, sbtmstatehigh), 4);
3183 if (regdata & SBTMH_BUSY)
3184 brcmf_dbg(ERROR, "ARM core still busy\n");
3185
3186 regdata = brcmf_sdcard_reg_read(sdiodev,
3187 CORE_SB(corebase, sbidlow), 4);
3188 if (regdata & SBIDL_INIT) {
3189 regdata = brcmf_sdcard_reg_read(sdiodev,
3190 CORE_SB(corebase, sbimstate), 4) |
3191 SBIM_RJ;
3192 brcmf_sdcard_reg_write(sdiodev,
3193 CORE_SB(corebase, sbimstate), 4,
3194 regdata);
3195 regdata = brcmf_sdcard_reg_read(sdiodev,
3196 CORE_SB(corebase, sbimstate), 4);
3197 udelay(1);
3198 SPINWAIT((brcmf_sdcard_reg_read(sdiodev,
3199 CORE_SB(corebase, sbimstate), 4) &
3200 SBIM_BY), 100000);
3201 }
3202
3203 /* set reset and reject while enabling the clocks */
3204 brcmf_sdcard_reg_write(sdiodev,
3205 CORE_SB(corebase, sbtmstatelow), 4,
3206 (((SICF_FGC | SICF_CLOCK_EN) << SBTML_SICF_SHIFT) |
3207 SBTML_REJ | SBTML_RESET));
3208 regdata = brcmf_sdcard_reg_read(sdiodev,
3209 CORE_SB(corebase, sbtmstatelow), 4);
3210 udelay(10);
3211
3212 /* clear the initiator reject bit */
3213 regdata = brcmf_sdcard_reg_read(sdiodev,
3214 CORE_SB(corebase, sbidlow), 4);
3215 if (regdata & SBIDL_INIT) {
3216 regdata = brcmf_sdcard_reg_read(sdiodev,
3217 CORE_SB(corebase, sbimstate), 4) &
3218 ~SBIM_RJ;
3219 brcmf_sdcard_reg_write(sdiodev,
3220 CORE_SB(corebase, sbimstate), 4,
3221 regdata);
3222 }
3223 }
3224
3225 /* leave reset and reject asserted */
3226 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
3227 (SBTML_REJ | SBTML_RESET));
3228 udelay(1);
3229}
3230
3231static void
3232brcmf_sdbrcm_chip_resetcore(struct brcmf_sdio_dev *sdiodev, u32 corebase)
3233{
3234 u32 regdata;
3235
3236 /*
3237 * Must do the disable sequence first to work for
3238 * arbitrary current core state.
3239 */
3240 brcmf_sdbrcm_chip_disablecore(sdiodev, corebase);
3241
3242 /*
3243 * Now do the initialization sequence.
3244 * set reset while enabling the clock and
3245 * forcing them on throughout the core
3246 */
3247 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
3248 ((SICF_FGC | SICF_CLOCK_EN) << SBTML_SICF_SHIFT) |
3249 SBTML_RESET);
3250 udelay(1);
3251
3252 regdata = brcmf_sdcard_reg_read(sdiodev,
3253 CORE_SB(corebase, sbtmstatehigh), 4);
3254 if (regdata & SBTMH_SERR)
3255 brcmf_sdcard_reg_write(sdiodev,
3256 CORE_SB(corebase, sbtmstatehigh), 4, 0);
3257
3258 regdata = brcmf_sdcard_reg_read(sdiodev,
3259 CORE_SB(corebase, sbimstate), 4);
3260 if (regdata & (SBIM_IBE | SBIM_TO))
3261 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbimstate), 4,
3262 regdata & ~(SBIM_IBE | SBIM_TO));
3263
3264 /* clear reset and allow it to propagate throughout the core */
3265 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
3266 (SICF_FGC << SBTML_SICF_SHIFT) |
3267 (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
3268 udelay(1);
3269
3270 /* leave clock enabled */
3271 brcmf_sdcard_reg_write(sdiodev, CORE_SB(corebase, sbtmstatelow), 4,
3272 (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
3273 udelay(1);
3274}
3275
3276static int brcmf_sdbrcm_download_state(struct brcmf_bus *bus, bool enter)
3277{
3278 uint retries;
3279 u32 regdata;
3280 int bcmerror = 0;
3281
3282 /* To enter download state, disable ARM and reset SOCRAM.
3283 * To exit download state, simply reset ARM (default is RAM boot).
3284 */
3285 if (enter) {
3286 bus->alp_only = true;
3287
3288 brcmf_sdbrcm_chip_disablecore(bus->sdiodev,
3289 bus->ci->armcorebase);
3290
3291 brcmf_sdbrcm_chip_resetcore(bus->sdiodev, bus->ci->ramcorebase);
3292
3293 /* Clear the top bit of memory */
3294 if (bus->ramsize) {
3295 u32 zeros = 0;
3296 brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
3297 (u8 *)&zeros, 4);
3298 }
3299 } else {
3300 regdata = brcmf_sdcard_reg_read(bus->sdiodev,
3301 CORE_SB(bus->ci->ramcorebase, sbtmstatelow), 4);
3302 regdata &= (SBTML_RESET | SBTML_REJ_MASK |
3303 (SICF_CLOCK_EN << SBTML_SICF_SHIFT));
3304 if ((SICF_CLOCK_EN << SBTML_SICF_SHIFT) != regdata) {
3305 brcmf_dbg(ERROR, "SOCRAM core is down after reset?\n");
3306 bcmerror = -EBADE;
3307 goto fail;
3308 }
3309
3310 bcmerror = brcmf_sdbrcm_write_vars(bus);
3311 if (bcmerror) {
3312 brcmf_dbg(ERROR, "no vars written to RAM\n");
3313 bcmerror = 0;
3314 }
3315
3316 w_sdreg32(bus, 0xFFFFFFFF,
3317 offsetof(struct sdpcmd_regs, intstatus), &retries);
3318
3319 brcmf_sdbrcm_chip_resetcore(bus->sdiodev, bus->ci->armcorebase);
3320
3321 /* Allow HT Clock now that the ARM is running. */
3322 bus->alp_only = false;
3323
3324 bus->drvr->busstate = BRCMF_BUS_LOAD;
3325 }
3326fail:
3327 return bcmerror;
3328}
3329
3330static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_bus *bus)
3331{
3332 if (bus->firmware->size < bus->fw_ptr + len)
3333 len = bus->firmware->size - bus->fw_ptr;
3334
3335 memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
3336 bus->fw_ptr += len;
3337 return len;
3338}
3339
3340MODULE_FIRMWARE(BCM4329_FW_NAME);
3341MODULE_FIRMWARE(BCM4329_NV_NAME);
3342
3343static int brcmf_sdbrcm_download_code_file(struct brcmf_bus *bus)
3344{
3345 int offset = 0;
3346 uint len;
3347 u8 *memblock = NULL, *memptr;
3348 int ret;
3349
3350 brcmf_dbg(INFO, "Enter\n");
3351
3352 bus->fw_name = BCM4329_FW_NAME;
3353 ret = request_firmware(&bus->firmware, bus->fw_name,
3354 &bus->sdiodev->func[2]->dev);
3355 if (ret) {
3356 brcmf_dbg(ERROR, "Fail to request firmware %d\n", ret);
3357 return ret;
3358 }
3359 bus->fw_ptr = 0;
3360
3361 memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
3362 if (memblock == NULL) {
3363 ret = -ENOMEM;
3364 goto err;
3365 }
3366 if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
3367 memptr += (BRCMF_SDALIGN -
3368 ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
3369
3370 /* Download image */
3371 while ((len =
3372 brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
3373 ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
3374 if (ret) {
3375 brcmf_dbg(ERROR, "error %d on writing %d membytes at 0x%08x\n",
3376 ret, MEMBLOCK, offset);
3377 goto err;
3378 }
3379
3380 offset += MEMBLOCK;
3381 }
3382
3383err:
3384 kfree(memblock);
3385
3386 release_firmware(bus->firmware);
3387 bus->fw_ptr = 0;
3388
3389 return ret;
3390}
3391
3392/*
3393 * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
3394 * and ending in a NUL.
3395 * Removes carriage returns, empty lines, comment lines, and converts
3396 * newlines to NULs.
3397 * Shortens buffer as needed and pads with NULs. End of buffer is marked
3398 * by two NULs.
3399*/
3400
3401static uint brcmf_process_nvram_vars(char *varbuf, uint len)
3402{
3403 char *dp;
3404 bool findNewline;
3405 int column;
3406 uint buf_len, n;
3407
3408 dp = varbuf;
3409
3410 findNewline = false;
3411 column = 0;
3412
3413 for (n = 0; n < len; n++) {
3414 if (varbuf[n] == 0)
3415 break;
3416 if (varbuf[n] == '\r')
3417 continue;
3418 if (findNewline && varbuf[n] != '\n')
3419 continue;
3420 findNewline = false;
3421 if (varbuf[n] == '#') {
3422 findNewline = true;
3423 continue;
3424 }
3425 if (varbuf[n] == '\n') {
3426 if (column == 0)
3427 continue;
3428 *dp++ = 0;
3429 column = 0;
3430 continue;
3431 }
3432 *dp++ = varbuf[n];
3433 column++;
3434 }
3435 buf_len = dp - varbuf;
3436
3437 while (dp < varbuf + n)
3438 *dp++ = 0;
3439
3440 return buf_len;
3441}
3442
3443static int brcmf_sdbrcm_download_nvram(struct brcmf_bus *bus)
3444{
3445 uint len;
3446 char *memblock = NULL;
3447 char *bufp;
3448 int ret;
3449
3450 bus->nv_name = BCM4329_NV_NAME;
3451 ret = request_firmware(&bus->firmware, bus->nv_name,
3452 &bus->sdiodev->func[2]->dev);
3453 if (ret) {
3454 brcmf_dbg(ERROR, "Fail to request nvram %d\n", ret);
3455 return ret;
3456 }
3457 bus->fw_ptr = 0;
3458
3459 memblock = kmalloc(MEMBLOCK, GFP_ATOMIC);
3460 if (memblock == NULL) {
3461 ret = -ENOMEM;
3462 goto err;
3463 }
3464
3465 len = brcmf_sdbrcm_get_image(memblock, MEMBLOCK, bus);
3466
3467 if (len > 0 && len < MEMBLOCK) {
3468 bufp = (char *)memblock;
3469 bufp[len] = 0;
3470 len = brcmf_process_nvram_vars(bufp, len);
3471 bufp += len;
3472 *bufp++ = 0;
3473 if (len)
3474 ret = brcmf_sdbrcm_downloadvars(bus, memblock, len + 1);
3475 if (ret)
3476 brcmf_dbg(ERROR, "error downloading vars: %d\n", ret);
3477 } else {
3478 brcmf_dbg(ERROR, "error reading nvram file: %d\n", len);
3479 ret = -EIO;
3480 }
3481
3482err:
3483 kfree(memblock);
3484
3485 release_firmware(bus->firmware);
3486 bus->fw_ptr = 0;
3487
3488 return ret;
3489}
3490
3491static int _brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
3492{
3493 int bcmerror = -1;
3494
3495 /* Keep arm in reset */
3496 if (brcmf_sdbrcm_download_state(bus, true)) {
3497 brcmf_dbg(ERROR, "error placing ARM core in reset\n");
3498 goto err;
3499 }
3500
3501 /* External image takes precedence if specified */
3502 if (brcmf_sdbrcm_download_code_file(bus)) {
3503 brcmf_dbg(ERROR, "dongle image file download failed\n");
3504 goto err;
3505 }
3506
3507 /* External nvram takes precedence if specified */
3508 if (brcmf_sdbrcm_download_nvram(bus))
3509 brcmf_dbg(ERROR, "dongle nvram file download failed\n");
3510
3511 /* Take arm out of reset */
3512 if (brcmf_sdbrcm_download_state(bus, false)) {
3513 brcmf_dbg(ERROR, "error getting out of ARM core reset\n");
3514 goto err;
3515 }
3516
3517 bcmerror = 0;
3518
3519err:
3520 return bcmerror;
3521}
3522
3523static bool
3524brcmf_sdbrcm_download_firmware(struct brcmf_bus *bus)
3525{
3526 bool ret;
3527
3528 /* Download the firmware */
3529 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
3530
3531 ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
3532
3533 brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
3534
3535 return ret;
3536}
3537
3538void brcmf_sdbrcm_bus_stop(struct brcmf_bus *bus)
3539{
3540 u32 local_hostintmask;
3541 u8 saveclk;
3542 uint retries;
3543 int err;
Arend van Sprielb83db862011-10-19 12:51:09 +02003544 struct sk_buff *cur;
3545 struct sk_buff *next;
Arend van Spriel5b435de2011-10-05 13:19:03 +02003546
3547 brcmf_dbg(TRACE, "Enter\n");
3548
3549 if (bus->watchdog_tsk) {
3550 send_sig(SIGTERM, bus->watchdog_tsk, 1);
3551 kthread_stop(bus->watchdog_tsk);
3552 bus->watchdog_tsk = NULL;
3553 }
3554
3555 if (bus->dpc_tsk && bus->dpc_tsk != current) {
3556 send_sig(SIGTERM, bus->dpc_tsk, 1);
3557 kthread_stop(bus->dpc_tsk);
3558 bus->dpc_tsk = NULL;
3559 }
3560
3561 down(&bus->sdsem);
3562
3563 bus_wake(bus);
3564
3565 /* Enable clock for device interrupts */
3566 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
3567
3568 /* Disable and clear interrupts at the chip level also */
3569 w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask), &retries);
3570 local_hostintmask = bus->hostintmask;
3571 bus->hostintmask = 0;
3572
3573 /* Change our idea of bus state */
3574 bus->drvr->busstate = BRCMF_BUS_DOWN;
3575
3576 /* Force clocks on backplane to be sure F2 interrupt propagates */
3577 saveclk = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
3578 SBSDIO_FUNC1_CHIPCLKCSR, &err);
3579 if (!err) {
3580 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
3581 SBSDIO_FUNC1_CHIPCLKCSR,
3582 (saveclk | SBSDIO_FORCE_HT), &err);
3583 }
3584 if (err)
3585 brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
3586
3587 /* Turn off the bus (F2), free any pending packets */
3588 brcmf_dbg(INTR, "disable SDIO interrupts\n");
3589 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
3590 SDIO_FUNC_ENABLE_1, NULL);
3591
3592 /* Clear any pending interrupts now that F2 is disabled */
3593 w_sdreg32(bus, local_hostintmask,
3594 offsetof(struct sdpcmd_regs, intstatus), &retries);
3595
3596 /* Turn off the backplane clock (only) */
3597 brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
3598
3599 /* Clear the data packet queues */
3600 brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
3601
3602 /* Clear any held glomming stuff */
3603 if (bus->glomd)
3604 brcmu_pkt_buf_free_skb(bus->glomd);
Arend van Sprielb83db862011-10-19 12:51:09 +02003605 if (!skb_queue_empty(&bus->glom))
3606 skb_queue_walk_safe(&bus->glom, cur, next) {
3607 skb_unlink(cur, &bus->glom);
3608 brcmu_pkt_buf_free_skb(cur);
3609 }
Arend van Spriel5b435de2011-10-05 13:19:03 +02003610
3611 /* Clear rx control and wake any waiters */
3612 bus->rxlen = 0;
3613 brcmf_sdbrcm_dcmd_resp_wake(bus);
3614
3615 /* Reset some F2 state stuff */
3616 bus->rxskip = false;
3617 bus->tx_seq = bus->rx_seq = 0;
3618
3619 up(&bus->sdsem);
3620}
3621
3622int brcmf_sdbrcm_bus_init(struct brcmf_pub *drvr)
3623{
3624 struct brcmf_bus *bus = drvr->bus;
3625 unsigned long timeout;
3626 uint retries = 0;
3627 u8 ready, enable;
3628 int err, ret = 0;
3629 u8 saveclk;
3630
3631 brcmf_dbg(TRACE, "Enter\n");
3632
3633 /* try to download image and nvram to the dongle */
3634 if (drvr->busstate == BRCMF_BUS_DOWN) {
3635 if (!(brcmf_sdbrcm_download_firmware(bus)))
3636 return -1;
3637 }
3638
3639 if (!bus->drvr)
3640 return 0;
3641
3642 /* Start the watchdog timer */
3643 bus->drvr->tickcnt = 0;
3644 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
3645
3646 down(&bus->sdsem);
3647
3648 /* Make sure backplane clock is on, needed to generate F2 interrupt */
3649 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
3650 if (bus->clkstate != CLK_AVAIL)
3651 goto exit;
3652
3653 /* Force clocks on backplane to be sure F2 interrupt propagates */
3654 saveclk =
3655 brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
3656 SBSDIO_FUNC1_CHIPCLKCSR, &err);
3657 if (!err) {
3658 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
3659 SBSDIO_FUNC1_CHIPCLKCSR,
3660 (saveclk | SBSDIO_FORCE_HT), &err);
3661 }
3662 if (err) {
3663 brcmf_dbg(ERROR, "Failed to force clock for F2: err %d\n", err);
3664 goto exit;
3665 }
3666
3667 /* Enable function 2 (frame transfers) */
3668 w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
3669 offsetof(struct sdpcmd_regs, tosbmailboxdata), &retries);
3670 enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
3671
3672 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
3673 enable, NULL);
3674
3675 timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
3676 ready = 0;
3677 while (enable != ready) {
3678 ready = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_0,
3679 SDIO_CCCR_IORx, NULL);
3680 if (time_after(jiffies, timeout))
3681 break;
3682 else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
3683 /* prevent busy waiting if it takes too long */
3684 msleep_interruptible(20);
3685 }
3686
3687 brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
3688
3689 /* If F2 successfully enabled, set core and enable interrupts */
3690 if (ready == enable) {
3691 /* Set up the interrupt mask and enable interrupts */
3692 bus->hostintmask = HOSTINTMASK;
3693 w_sdreg32(bus, bus->hostintmask,
3694 offsetof(struct sdpcmd_regs, hostintmask), &retries);
3695
3696 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
3697 SBSDIO_WATERMARK, 8, &err);
3698
3699 /* Set bus state according to enable result */
3700 drvr->busstate = BRCMF_BUS_DATA;
3701 }
3702
3703 else {
3704 /* Disable F2 again */
3705 enable = SDIO_FUNC_ENABLE_1;
3706 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0,
3707 SDIO_CCCR_IOEx, enable, NULL);
3708 }
3709
3710 /* Restore previous clock setting */
3711 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
3712 SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
3713
3714 /* If we didn't come up, turn off backplane clock */
3715 if (drvr->busstate != BRCMF_BUS_DATA)
3716 brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
3717
3718exit:
3719 up(&bus->sdsem);
3720
3721 return ret;
3722}
3723
3724void brcmf_sdbrcm_isr(void *arg)
3725{
3726 struct brcmf_bus *bus = (struct brcmf_bus *) arg;
3727
3728 brcmf_dbg(TRACE, "Enter\n");
3729
3730 if (!bus) {
3731 brcmf_dbg(ERROR, "bus is null pointer, exiting\n");
3732 return;
3733 }
3734
3735 if (bus->drvr->busstate == BRCMF_BUS_DOWN) {
3736 brcmf_dbg(ERROR, "bus is down. we have nothing to do\n");
3737 return;
3738 }
3739 /* Count the interrupt call */
3740 bus->intrcount++;
3741 bus->ipend = true;
3742
3743 /* Shouldn't get this interrupt if we're sleeping? */
3744 if (bus->sleeping) {
3745 brcmf_dbg(ERROR, "INTERRUPT WHILE SLEEPING??\n");
3746 return;
3747 }
3748
3749 /* Disable additional interrupts (is this needed now)? */
3750 if (!bus->intr)
3751 brcmf_dbg(ERROR, "isr w/o interrupt configured!\n");
3752
3753 bus->dpc_sched = true;
3754 if (bus->dpc_tsk)
3755 complete(&bus->dpc_wait);
3756}
3757
3758static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_pub *drvr)
3759{
3760 struct brcmf_bus *bus;
3761
3762 brcmf_dbg(TIMER, "Enter\n");
3763
3764 bus = drvr->bus;
3765
3766 /* Ignore the timer if simulating bus down */
3767 if (bus->sleeping)
3768 return false;
3769
3770 down(&bus->sdsem);
3771
3772 /* Poll period: check device if appropriate. */
3773 if (bus->poll && (++bus->polltick >= bus->pollrate)) {
3774 u32 intstatus = 0;
3775
3776 /* Reset poll tick */
3777 bus->polltick = 0;
3778
3779 /* Check device if no interrupts */
3780 if (!bus->intr || (bus->intrcount == bus->lastintrs)) {
3781
3782 if (!bus->dpc_sched) {
3783 u8 devpend;
3784 devpend = brcmf_sdcard_cfg_read(bus->sdiodev,
3785 SDIO_FUNC_0, SDIO_CCCR_INTx,
3786 NULL);
3787 intstatus =
3788 devpend & (INTR_STATUS_FUNC1 |
3789 INTR_STATUS_FUNC2);
3790 }
3791
3792 /* If there is something, make like the ISR and
3793 schedule the DPC */
3794 if (intstatus) {
3795 bus->pollcnt++;
3796 bus->ipend = true;
3797
3798 bus->dpc_sched = true;
3799 if (bus->dpc_tsk)
3800 complete(&bus->dpc_wait);
3801 }
3802 }
3803
3804 /* Update interrupt tracking */
3805 bus->lastintrs = bus->intrcount;
3806 }
3807#ifdef BCMDBG
3808 /* Poll for console output periodically */
3809 if (drvr->busstate == BRCMF_BUS_DATA && bus->console_interval != 0) {
3810 bus->console.count += BRCMF_WD_POLL_MS;
3811 if (bus->console.count >= bus->console_interval) {
3812 bus->console.count -= bus->console_interval;
3813 /* Make sure backplane clock is on */
3814 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
3815 if (brcmf_sdbrcm_readconsole(bus) < 0)
3816 /* stop on error */
3817 bus->console_interval = 0;
3818 }
3819 }
3820#endif /* BCMDBG */
3821
3822 /* On idle timeout clear activity flag and/or turn off clock */
3823 if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
3824 if (++bus->idlecount >= bus->idletime) {
3825 bus->idlecount = 0;
3826 if (bus->activity) {
3827 bus->activity = false;
3828 brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
3829 } else {
3830 brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
3831 }
3832 }
3833 }
3834
3835 up(&bus->sdsem);
3836
3837 return bus->ipend;
3838}
3839
3840static bool brcmf_sdbrcm_chipmatch(u16 chipid)
3841{
3842 if (chipid == BCM4329_CHIP_ID)
3843 return true;
3844 return false;
3845}
3846
3847static void brcmf_sdbrcm_release_malloc(struct brcmf_bus *bus)
3848{
3849 brcmf_dbg(TRACE, "Enter\n");
3850
3851 kfree(bus->rxbuf);
3852 bus->rxctl = bus->rxbuf = NULL;
3853 bus->rxlen = 0;
3854
3855 kfree(bus->databuf);
3856 bus->databuf = NULL;
3857}
3858
3859static bool brcmf_sdbrcm_probe_malloc(struct brcmf_bus *bus)
3860{
3861 brcmf_dbg(TRACE, "Enter\n");
3862
3863 if (bus->drvr->maxctl) {
3864 bus->rxblen =
3865 roundup((bus->drvr->maxctl + SDPCM_HDRLEN),
3866 ALIGNMENT) + BRCMF_SDALIGN;
3867 bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
3868 if (!(bus->rxbuf))
3869 goto fail;
3870 }
3871
3872 /* Allocate buffer to receive glomed packet */
3873 bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
3874 if (!(bus->databuf)) {
3875 /* release rxbuf which was already located as above */
3876 if (!bus->rxblen)
3877 kfree(bus->rxbuf);
3878 goto fail;
3879 }
3880
3881 /* Align the buffer */
3882 if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
3883 bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
3884 ((unsigned long)bus->databuf % BRCMF_SDALIGN));
3885 else
3886 bus->dataptr = bus->databuf;
3887
3888 return true;
3889
3890fail:
3891 return false;
3892}
3893
3894/* SDIO Pad drive strength to select value mappings */
3895struct sdiod_drive_str {
3896 u8 strength; /* Pad Drive Strength in mA */
3897 u8 sel; /* Chip-specific select value */
3898};
3899
3900/* SDIO Drive Strength to sel value table for PMU Rev 1 */
3901static const struct sdiod_drive_str sdiod_drive_strength_tab1[] = {
3902 {
3903 4, 0x2}, {
3904 2, 0x3}, {
3905 1, 0x0}, {
3906 0, 0x0}
3907 };
3908
3909/* SDIO Drive Strength to sel value table for PMU Rev 2, 3 */
3910static const struct sdiod_drive_str sdiod_drive_strength_tab2[] = {
3911 {
3912 12, 0x7}, {
3913 10, 0x6}, {
3914 8, 0x5}, {
3915 6, 0x4}, {
3916 4, 0x2}, {
3917 2, 0x1}, {
3918 0, 0x0}
3919 };
3920
3921/* SDIO Drive Strength to sel value table for PMU Rev 8 (1.8V) */
3922static const struct sdiod_drive_str sdiod_drive_strength_tab3[] = {
3923 {
3924 32, 0x7}, {
3925 26, 0x6}, {
3926 22, 0x5}, {
3927 16, 0x4}, {
3928 12, 0x3}, {
3929 8, 0x2}, {
3930 4, 0x1}, {
3931 0, 0x0}
3932 };
3933
3934#define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
3935
Alwin Beukersb0551fb2011-10-12 20:51:27 +02003936static char *brcmf_chipname(uint chipid, char *buf, uint len)
3937{
3938 const char *fmt;
3939
3940 fmt = ((chipid > 0xa000) || (chipid < 0x4000)) ? "%d" : "%x";
3941 snprintf(buf, len, fmt, chipid);
3942 return buf;
3943}
3944
Arend van Spriel5b435de2011-10-05 13:19:03 +02003945static void brcmf_sdbrcm_sdiod_drive_strength_init(struct brcmf_bus *bus,
3946 u32 drivestrength) {
3947 struct sdiod_drive_str *str_tab = NULL;
3948 u32 str_mask = 0;
3949 u32 str_shift = 0;
3950 char chn[8];
3951
3952 if (!(bus->ci->cccaps & CC_CAP_PMU))
3953 return;
3954
3955 switch (SDIOD_DRVSTR_KEY(bus->ci->chip, bus->ci->pmurev)) {
3956 case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 1):
3957 str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab1;
3958 str_mask = 0x30000000;
3959 str_shift = 28;
3960 break;
3961 case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 2):
3962 case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 3):
3963 str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab2;
3964 str_mask = 0x00003800;
3965 str_shift = 11;
3966 break;
3967 case SDIOD_DRVSTR_KEY(BCM4336_CHIP_ID, 8):
3968 str_tab = (struct sdiod_drive_str *)&sdiod_drive_strength_tab3;
3969 str_mask = 0x00003800;
3970 str_shift = 11;
3971 break;
3972 default:
3973 brcmf_dbg(ERROR, "No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
Alwin Beukersb0551fb2011-10-12 20:51:27 +02003974 brcmf_chipname(bus->ci->chip, chn, 8),
Arend van Spriel5b435de2011-10-05 13:19:03 +02003975 bus->ci->chiprev, bus->ci->pmurev);
3976 break;
3977 }
3978
3979 if (str_tab != NULL) {
3980 u32 drivestrength_sel = 0;
3981 u32 cc_data_temp;
3982 int i;
3983
3984 for (i = 0; str_tab[i].strength != 0; i++) {
3985 if (drivestrength >= str_tab[i].strength) {
3986 drivestrength_sel = str_tab[i].sel;
3987 break;
3988 }
3989 }
3990
3991 brcmf_sdcard_reg_write(bus->sdiodev,
3992 CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr),
3993 4, 1);
3994 cc_data_temp = brcmf_sdcard_reg_read(bus->sdiodev,
3995 CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr), 4);
3996 cc_data_temp &= ~str_mask;
3997 drivestrength_sel <<= str_shift;
3998 cc_data_temp |= drivestrength_sel;
3999 brcmf_sdcard_reg_write(bus->sdiodev,
4000 CORE_CC_REG(bus->ci->cccorebase, chipcontrol_addr),
4001 4, cc_data_temp);
4002
4003 brcmf_dbg(INFO, "SDIO: %dmA drive strength selected, set to 0x%08x\n",
4004 drivestrength, cc_data_temp);
4005 }
4006}
4007
4008static int
Arend van Spriel5b435de2011-10-05 13:19:03 +02004009brcmf_sdbrcm_chip_attach(struct brcmf_bus *bus, u32 regs)
4010{
4011 struct chip_info *ci;
4012 int err;
4013 u8 clkval, clkset;
4014
4015 brcmf_dbg(TRACE, "Enter\n");
4016
4017 /* alloc chip_info_t */
4018 ci = kzalloc(sizeof(struct chip_info), GFP_ATOMIC);
4019 if (NULL == ci)
4020 return -ENOMEM;
4021
4022 /* bus/core/clk setup for register access */
4023 /* Try forcing SDIO core to do ALPAvail request only */
4024 clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
4025 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
4026 SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
4027 if (err) {
4028 brcmf_dbg(ERROR, "error writing for HT off\n");
4029 goto fail;
4030 }
4031
4032 /* If register supported, wait for ALPAvail and then force ALP */
4033 /* This may take up to 15 milliseconds */
4034 clkval = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
4035 SBSDIO_FUNC1_CHIPCLKCSR, NULL);
4036 if ((clkval & ~SBSDIO_AVBITS) == clkset) {
4037 SPINWAIT(((clkval =
4038 brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
4039 SBSDIO_FUNC1_CHIPCLKCSR,
4040 NULL)),
4041 !SBSDIO_ALPAV(clkval)),
4042 PMU_MAX_TRANSITION_DLY);
4043 if (!SBSDIO_ALPAV(clkval)) {
4044 brcmf_dbg(ERROR, "timeout on ALPAV wait, clkval 0x%02x\n",
4045 clkval);
4046 err = -EBUSY;
4047 goto fail;
4048 }
4049 clkset = SBSDIO_FORCE_HW_CLKREQ_OFF |
4050 SBSDIO_FORCE_ALP;
4051 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
4052 SBSDIO_FUNC1_CHIPCLKCSR,
4053 clkset, &err);
4054 udelay(65);
4055 } else {
4056 brcmf_dbg(ERROR, "ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
4057 clkset, clkval);
4058 err = -EACCES;
4059 goto fail;
4060 }
4061
4062 /* Also, disable the extra SDIO pull-ups */
4063 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
4064 SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
4065
Franky Lina83369b2011-11-04 22:23:28 +01004066 err = brcmf_sdio_chip_attach(bus->sdiodev, ci, regs);
Arend van Spriel5b435de2011-10-05 13:19:03 +02004067 if (err)
4068 goto fail;
4069
4070 /*
4071 * Make sure any on-chip ARM is off (in case strapping is wrong),
4072 * or downloaded code was already running.
4073 */
4074 brcmf_sdbrcm_chip_disablecore(bus->sdiodev, ci->armcorebase);
4075
4076 brcmf_sdcard_reg_write(bus->sdiodev,
4077 CORE_CC_REG(ci->cccorebase, gpiopullup), 4, 0);
4078 brcmf_sdcard_reg_write(bus->sdiodev,
4079 CORE_CC_REG(ci->cccorebase, gpiopulldown), 4, 0);
4080
4081 /* Disable F2 to clear any intermediate frame state on the dongle */
4082 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
4083 SDIO_FUNC_ENABLE_1, NULL);
4084
4085 /* WAR: cmd52 backplane read so core HW will drop ALPReq */
4086 clkval = brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
4087 0, NULL);
4088
4089 /* Done with backplane-dependent accesses, can drop clock... */
4090 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
4091 SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
4092
4093 bus->ci = ci;
4094 return 0;
4095fail:
4096 bus->ci = NULL;
4097 kfree(ci);
4098 return err;
4099}
4100
4101static bool
4102brcmf_sdbrcm_probe_attach(struct brcmf_bus *bus, u32 regsva)
4103{
4104 u8 clkctl = 0;
4105 int err = 0;
4106 int reg_addr;
4107 u32 reg_val;
4108
4109 bus->alp_only = true;
4110
4111 /* Return the window to backplane enumeration space for core access */
4112 if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, SI_ENUM_BASE))
4113 brcmf_dbg(ERROR, "FAILED to return to SI_ENUM_BASE\n");
4114
4115#ifdef BCMDBG
4116 printk(KERN_DEBUG "F1 signature read @0x18000000=0x%4x\n",
4117 brcmf_sdcard_reg_read(bus->sdiodev, SI_ENUM_BASE, 4));
4118
4119#endif /* BCMDBG */
4120
4121 /*
4122 * Force PLL off until brcmf_sdbrcm_chip_attach()
4123 * programs PLL control regs
4124 */
4125
4126 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
4127 SBSDIO_FUNC1_CHIPCLKCSR,
4128 BRCMF_INIT_CLKCTL1, &err);
4129 if (!err)
4130 clkctl =
4131 brcmf_sdcard_cfg_read(bus->sdiodev, SDIO_FUNC_1,
4132 SBSDIO_FUNC1_CHIPCLKCSR, &err);
4133
4134 if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
4135 brcmf_dbg(ERROR, "ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
4136 err, BRCMF_INIT_CLKCTL1, clkctl);
4137 goto fail;
4138 }
4139
4140 if (brcmf_sdbrcm_chip_attach(bus, regsva)) {
4141 brcmf_dbg(ERROR, "brcmf_sdbrcm_chip_attach failed!\n");
4142 goto fail;
4143 }
4144
4145 if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
4146 brcmf_dbg(ERROR, "unsupported chip: 0x%04x\n", bus->ci->chip);
4147 goto fail;
4148 }
4149
4150 brcmf_sdbrcm_sdiod_drive_strength_init(bus, SDIO_DRIVE_STRENGTH);
4151
4152 /* Get info on the ARM and SOCRAM cores... */
4153 brcmf_sdcard_reg_read(bus->sdiodev,
4154 CORE_SB(bus->ci->armcorebase, sbidhigh), 4);
4155 bus->ramsize = bus->ci->ramsize;
4156 if (!(bus->ramsize)) {
4157 brcmf_dbg(ERROR, "failed to find SOCRAM memory!\n");
4158 goto fail;
4159 }
4160
4161 /* Set core control so an SDIO reset does a backplane reset */
4162 reg_addr = bus->ci->buscorebase +
4163 offsetof(struct sdpcmd_regs, corecontrol);
4164 reg_val = brcmf_sdcard_reg_read(bus->sdiodev, reg_addr, sizeof(u32));
4165 brcmf_sdcard_reg_write(bus->sdiodev, reg_addr, sizeof(u32),
4166 reg_val | CC_BPRESEN);
4167
4168 brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
4169
4170 /* Locate an appropriately-aligned portion of hdrbuf */
4171 bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
4172 BRCMF_SDALIGN);
4173
4174 /* Set the poll and/or interrupt flags */
4175 bus->intr = true;
4176 bus->poll = false;
4177 if (bus->poll)
4178 bus->pollrate = 1;
4179
4180 return true;
4181
4182fail:
4183 return false;
4184}
4185
4186static bool brcmf_sdbrcm_probe_init(struct brcmf_bus *bus)
4187{
4188 brcmf_dbg(TRACE, "Enter\n");
4189
4190 /* Disable F2 to clear any intermediate frame state on the dongle */
4191 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_0, SDIO_CCCR_IOEx,
4192 SDIO_FUNC_ENABLE_1, NULL);
4193
4194 bus->drvr->busstate = BRCMF_BUS_DOWN;
4195 bus->sleeping = false;
4196 bus->rxflow = false;
4197
4198 /* Done with backplane-dependent accesses, can drop clock... */
4199 brcmf_sdcard_cfg_write(bus->sdiodev, SDIO_FUNC_1,
4200 SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
4201
4202 /* ...and initialize clock/power states */
4203 bus->clkstate = CLK_SDONLY;
4204 bus->idletime = BRCMF_IDLE_INTERVAL;
4205 bus->idleclock = BRCMF_IDLE_ACTIVE;
4206
4207 /* Query the F2 block size, set roundup accordingly */
4208 bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
4209 bus->roundup = min(max_roundup, bus->blocksize);
4210
4211 /* bus module does not support packet chaining */
4212 bus->use_rxchain = false;
4213 bus->sd_rxchain = false;
4214
4215 return true;
4216}
4217
4218static int
4219brcmf_sdbrcm_watchdog_thread(void *data)
4220{
4221 struct brcmf_bus *bus = (struct brcmf_bus *)data;
4222
4223 allow_signal(SIGTERM);
4224 /* Run until signal received */
4225 while (1) {
4226 if (kthread_should_stop())
4227 break;
4228 if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
4229 brcmf_sdbrcm_bus_watchdog(bus->drvr);
4230 /* Count the tick for reference */
4231 bus->drvr->tickcnt++;
4232 } else
4233 break;
4234 }
4235 return 0;
4236}
4237
4238static void
4239brcmf_sdbrcm_watchdog(unsigned long data)
4240{
4241 struct brcmf_bus *bus = (struct brcmf_bus *)data;
4242
4243 if (bus->watchdog_tsk) {
4244 complete(&bus->watchdog_wait);
4245 /* Reschedule the watchdog */
4246 if (bus->wd_timer_valid)
4247 mod_timer(&bus->timer,
4248 jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
4249 }
4250}
4251
4252static void
4253brcmf_sdbrcm_chip_detach(struct brcmf_bus *bus)
4254{
4255 brcmf_dbg(TRACE, "Enter\n");
4256
4257 kfree(bus->ci);
4258 bus->ci = NULL;
4259}
4260
4261static void brcmf_sdbrcm_release_dongle(struct brcmf_bus *bus)
4262{
4263 brcmf_dbg(TRACE, "Enter\n");
4264
4265 if (bus->ci) {
4266 brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
4267 brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
4268 brcmf_sdbrcm_chip_detach(bus);
4269 if (bus->vars && bus->varsz)
4270 kfree(bus->vars);
4271 bus->vars = NULL;
4272 }
4273
4274 brcmf_dbg(TRACE, "Disconnected\n");
4275}
4276
4277/* Detach and free everything */
4278static void brcmf_sdbrcm_release(struct brcmf_bus *bus)
4279{
4280 brcmf_dbg(TRACE, "Enter\n");
4281
4282 if (bus) {
4283 /* De-register interrupt handler */
4284 brcmf_sdcard_intr_dereg(bus->sdiodev);
4285
4286 if (bus->drvr) {
4287 brcmf_detach(bus->drvr);
4288 brcmf_sdbrcm_release_dongle(bus);
4289 bus->drvr = NULL;
4290 }
4291
4292 brcmf_sdbrcm_release_malloc(bus);
4293
4294 kfree(bus);
4295 }
4296
4297 brcmf_dbg(TRACE, "Disconnected\n");
4298}
4299
4300void *brcmf_sdbrcm_probe(u16 bus_no, u16 slot, u16 func, uint bustype,
4301 u32 regsva, struct brcmf_sdio_dev *sdiodev)
4302{
4303 int ret;
4304 struct brcmf_bus *bus;
4305
4306 /* Init global variables at run-time, not as part of the declaration.
4307 * This is required to support init/de-init of the driver.
4308 * Initialization
4309 * of globals as part of the declaration results in non-deterministic
4310 * behavior since the value of the globals may be different on the
4311 * first time that the driver is initialized vs subsequent
4312 * initializations.
4313 */
4314 brcmf_c_init();
4315
4316 brcmf_dbg(TRACE, "Enter\n");
4317
4318 /* We make an assumption about address window mappings:
4319 * regsva == SI_ENUM_BASE*/
4320
4321 /* Allocate private bus interface state */
4322 bus = kzalloc(sizeof(struct brcmf_bus), GFP_ATOMIC);
4323 if (!bus)
4324 goto fail;
4325
4326 bus->sdiodev = sdiodev;
4327 sdiodev->bus = bus;
Arend van Sprielb83db862011-10-19 12:51:09 +02004328 skb_queue_head_init(&bus->glom);
Arend van Spriel5b435de2011-10-05 13:19:03 +02004329 bus->txbound = BRCMF_TXBOUND;
4330 bus->rxbound = BRCMF_RXBOUND;
4331 bus->txminmax = BRCMF_TXMINMAX;
4332 bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
4333 bus->usebufpool = false; /* Use bufpool if allocated,
4334 else use locally malloced rxbuf */
4335
4336 /* attempt to attach to the dongle */
4337 if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
4338 brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_attach failed\n");
4339 goto fail;
4340 }
4341
4342 spin_lock_init(&bus->txqlock);
4343 init_waitqueue_head(&bus->ctrl_wait);
4344 init_waitqueue_head(&bus->dcmd_resp_wait);
4345
4346 /* Set up the watchdog timer */
4347 init_timer(&bus->timer);
4348 bus->timer.data = (unsigned long)bus;
4349 bus->timer.function = brcmf_sdbrcm_watchdog;
4350
4351 /* Initialize thread based operation and lock */
4352 sema_init(&bus->sdsem, 1);
4353
4354 /* Initialize watchdog thread */
4355 init_completion(&bus->watchdog_wait);
4356 bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
4357 bus, "brcmf_watchdog");
4358 if (IS_ERR(bus->watchdog_tsk)) {
4359 printk(KERN_WARNING
4360 "brcmf_watchdog thread failed to start\n");
4361 bus->watchdog_tsk = NULL;
4362 }
4363 /* Initialize DPC thread */
4364 init_completion(&bus->dpc_wait);
4365 bus->dpc_tsk = kthread_run(brcmf_sdbrcm_dpc_thread,
4366 bus, "brcmf_dpc");
4367 if (IS_ERR(bus->dpc_tsk)) {
4368 printk(KERN_WARNING
4369 "brcmf_dpc thread failed to start\n");
4370 bus->dpc_tsk = NULL;
4371 }
4372
4373 /* Attach to the brcmf/OS/network interface */
4374 bus->drvr = brcmf_attach(bus, SDPCM_RESERVE);
4375 if (!bus->drvr) {
4376 brcmf_dbg(ERROR, "brcmf_attach failed\n");
4377 goto fail;
4378 }
4379
4380 /* Allocate buffers */
4381 if (!(brcmf_sdbrcm_probe_malloc(bus))) {
4382 brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_malloc failed\n");
4383 goto fail;
4384 }
4385
4386 if (!(brcmf_sdbrcm_probe_init(bus))) {
4387 brcmf_dbg(ERROR, "brcmf_sdbrcm_probe_init failed\n");
4388 goto fail;
4389 }
4390
4391 /* Register interrupt callback, but mask it (not operational yet). */
4392 brcmf_dbg(INTR, "disable SDIO interrupts (not interested yet)\n");
4393 ret = brcmf_sdcard_intr_reg(bus->sdiodev);
4394 if (ret != 0) {
4395 brcmf_dbg(ERROR, "FAILED: sdcard_intr_reg returned %d\n", ret);
4396 goto fail;
4397 }
4398 brcmf_dbg(INTR, "registered SDIO interrupt function ok\n");
4399
4400 brcmf_dbg(INFO, "completed!!\n");
4401
4402 /* if firmware path present try to download and bring up bus */
4403 ret = brcmf_bus_start(bus->drvr);
4404 if (ret != 0) {
4405 if (ret == -ENOLINK) {
4406 brcmf_dbg(ERROR, "dongle is not responding\n");
4407 goto fail;
4408 }
4409 }
Franky Lin15d45b62011-10-21 16:16:32 +02004410
4411 /* add interface and open for business */
4412 if (brcmf_add_if((struct brcmf_info *)bus->drvr, 0, "wlan%d", NULL)) {
4413 brcmf_dbg(ERROR, "Add primary net device interface failed!!\n");
Arend van Spriel5b435de2011-10-05 13:19:03 +02004414 goto fail;
4415 }
4416
4417 return bus;
4418
4419fail:
4420 brcmf_sdbrcm_release(bus);
4421 return NULL;
4422}
4423
4424void brcmf_sdbrcm_disconnect(void *ptr)
4425{
4426 struct brcmf_bus *bus = (struct brcmf_bus *)ptr;
4427
4428 brcmf_dbg(TRACE, "Enter\n");
4429
4430 if (bus)
4431 brcmf_sdbrcm_release(bus);
4432
4433 brcmf_dbg(TRACE, "Disconnected\n");
4434}
4435
4436struct device *brcmf_bus_get_device(struct brcmf_bus *bus)
4437{
4438 return &bus->sdiodev->func[2]->dev;
4439}
4440
4441void
4442brcmf_sdbrcm_wd_timer(struct brcmf_bus *bus, uint wdtick)
4443{
Arend van Spriel5b435de2011-10-05 13:19:03 +02004444 /* Totally stop the timer */
4445 if (!wdtick && bus->wd_timer_valid == true) {
4446 del_timer_sync(&bus->timer);
4447 bus->wd_timer_valid = false;
4448 bus->save_ms = wdtick;
4449 return;
4450 }
4451
Franky Linece960e2011-10-21 16:16:19 +02004452 /* don't start the wd until fw is loaded */
4453 if (bus->drvr->busstate == BRCMF_BUS_DOWN)
4454 return;
4455
Arend van Spriel5b435de2011-10-05 13:19:03 +02004456 if (wdtick) {
4457 if (bus->save_ms != BRCMF_WD_POLL_MS) {
4458 if (bus->wd_timer_valid == true)
4459 /* Stop timer and restart at new value */
4460 del_timer_sync(&bus->timer);
4461
4462 /* Create timer again when watchdog period is
4463 dynamically changed or in the first instance
4464 */
4465 bus->timer.expires =
4466 jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
4467 add_timer(&bus->timer);
4468
4469 } else {
4470 /* Re arm the timer, at last watchdog period */
4471 mod_timer(&bus->timer,
4472 jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
4473 }
4474
4475 bus->wd_timer_valid = true;
4476 bus->save_ms = wdtick;
4477 }
4478}