blob: 7f01a9b4aa2fc65e6b5d651d3b65dcab8e980d46 [file] [log] [blame]
Franky Lina83369b2011-11-04 22:23:28 +01001/*
2 * Copyright (c) 2011 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16/* ***** SDIO interface chip backplane handle functions ***** */
17
18#include <linux/types.h>
19#include <linux/netdevice.h>
20#include <linux/mmc/card.h>
21#include <chipcommon.h>
22#include <brcm_hw_ids.h>
23#include <brcmu_wifi.h>
24#include <brcmu_utils.h>
25#include "dhd.h"
26#include "dhd_dbg.h"
27#include "sdio_host.h"
28#include "sdio_chip.h"
29
30/* chip core base & ramsize */
31/* bcm4329 */
32/* SDIO device core, ID 0x829 */
33#define BCM4329_CORE_BUS_BASE 0x18011000
34/* internal memory core, ID 0x80e */
35#define BCM4329_CORE_SOCRAM_BASE 0x18003000
36/* ARM Cortex M3 core, ID 0x82a */
37#define BCM4329_CORE_ARM_BASE 0x18002000
38#define BCM4329_RAMSIZE 0x48000
39
40
41/* SB regs */
42/* sbidhigh */
43#define SBIDH_RC_MASK 0x000f /* revision code */
44#define SBIDH_RCE_MASK 0x7000 /* revision code extension field */
45#define SBIDH_RCE_SHIFT 8
46#define SBCOREREV(sbidh) \
47 ((((sbidh) & SBIDH_RCE_MASK) >> SBIDH_RCE_SHIFT) | \
48 ((sbidh) & SBIDH_RC_MASK))
49#define SBIDH_CC_MASK 0x8ff0 /* core code */
50#define SBIDH_CC_SHIFT 4
51#define SBIDH_VC_MASK 0xffff0000 /* vendor code */
52#define SBIDH_VC_SHIFT 16
53
54static int brcmf_sdio_chip_recognition(struct brcmf_sdio_dev *sdiodev,
55 struct chip_info *ci, u32 regs)
56{
57 u32 regdata;
58
59 /*
60 * Get CC core rev
61 * Chipid is assume to be at offset 0 from regs arg
62 * For different chiptypes or old sdio hosts w/o chipcommon,
63 * other ways of recognition should be added here.
64 */
65 ci->cccorebase = regs;
66 regdata = brcmf_sdcard_reg_read(sdiodev,
67 CORE_CC_REG(ci->cccorebase, chipid), 4);
68 ci->chip = regdata & CID_ID_MASK;
69 ci->chiprev = (regdata & CID_REV_MASK) >> CID_REV_SHIFT;
70
71 brcmf_dbg(INFO, "chipid=0x%x chiprev=%d\n", ci->chip, ci->chiprev);
72
73 /* Address of cores for new chips should be added here */
74 switch (ci->chip) {
75 case BCM4329_CHIP_ID:
76 ci->buscorebase = BCM4329_CORE_BUS_BASE;
77 ci->ramcorebase = BCM4329_CORE_SOCRAM_BASE;
78 ci->armcorebase = BCM4329_CORE_ARM_BASE;
79 ci->ramsize = BCM4329_RAMSIZE;
80 break;
81 default:
82 brcmf_dbg(ERROR, "chipid 0x%x is not supported\n", ci->chip);
83 return -ENODEV;
84 }
85
86 regdata = brcmf_sdcard_reg_read(sdiodev,
87 CORE_SB(ci->cccorebase, sbidhigh), 4);
88 ci->ccrev = SBCOREREV(regdata);
89
90 regdata = brcmf_sdcard_reg_read(sdiodev,
91 CORE_CC_REG(ci->cccorebase, pmucapabilities), 4);
92 ci->pmurev = regdata & PCAP_REV_MASK;
93
94 regdata = brcmf_sdcard_reg_read(sdiodev,
95 CORE_SB(ci->buscorebase, sbidhigh), 4);
96 ci->buscorerev = SBCOREREV(regdata);
97 ci->buscoretype = (regdata & SBIDH_CC_MASK) >> SBIDH_CC_SHIFT;
98
99 brcmf_dbg(INFO, "ccrev=%d, pmurev=%d, buscore rev/type=%d/0x%x\n",
100 ci->ccrev, ci->pmurev, ci->buscorerev, ci->buscoretype);
101
102 /* get chipcommon capabilites */
103 ci->cccaps = brcmf_sdcard_reg_read(sdiodev,
104 CORE_CC_REG(ci->cccorebase, capabilities), 4);
105
106 return 0;
107}
108
109int brcmf_sdio_chip_attach(struct brcmf_sdio_dev *sdiodev,
110 struct chip_info *ci, u32 regs)
111{
112 int ret = 0;
113
114 ret = brcmf_sdio_chip_recognition(sdiodev, ci, regs);
115 if (ret != 0)
116 return ret;
117
118 return ret;
119}