blob: ad16d31b86d71b5df3bc1fe65ce61f8e19eab44f [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Ajit Khaparde49643842009-10-05 02:22:05 +000060 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061};
62
63#define CQE_STATUS_COMPL_MASK 0xFFFF
64#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
65#define CQE_STATUS_EXTD_MASK 0xFFFF
Sathya Perlaf5209b42009-11-06 00:31:01 -080066#define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070067
Sathya Perlaefd2e402009-07-27 22:53:10 +000068struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070069 u32 status; /* dword 0 */
70 u32 tag0; /* dword 1 */
71 u32 tag1; /* dword 2 */
72 u32 flags; /* dword 3 */
73};
74
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000075/* When the async bit of mcc_compl is set, the last 4 bytes of
76 * mcc_compl is interpreted as follows:
77 */
78#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
79#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070080#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
81#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000082#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070083#define ASYNC_EVENT_CODE_GRP_5 0x5
84#define ASYNC_EVENT_QOS_SPEED 0x1
85#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +000086#define ASYNC_EVENT_PVID_STATE 0x3
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000087struct be_async_event_trailer {
88 u32 code;
89};
90
91enum {
Sathya Perlaea172a02011-08-02 19:57:42 +000092 LINK_DOWN = 0x0,
93 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000094};
Sathya Perlaea172a02011-08-02 19:57:42 +000095#define LINK_STATUS_MASK 0x1
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +000096#define LOGICAL_LINK_STATUS_MASK 0x2
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000097
98/* When the event code of an async trailer is link-state, the mcc_compl
99 * must be interpreted as follows
100 */
101struct be_async_event_link_state {
102 u8 physical_port;
103 u8 port_link_status;
104 u8 port_duplex;
105 u8 port_speed;
106 u8 port_fault;
107 u8 rsvd0[7];
108 struct be_async_event_trailer trailer;
109} __packed;
110
Somnath Koturcc4ce022010-10-21 07:11:14 -0700111/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
112 * the mcc_compl must be interpreted as follows
113 */
114struct be_async_event_grp5_qos_link_speed {
115 u8 physical_port;
116 u8 rsvd[5];
117 u16 qos_link_speed;
118 u32 event_tag;
119 struct be_async_event_trailer trailer;
120} __packed;
121
122/* When the event code of an async trailer is GRP5 and event type is
123 * CoS-Priority, the mcc_compl must be interpreted as follows
124 */
125struct be_async_event_grp5_cos_priority {
126 u8 physical_port;
127 u8 available_priority_bmap;
128 u8 reco_default_priority;
129 u8 valid;
130 u8 rsvd0;
131 u8 event_tag;
132 struct be_async_event_trailer trailer;
133} __packed;
134
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000135/* When the event code of an async trailer is GRP5 and event type is
136 * PVID state, the mcc_compl must be interpreted as follows
137 */
138struct be_async_event_grp5_pvid_state {
139 u8 enabled;
140 u8 rsvd0;
141 u16 tag;
142 u32 event_tag;
143 u32 rsvd1;
144 struct be_async_event_trailer trailer;
145} __packed;
146
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700147struct be_mcc_mailbox {
148 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000149 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700150};
151
152#define CMD_SUBSYSTEM_COMMON 0x1
153#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800154#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700155
156#define OPCODE_COMMON_NTWK_MAC_QUERY 1
157#define OPCODE_COMMON_NTWK_MAC_SET 2
158#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
159#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
160#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800161#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000162#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700163#define OPCODE_COMMON_CQ_CREATE 12
164#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700165#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000166#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700167#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800168#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000169#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700170#define OPCODE_COMMON_NTWK_RX_FILTER 34
171#define OPCODE_COMMON_GET_FW_VERSION 35
172#define OPCODE_COMMON_SET_FLOW_CONTROL 36
173#define OPCODE_COMMON_GET_FLOW_CONTROL 37
174#define OPCODE_COMMON_SET_FRAME_SIZE 39
175#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
176#define OPCODE_COMMON_FIRMWARE_CONFIG 42
177#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
178#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000179#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700180#define OPCODE_COMMON_CQ_DESTROY 54
181#define OPCODE_COMMON_EQ_DESTROY 55
182#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
183#define OPCODE_COMMON_NTWK_PMAC_ADD 59
184#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700185#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000186#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700187#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
188#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700189#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000190#define OPCODE_COMMON_GET_PORT_NAME 77
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000191#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000192#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000193#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000194#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
195#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000196#define OPCODE_COMMON_GET_MAC_LIST 147
197#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000198#define OPCODE_COMMON_GET_HSW_CONFIG 152
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +0000199#define OPCODE_COMMON_GET_FUNC_CONFIG 160
200#define OPCODE_COMMON_GET_PROFILE_CONFIG 164
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +0000201#define OPCODE_COMMON_SET_PROFILE_CONFIG 165
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000202#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000203#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000204#define OPCODE_COMMON_WRITE_OBJECT 172
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700205
Sathya Perla3abcded2010-10-03 22:12:27 -0700206#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700207#define OPCODE_ETH_ACPI_CONFIG 2
208#define OPCODE_ETH_PROMISCUOUS 3
209#define OPCODE_ETH_GET_STATISTICS 4
210#define OPCODE_ETH_TX_CREATE 7
211#define OPCODE_ETH_RX_CREATE 8
212#define OPCODE_ETH_TX_DESTROY 9
213#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000214#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000215#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700216
Suresh Rff33a6e2009-12-03 16:15:52 -0800217#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
218#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000219#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800220
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700221struct be_cmd_req_hdr {
222 u8 opcode; /* dword 0 */
223 u8 subsystem; /* dword 0 */
224 u8 port_number; /* dword 0 */
225 u8 domain; /* dword 0 */
226 u32 timeout; /* dword 1 */
227 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000228 u8 version; /* dword 3 */
229 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700230};
231
232#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
233#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
234struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000235 u8 opcode; /* dword 0 */
236 u8 subsystem; /* dword 0 */
237 u8 rsvd[2]; /* dword 0 */
238 u8 status; /* dword 1 */
239 u8 add_status; /* dword 1 */
240 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700241 u32 response_length; /* dword 2 */
242 u32 actual_resp_len; /* dword 3 */
243};
244
245struct phys_addr {
246 u32 lo;
247 u32 hi;
248};
249
250/**************************
251 * BE Command definitions *
252 **************************/
253
254/* Pseudo amap definition in which each bit of the actual structure is defined
255 * as a byte: used to calculate offset/shift/mask of each field */
256struct amap_eq_context {
257 u8 cidx[13]; /* dword 0*/
258 u8 rsvd0[3]; /* dword 0*/
259 u8 epidx[13]; /* dword 0*/
260 u8 valid; /* dword 0*/
261 u8 rsvd1; /* dword 0*/
262 u8 size; /* dword 0*/
263 u8 pidx[13]; /* dword 1*/
264 u8 rsvd2[3]; /* dword 1*/
265 u8 pd[10]; /* dword 1*/
266 u8 count[3]; /* dword 1*/
267 u8 solevent; /* dword 1*/
268 u8 stalled; /* dword 1*/
269 u8 armed; /* dword 1*/
270 u8 rsvd3[4]; /* dword 2*/
271 u8 func[8]; /* dword 2*/
272 u8 rsvd4; /* dword 2*/
273 u8 delaymult[10]; /* dword 2*/
274 u8 rsvd5[2]; /* dword 2*/
275 u8 phase[2]; /* dword 2*/
276 u8 nodelay; /* dword 2*/
277 u8 rsvd6[4]; /* dword 2*/
278 u8 rsvd7[32]; /* dword 3*/
279} __packed;
280
281struct be_cmd_req_eq_create {
282 struct be_cmd_req_hdr hdr;
283 u16 num_pages; /* sword */
284 u16 rsvd0; /* sword */
285 u8 context[sizeof(struct amap_eq_context) / 8];
286 struct phys_addr pages[8];
287} __packed;
288
289struct be_cmd_resp_eq_create {
290 struct be_cmd_resp_hdr resp_hdr;
291 u16 eq_id; /* sword */
292 u16 rsvd0; /* sword */
293} __packed;
294
295/******************** Mac query ***************************/
296enum {
297 MAC_ADDRESS_TYPE_STORAGE = 0x0,
298 MAC_ADDRESS_TYPE_NETWORK = 0x1,
299 MAC_ADDRESS_TYPE_PD = 0x2,
300 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
301};
302
303struct mac_addr {
304 u16 size_of_struct;
305 u8 addr[ETH_ALEN];
306} __packed;
307
308struct be_cmd_req_mac_query {
309 struct be_cmd_req_hdr hdr;
310 u8 type;
311 u8 permanent;
312 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000313 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700314} __packed;
315
316struct be_cmd_resp_mac_query {
317 struct be_cmd_resp_hdr hdr;
318 struct mac_addr mac;
319};
320
321/******************** PMac Add ***************************/
322struct be_cmd_req_pmac_add {
323 struct be_cmd_req_hdr hdr;
324 u32 if_id;
325 u8 mac_address[ETH_ALEN];
326 u8 rsvd0[2];
327} __packed;
328
329struct be_cmd_resp_pmac_add {
330 struct be_cmd_resp_hdr hdr;
331 u32 pmac_id;
332};
333
334/******************** PMac Del ***************************/
335struct be_cmd_req_pmac_del {
336 struct be_cmd_req_hdr hdr;
337 u32 if_id;
338 u32 pmac_id;
339};
340
341/******************** Create CQ ***************************/
342/* Pseudo amap definition in which each bit of the actual structure is defined
343 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000344struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700345 u8 cidx[11]; /* dword 0*/
346 u8 rsvd0; /* dword 0*/
347 u8 coalescwm[2]; /* dword 0*/
348 u8 nodelay; /* dword 0*/
349 u8 epidx[11]; /* dword 0*/
350 u8 rsvd1; /* dword 0*/
351 u8 count[2]; /* dword 0*/
352 u8 valid; /* dword 0*/
353 u8 solevent; /* dword 0*/
354 u8 eventable; /* dword 0*/
355 u8 pidx[11]; /* dword 1*/
356 u8 rsvd2; /* dword 1*/
357 u8 pd[10]; /* dword 1*/
358 u8 eqid[8]; /* dword 1*/
359 u8 stalled; /* dword 1*/
360 u8 armed; /* dword 1*/
361 u8 rsvd3[4]; /* dword 2*/
362 u8 func[8]; /* dword 2*/
363 u8 rsvd4[20]; /* dword 2*/
364 u8 rsvd5[32]; /* dword 3*/
365} __packed;
366
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000367struct amap_cq_context_lancer {
368 u8 rsvd0[12]; /* dword 0*/
369 u8 coalescwm[2]; /* dword 0*/
370 u8 nodelay; /* dword 0*/
371 u8 rsvd1[12]; /* dword 0*/
372 u8 count[2]; /* dword 0*/
373 u8 valid; /* dword 0*/
374 u8 rsvd2; /* dword 0*/
375 u8 eventable; /* dword 0*/
376 u8 eqid[16]; /* dword 1*/
377 u8 rsvd3[15]; /* dword 1*/
378 u8 armed; /* dword 1*/
379 u8 rsvd4[32]; /* dword 2*/
380 u8 rsvd5[32]; /* dword 3*/
381} __packed;
382
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700383struct be_cmd_req_cq_create {
384 struct be_cmd_req_hdr hdr;
385 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000386 u8 page_size;
387 u8 rsvd0;
388 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700389 struct phys_addr pages[8];
390} __packed;
391
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000392
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700393struct be_cmd_resp_cq_create {
394 struct be_cmd_resp_hdr hdr;
395 u16 cq_id;
396 u16 rsvd0;
397} __packed;
398
Somnath Kotur311fddc2011-03-16 21:22:43 +0000399struct be_cmd_req_get_fat {
400 struct be_cmd_req_hdr hdr;
401 u32 fat_operation;
402 u32 read_log_offset;
403 u32 read_log_length;
404 u32 data_buffer_size;
405 u32 data_buffer[1];
406} __packed;
407
408struct be_cmd_resp_get_fat {
409 struct be_cmd_resp_hdr hdr;
410 u32 log_size;
411 u32 read_log_length;
412 u32 rsvd[2];
413 u32 data_buffer[1];
414} __packed;
415
416
Sathya Perla5fb379e2009-06-18 00:02:59 +0000417/******************** Create MCCQ ***************************/
418/* Pseudo amap definition in which each bit of the actual structure is defined
419 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000420struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000421 u8 con_index[14];
422 u8 rsvd0[2];
423 u8 ring_size[4];
424 u8 fetch_wrb;
425 u8 fetch_r2t;
426 u8 cq_id[10];
427 u8 prod_index[14];
428 u8 fid[8];
429 u8 pdid[9];
430 u8 valid;
431 u8 rsvd1[32];
432 u8 rsvd2[32];
433} __packed;
434
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000435struct amap_mcc_context_lancer {
436 u8 async_cq_id[16];
437 u8 ring_size[4];
438 u8 rsvd0[12];
439 u8 rsvd1[31];
440 u8 valid;
441 u8 async_cq_valid[1];
442 u8 rsvd2[31];
443 u8 rsvd3[32];
444} __packed;
445
Sathya Perla5fb379e2009-06-18 00:02:59 +0000446struct be_cmd_req_mcc_create {
447 struct be_cmd_req_hdr hdr;
448 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000449 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000450 u8 context[sizeof(struct amap_mcc_context_be) / 8];
451 struct phys_addr pages[8];
452} __packed;
453
454struct be_cmd_req_mcc_ext_create {
455 struct be_cmd_req_hdr hdr;
456 u16 num_pages;
457 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700458 u32 async_event_bitmap[1];
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000459 u8 context[sizeof(struct amap_mcc_context_be) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000460 struct phys_addr pages[8];
461} __packed;
462
463struct be_cmd_resp_mcc_create {
464 struct be_cmd_resp_hdr hdr;
465 u16 id;
466 u16 rsvd0;
467} __packed;
468
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700469/******************** Create TxQ ***************************/
470#define BE_ETH_TX_RING_TYPE_STANDARD 2
471#define BE_ULP1_NUM 1
472
473/* Pseudo amap definition in which each bit of the actual structure is defined
474 * as a byte: used to calculate offset/shift/mask of each field */
475struct amap_tx_context {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000476 u8 if_id[16]; /* dword 0 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700477 u8 tx_ring_size[4]; /* dword 0 */
478 u8 rsvd1[26]; /* dword 0 */
479 u8 pci_func_id[8]; /* dword 1 */
480 u8 rsvd2[9]; /* dword 1 */
481 u8 ctx_valid; /* dword 1 */
482 u8 cq_id_send[16]; /* dword 2 */
483 u8 rsvd3[16]; /* dword 2 */
484 u8 rsvd4[32]; /* dword 3 */
485 u8 rsvd5[32]; /* dword 4 */
486 u8 rsvd6[32]; /* dword 5 */
487 u8 rsvd7[32]; /* dword 6 */
488 u8 rsvd8[32]; /* dword 7 */
489 u8 rsvd9[32]; /* dword 8 */
490 u8 rsvd10[32]; /* dword 9 */
491 u8 rsvd11[32]; /* dword 10 */
492 u8 rsvd12[32]; /* dword 11 */
493 u8 rsvd13[32]; /* dword 12 */
494 u8 rsvd14[32]; /* dword 13 */
495 u8 rsvd15[32]; /* dword 14 */
496 u8 rsvd16[32]; /* dword 15 */
497} __packed;
498
499struct be_cmd_req_eth_tx_create {
500 struct be_cmd_req_hdr hdr;
501 u8 num_pages;
502 u8 ulp_num;
503 u8 type;
504 u8 bound_port;
505 u8 context[sizeof(struct amap_tx_context) / 8];
506 struct phys_addr pages[8];
507} __packed;
508
509struct be_cmd_resp_eth_tx_create {
510 struct be_cmd_resp_hdr hdr;
511 u16 cid;
512 u16 rsvd0;
513} __packed;
514
515/******************** Create RxQ ***************************/
516struct be_cmd_req_eth_rx_create {
517 struct be_cmd_req_hdr hdr;
518 u16 cq_id;
519 u8 frag_size;
520 u8 num_pages;
521 struct phys_addr pages[2];
522 u32 interface_id;
523 u16 max_frame_size;
524 u16 rsvd0;
525 u32 rss_queue;
526} __packed;
527
528struct be_cmd_resp_eth_rx_create {
529 struct be_cmd_resp_hdr hdr;
530 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700531 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700532 u8 rsvd0;
533} __packed;
534
535/******************** Q Destroy ***************************/
536/* Type of Queue to be destroyed */
537enum {
538 QTYPE_EQ = 1,
539 QTYPE_CQ,
540 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000541 QTYPE_RXQ,
542 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700543};
544
545struct be_cmd_req_q_destroy {
546 struct be_cmd_req_hdr hdr;
547 u16 id;
548 u16 bypass_flush; /* valid only for rx q destroy */
549} __packed;
550
551/************ I/f Create (it's actually I/f Config Create)**********/
552
553/* Capability flags for the i/f */
554enum be_if_flags {
555 BE_IF_FLAGS_RSS = 0x4,
556 BE_IF_FLAGS_PROMISCUOUS = 0x8,
557 BE_IF_FLAGS_BROADCAST = 0x10,
558 BE_IF_FLAGS_UNTAGGED = 0x20,
559 BE_IF_FLAGS_ULP = 0x40,
560 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
561 BE_IF_FLAGS_VLAN = 0x100,
562 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
563 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000564 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
565 BE_IF_FLAGS_MULTICAST = 0x1000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700566};
567
568/* An RX interface is an object with one or more MAC addresses and
569 * filtering capabilities. */
570struct be_cmd_req_if_create {
571 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200572 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700573 u32 capability_flags;
574 u32 enable_flags;
575 u8 mac_addr[ETH_ALEN];
576 u8 rsvd0;
577 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
578 u32 vlan_tag; /* not used currently */
579} __packed;
580
581struct be_cmd_resp_if_create {
582 struct be_cmd_resp_hdr hdr;
583 u32 interface_id;
584 u32 pmac_id;
585};
586
587/****** I/f Destroy(it's actually I/f Config Destroy )**********/
588struct be_cmd_req_if_destroy {
589 struct be_cmd_req_hdr hdr;
590 u32 interface_id;
591};
592
593/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000594struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700595 u32 rx_bytes_lsd; /* dword 0*/
596 u32 rx_bytes_msd; /* dword 1*/
597 u32 rx_total_frames; /* dword 2*/
598 u32 rx_unicast_frames; /* dword 3*/
599 u32 rx_multicast_frames; /* dword 4*/
600 u32 rx_broadcast_frames; /* dword 5*/
601 u32 rx_crc_errors; /* dword 6*/
602 u32 rx_alignment_symbol_errors; /* dword 7*/
603 u32 rx_pause_frames; /* dword 8*/
604 u32 rx_control_frames; /* dword 9*/
605 u32 rx_in_range_errors; /* dword 10*/
606 u32 rx_out_range_errors; /* dword 11*/
607 u32 rx_frame_too_long; /* dword 12*/
Sathya Perlad45b9d32012-01-29 20:17:39 +0000608 u32 rx_address_mismatch_drops; /* dword 13*/
609 u32 rx_vlan_mismatch_drops; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700610 u32 rx_dropped_too_small; /* dword 15*/
611 u32 rx_dropped_too_short; /* dword 16*/
612 u32 rx_dropped_header_too_small; /* dword 17*/
613 u32 rx_dropped_tcp_length; /* dword 18*/
614 u32 rx_dropped_runt; /* dword 19*/
615 u32 rx_64_byte_packets; /* dword 20*/
616 u32 rx_65_127_byte_packets; /* dword 21*/
617 u32 rx_128_256_byte_packets; /* dword 22*/
618 u32 rx_256_511_byte_packets; /* dword 23*/
619 u32 rx_512_1023_byte_packets; /* dword 24*/
620 u32 rx_1024_1518_byte_packets; /* dword 25*/
621 u32 rx_1519_2047_byte_packets; /* dword 26*/
622 u32 rx_2048_4095_byte_packets; /* dword 27*/
623 u32 rx_4096_8191_byte_packets; /* dword 28*/
624 u32 rx_8192_9216_byte_packets; /* dword 29*/
625 u32 rx_ip_checksum_errs; /* dword 30*/
626 u32 rx_tcp_checksum_errs; /* dword 31*/
627 u32 rx_udp_checksum_errs; /* dword 32*/
628 u32 rx_non_rss_packets; /* dword 33*/
629 u32 rx_ipv4_packets; /* dword 34*/
630 u32 rx_ipv6_packets; /* dword 35*/
631 u32 rx_ipv4_bytes_lsd; /* dword 36*/
632 u32 rx_ipv4_bytes_msd; /* dword 37*/
633 u32 rx_ipv6_bytes_lsd; /* dword 38*/
634 u32 rx_ipv6_bytes_msd; /* dword 39*/
635 u32 rx_chute1_packets; /* dword 40*/
636 u32 rx_chute2_packets; /* dword 41*/
637 u32 rx_chute3_packets; /* dword 42*/
638 u32 rx_management_packets; /* dword 43*/
639 u32 rx_switched_unicast_packets; /* dword 44*/
640 u32 rx_switched_multicast_packets; /* dword 45*/
641 u32 rx_switched_broadcast_packets; /* dword 46*/
642 u32 tx_bytes_lsd; /* dword 47*/
643 u32 tx_bytes_msd; /* dword 48*/
644 u32 tx_unicastframes; /* dword 49*/
645 u32 tx_multicastframes; /* dword 50*/
646 u32 tx_broadcastframes; /* dword 51*/
647 u32 tx_pauseframes; /* dword 52*/
648 u32 tx_controlframes; /* dword 53*/
649 u32 tx_64_byte_packets; /* dword 54*/
650 u32 tx_65_127_byte_packets; /* dword 55*/
651 u32 tx_128_256_byte_packets; /* dword 56*/
652 u32 tx_256_511_byte_packets; /* dword 57*/
653 u32 tx_512_1023_byte_packets; /* dword 58*/
654 u32 tx_1024_1518_byte_packets; /* dword 59*/
655 u32 tx_1519_2047_byte_packets; /* dword 60*/
656 u32 tx_2048_4095_byte_packets; /* dword 61*/
657 u32 tx_4096_8191_byte_packets; /* dword 62*/
658 u32 tx_8192_9216_byte_packets; /* dword 63*/
659 u32 rx_fifo_overflow; /* dword 64*/
660 u32 rx_input_fifo_overflow; /* dword 65*/
661};
662
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000663struct be_rxf_stats_v0 {
664 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700665 u32 rx_drops_no_pbuf; /* dword 132*/
666 u32 rx_drops_no_txpb; /* dword 133*/
667 u32 rx_drops_no_erx_descr; /* dword 134*/
668 u32 rx_drops_no_tpre_descr; /* dword 135*/
669 u32 management_rx_port_packets; /* dword 136*/
670 u32 management_rx_port_bytes; /* dword 137*/
671 u32 management_rx_port_pause_frames; /* dword 138*/
672 u32 management_rx_port_errors; /* dword 139*/
673 u32 management_tx_port_packets; /* dword 140*/
674 u32 management_tx_port_bytes; /* dword 141*/
675 u32 management_tx_port_pause; /* dword 142*/
676 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
677 u32 rx_drops_too_many_frags; /* dword 144*/
678 u32 rx_drops_invalid_ring; /* dword 145*/
679 u32 forwarded_packets; /* dword 146*/
680 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000681 u32 rsvd0[7];
682 u32 port0_jabber_events;
683 u32 port1_jabber_events;
684 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700685};
686
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000687struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700688 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000689 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700690};
691
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000692struct be_pmem_stats {
693 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000694 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000695};
696
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000697struct be_hw_stats_v0 {
698 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700699 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000700 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000701 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700702};
703
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000704struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700705 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000706 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700707};
708
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000709struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700710 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000711 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700712};
713
Sathya Perlaac124ff2011-07-25 19:10:14 +0000714struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000715 u32 tx_packets_lo;
716 u32 tx_packets_hi;
717 u32 tx_unicast_packets_lo;
718 u32 tx_unicast_packets_hi;
719 u32 tx_multicast_packets_lo;
720 u32 tx_multicast_packets_hi;
721 u32 tx_broadcast_packets_lo;
722 u32 tx_broadcast_packets_hi;
723 u32 tx_bytes_lo;
724 u32 tx_bytes_hi;
725 u32 tx_unicast_bytes_lo;
726 u32 tx_unicast_bytes_hi;
727 u32 tx_multicast_bytes_lo;
728 u32 tx_multicast_bytes_hi;
729 u32 tx_broadcast_bytes_lo;
730 u32 tx_broadcast_bytes_hi;
731 u32 tx_discards_lo;
732 u32 tx_discards_hi;
733 u32 tx_errors_lo;
734 u32 tx_errors_hi;
735 u32 tx_pause_frames_lo;
736 u32 tx_pause_frames_hi;
737 u32 tx_pause_on_frames_lo;
738 u32 tx_pause_on_frames_hi;
739 u32 tx_pause_off_frames_lo;
740 u32 tx_pause_off_frames_hi;
741 u32 tx_internal_mac_errors_lo;
742 u32 tx_internal_mac_errors_hi;
743 u32 tx_control_frames_lo;
744 u32 tx_control_frames_hi;
745 u32 tx_packets_64_bytes_lo;
746 u32 tx_packets_64_bytes_hi;
747 u32 tx_packets_65_to_127_bytes_lo;
748 u32 tx_packets_65_to_127_bytes_hi;
749 u32 tx_packets_128_to_255_bytes_lo;
750 u32 tx_packets_128_to_255_bytes_hi;
751 u32 tx_packets_256_to_511_bytes_lo;
752 u32 tx_packets_256_to_511_bytes_hi;
753 u32 tx_packets_512_to_1023_bytes_lo;
754 u32 tx_packets_512_to_1023_bytes_hi;
755 u32 tx_packets_1024_to_1518_bytes_lo;
756 u32 tx_packets_1024_to_1518_bytes_hi;
757 u32 tx_packets_1519_to_2047_bytes_lo;
758 u32 tx_packets_1519_to_2047_bytes_hi;
759 u32 tx_packets_2048_to_4095_bytes_lo;
760 u32 tx_packets_2048_to_4095_bytes_hi;
761 u32 tx_packets_4096_to_8191_bytes_lo;
762 u32 tx_packets_4096_to_8191_bytes_hi;
763 u32 tx_packets_8192_to_9216_bytes_lo;
764 u32 tx_packets_8192_to_9216_bytes_hi;
765 u32 tx_lso_packets_lo;
766 u32 tx_lso_packets_hi;
767 u32 rx_packets_lo;
768 u32 rx_packets_hi;
769 u32 rx_unicast_packets_lo;
770 u32 rx_unicast_packets_hi;
771 u32 rx_multicast_packets_lo;
772 u32 rx_multicast_packets_hi;
773 u32 rx_broadcast_packets_lo;
774 u32 rx_broadcast_packets_hi;
775 u32 rx_bytes_lo;
776 u32 rx_bytes_hi;
777 u32 rx_unicast_bytes_lo;
778 u32 rx_unicast_bytes_hi;
779 u32 rx_multicast_bytes_lo;
780 u32 rx_multicast_bytes_hi;
781 u32 rx_broadcast_bytes_lo;
782 u32 rx_broadcast_bytes_hi;
783 u32 rx_unknown_protos;
784 u32 rsvd_69; /* Word 69 is reserved */
785 u32 rx_discards_lo;
786 u32 rx_discards_hi;
787 u32 rx_errors_lo;
788 u32 rx_errors_hi;
789 u32 rx_crc_errors_lo;
790 u32 rx_crc_errors_hi;
791 u32 rx_alignment_errors_lo;
792 u32 rx_alignment_errors_hi;
793 u32 rx_symbol_errors_lo;
794 u32 rx_symbol_errors_hi;
795 u32 rx_pause_frames_lo;
796 u32 rx_pause_frames_hi;
797 u32 rx_pause_on_frames_lo;
798 u32 rx_pause_on_frames_hi;
799 u32 rx_pause_off_frames_lo;
800 u32 rx_pause_off_frames_hi;
801 u32 rx_frames_too_long_lo;
802 u32 rx_frames_too_long_hi;
803 u32 rx_internal_mac_errors_lo;
804 u32 rx_internal_mac_errors_hi;
805 u32 rx_undersize_packets;
806 u32 rx_oversize_packets;
807 u32 rx_fragment_packets;
808 u32 rx_jabbers;
809 u32 rx_control_frames_lo;
810 u32 rx_control_frames_hi;
811 u32 rx_control_frames_unknown_opcode_lo;
812 u32 rx_control_frames_unknown_opcode_hi;
813 u32 rx_in_range_errors;
814 u32 rx_out_of_range_errors;
Sathya Perlad45b9d32012-01-29 20:17:39 +0000815 u32 rx_address_mismatch_drops;
816 u32 rx_vlan_mismatch_drops;
Selvin Xavier005d5692011-05-16 07:36:35 +0000817 u32 rx_dropped_too_small;
818 u32 rx_dropped_too_short;
819 u32 rx_dropped_header_too_small;
820 u32 rx_dropped_invalid_tcp_length;
821 u32 rx_dropped_runt;
822 u32 rx_ip_checksum_errors;
823 u32 rx_tcp_checksum_errors;
824 u32 rx_udp_checksum_errors;
825 u32 rx_non_rss_packets;
826 u32 rsvd_111;
827 u32 rx_ipv4_packets_lo;
828 u32 rx_ipv4_packets_hi;
829 u32 rx_ipv6_packets_lo;
830 u32 rx_ipv6_packets_hi;
831 u32 rx_ipv4_bytes_lo;
832 u32 rx_ipv4_bytes_hi;
833 u32 rx_ipv6_bytes_lo;
834 u32 rx_ipv6_bytes_hi;
835 u32 rx_nic_packets_lo;
836 u32 rx_nic_packets_hi;
837 u32 rx_tcp_packets_lo;
838 u32 rx_tcp_packets_hi;
839 u32 rx_iscsi_packets_lo;
840 u32 rx_iscsi_packets_hi;
841 u32 rx_management_packets_lo;
842 u32 rx_management_packets_hi;
843 u32 rx_switched_unicast_packets_lo;
844 u32 rx_switched_unicast_packets_hi;
845 u32 rx_switched_multicast_packets_lo;
846 u32 rx_switched_multicast_packets_hi;
847 u32 rx_switched_broadcast_packets_lo;
848 u32 rx_switched_broadcast_packets_hi;
849 u32 num_forwards_lo;
850 u32 num_forwards_hi;
851 u32 rx_fifo_overflow;
852 u32 rx_input_fifo_overflow;
853 u32 rx_drops_too_many_frags_lo;
854 u32 rx_drops_too_many_frags_hi;
855 u32 rx_drops_invalid_queue;
856 u32 rsvd_141;
857 u32 rx_drops_mtu_lo;
858 u32 rx_drops_mtu_hi;
859 u32 rx_packets_64_bytes_lo;
860 u32 rx_packets_64_bytes_hi;
861 u32 rx_packets_65_to_127_bytes_lo;
862 u32 rx_packets_65_to_127_bytes_hi;
863 u32 rx_packets_128_to_255_bytes_lo;
864 u32 rx_packets_128_to_255_bytes_hi;
865 u32 rx_packets_256_to_511_bytes_lo;
866 u32 rx_packets_256_to_511_bytes_hi;
867 u32 rx_packets_512_to_1023_bytes_lo;
868 u32 rx_packets_512_to_1023_bytes_hi;
869 u32 rx_packets_1024_to_1518_bytes_lo;
870 u32 rx_packets_1024_to_1518_bytes_hi;
871 u32 rx_packets_1519_to_2047_bytes_lo;
872 u32 rx_packets_1519_to_2047_bytes_hi;
873 u32 rx_packets_2048_to_4095_bytes_lo;
874 u32 rx_packets_2048_to_4095_bytes_hi;
875 u32 rx_packets_4096_to_8191_bytes_lo;
876 u32 rx_packets_4096_to_8191_bytes_hi;
877 u32 rx_packets_8192_to_9216_bytes_lo;
878 u32 rx_packets_8192_to_9216_bytes_hi;
879};
880
881struct pport_stats_params {
882 u16 pport_num;
883 u8 rsvd;
884 u8 reset_stats;
885};
886
887struct lancer_cmd_req_pport_stats {
888 struct be_cmd_req_hdr hdr;
889 union {
890 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000891 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000892 } cmd_params;
893};
894
895struct lancer_cmd_resp_pport_stats {
896 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000897 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000898};
899
Sathya Perlaac124ff2011-07-25 19:10:14 +0000900static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000901 pport_stats_from_cmd(struct be_adapter *adapter)
902{
903 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
904 return &cmd->pport_stats;
905}
906
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000907struct be_cmd_req_get_cntl_addnl_attribs {
908 struct be_cmd_req_hdr hdr;
909 u8 rsvd[8];
910};
911
912struct be_cmd_resp_get_cntl_addnl_attribs {
913 struct be_cmd_resp_hdr hdr;
914 u16 ipl_file_number;
915 u8 ipl_file_version;
916 u8 rsvd0;
917 u8 on_die_temperature; /* in degrees centigrade*/
918 u8 rsvd1[3];
919};
920
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700921struct be_cmd_req_vlan_config {
922 struct be_cmd_req_hdr hdr;
923 u8 interface_id;
924 u8 promiscuous;
925 u8 untagged;
926 u8 num_vlan;
927 u16 normal_vlan[64];
928} __packed;
929
Sathya Perla5b8821b2011-08-02 19:57:44 +0000930/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000931#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700932struct macaddr {
933 u8 byte[ETH_ALEN];
934};
935
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000936struct be_cmd_req_rx_filter {
937 struct be_cmd_req_hdr hdr;
938 u32 global_flags_mask;
939 u32 global_flags;
940 u32 if_flags_mask;
941 u32 if_flags;
942 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000943 u32 mcast_num;
944 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000945};
946
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700947/******************** Link Status Query *******************/
948struct be_cmd_req_link_status {
949 struct be_cmd_req_hdr hdr;
950 u32 rsvd;
951};
952
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700953enum {
954 PHY_LINK_DUPLEX_NONE = 0x0,
955 PHY_LINK_DUPLEX_HALF = 0x1,
956 PHY_LINK_DUPLEX_FULL = 0x2
957};
958
959enum {
960 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
961 PHY_LINK_SPEED_10MBPS = 0x1,
962 PHY_LINK_SPEED_100MBPS = 0x2,
963 PHY_LINK_SPEED_1GBPS = 0x3,
964 PHY_LINK_SPEED_10GBPS = 0x4
965};
966
967struct be_cmd_resp_link_status {
968 struct be_cmd_resp_hdr hdr;
969 u8 physical_port;
970 u8 mac_duplex;
971 u8 mac_speed;
972 u8 mac_fault;
973 u8 mgmt_mac_duplex;
974 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700975 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000976 u8 logical_link_status;
977 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700978} __packed;
979
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700980/******************** Port Identification ***************************/
981/* Identifies the type of port attached to NIC */
982struct be_cmd_req_port_type {
983 struct be_cmd_req_hdr hdr;
984 u32 page_num;
985 u32 port;
986};
987
988enum {
989 TR_PAGE_A0 = 0xa0,
990 TR_PAGE_A2 = 0xa2
991};
992
993struct be_cmd_resp_port_type {
994 struct be_cmd_resp_hdr hdr;
995 u32 page_num;
996 u32 port;
997 struct data {
998 u8 identifier;
999 u8 identifier_ext;
1000 u8 connector;
1001 u8 transceiver[8];
1002 u8 rsvd0[3];
1003 u8 length_km;
1004 u8 length_hm;
1005 u8 length_om1;
1006 u8 length_om2;
1007 u8 length_cu;
1008 u8 length_cu_m;
1009 u8 vendor_name[16];
1010 u8 rsvd;
1011 u8 vendor_oui[3];
1012 u8 vendor_pn[16];
1013 u8 vendor_rev[4];
1014 } data;
1015};
1016
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001017/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001018struct be_cmd_req_get_fw_version {
1019 struct be_cmd_req_hdr hdr;
1020 u8 rsvd0[FW_VER_LEN];
1021 u8 rsvd1[FW_VER_LEN];
1022} __packed;
1023
1024struct be_cmd_resp_get_fw_version {
1025 struct be_cmd_resp_hdr hdr;
1026 u8 firmware_version_string[FW_VER_LEN];
1027 u8 fw_on_flash_version_string[FW_VER_LEN];
1028} __packed;
1029
1030/******************** Set Flow Contrl *******************/
1031struct be_cmd_req_set_flow_control {
1032 struct be_cmd_req_hdr hdr;
1033 u16 tx_flow_control;
1034 u16 rx_flow_control;
1035} __packed;
1036
1037/******************** Get Flow Contrl *******************/
1038struct be_cmd_req_get_flow_control {
1039 struct be_cmd_req_hdr hdr;
1040 u32 rsvd;
1041};
1042
1043struct be_cmd_resp_get_flow_control {
1044 struct be_cmd_resp_hdr hdr;
1045 u16 tx_flow_control;
1046 u16 rx_flow_control;
1047} __packed;
1048
1049/******************** Modify EQ Delay *******************/
1050struct be_cmd_req_modify_eq_delay {
1051 struct be_cmd_req_hdr hdr;
1052 u32 num_eq;
1053 struct {
1054 u32 eq_id;
1055 u32 phase;
1056 u32 delay_multiplier;
1057 } delay[8];
1058} __packed;
1059
1060struct be_cmd_resp_modify_eq_delay {
1061 struct be_cmd_resp_hdr hdr;
1062 u32 rsvd0;
1063} __packed;
1064
1065/******************** Get FW Config *******************/
Sathya Perla3abcded2010-10-03 22:12:27 -07001066#define BE_FUNCTION_CAPS_RSS 0x2
Sathya Perla752961a2011-10-24 02:45:03 +00001067/* The HW can come up in either of the following multi-channel modes
1068 * based on the skew/IPL.
1069 */
Parav Pandit045508a2012-03-26 14:27:13 +00001070#define RDMA_ENABLED 0x4
Sathya Perla752961a2011-10-24 02:45:03 +00001071#define FLEX10_MODE 0x400
1072#define VNIC_MODE 0x20000
1073#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001074struct be_cmd_req_query_fw_cfg {
1075 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001076 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001077};
1078
1079struct be_cmd_resp_query_fw_cfg {
1080 struct be_cmd_resp_hdr hdr;
1081 u32 be_config_number;
1082 u32 asic_revision;
1083 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001084 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001085 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001086 u32 function_caps;
1087};
1088
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001089/******************** RSS Config ****************************************/
1090/* RSS type Input parameters used to compute RX hash
1091 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1092 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1093 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1094 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1095 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1096 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1097 *
1098 * When multiple RSS types are enabled, HW picks the best hash policy
1099 * based on the type of the received packet.
1100 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001101#define RSS_ENABLE_NONE 0x0
1102#define RSS_ENABLE_IPV4 0x1
1103#define RSS_ENABLE_TCP_IPV4 0x2
1104#define RSS_ENABLE_IPV6 0x4
1105#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001106#define RSS_ENABLE_UDP_IPV4 0x10
1107#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001108
1109struct be_cmd_req_rss_config {
1110 struct be_cmd_req_hdr hdr;
1111 u32 if_id;
1112 u16 enable_rss;
1113 u16 cpu_table_size_log2;
1114 u32 hash[10];
1115 u8 cpu_table[128];
1116 u8 flush;
1117 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001118};
1119
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001120/******************** Port Beacon ***************************/
1121
1122#define BEACON_STATE_ENABLED 0x1
1123#define BEACON_STATE_DISABLED 0x0
1124
1125struct be_cmd_req_enable_disable_beacon {
1126 struct be_cmd_req_hdr hdr;
1127 u8 port_num;
1128 u8 beacon_state;
1129 u8 beacon_duration;
1130 u8 status_duration;
1131} __packed;
1132
1133struct be_cmd_resp_enable_disable_beacon {
1134 struct be_cmd_resp_hdr resp_hdr;
1135 u32 rsvd0;
1136} __packed;
1137
1138struct be_cmd_req_get_beacon_state {
1139 struct be_cmd_req_hdr hdr;
1140 u8 port_num;
1141 u8 rsvd0;
1142 u16 rsvd1;
1143} __packed;
1144
1145struct be_cmd_resp_get_beacon_state {
1146 struct be_cmd_resp_hdr resp_hdr;
1147 u8 beacon_state;
1148 u8 rsvd0[3];
1149} __packed;
1150
Ajit Khaparde84517482009-09-04 03:12:16 +00001151/****************** Firmware Flash ******************/
1152struct flashrom_params {
1153 u32 op_code;
1154 u32 op_type;
1155 u32 data_buf_size;
1156 u32 offset;
1157 u8 data_buf[4];
1158};
1159
1160struct be_cmd_write_flashrom {
1161 struct be_cmd_req_hdr hdr;
1162 struct flashrom_params params;
1163};
1164
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001165/**************** Lancer Firmware Flash ************/
1166struct amap_lancer_write_obj_context {
1167 u8 write_length[24];
1168 u8 reserved1[7];
1169 u8 eof;
1170} __packed;
1171
1172struct lancer_cmd_req_write_object {
1173 struct be_cmd_req_hdr hdr;
1174 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1175 u32 write_offset;
1176 u8 object_name[104];
1177 u32 descriptor_count;
1178 u32 buf_len;
1179 u32 addr_low;
1180 u32 addr_high;
1181};
1182
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001183#define LANCER_NO_RESET_NEEDED 0x00
1184#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001185struct lancer_cmd_resp_write_object {
1186 u8 opcode;
1187 u8 subsystem;
1188 u8 rsvd1[2];
1189 u8 status;
1190 u8 additional_status;
1191 u8 rsvd2[2];
1192 u32 resp_len;
1193 u32 actual_resp_len;
1194 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001195 u8 change_status;
1196 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001197};
1198
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001199/************************ Lancer Read FW info **************/
1200#define LANCER_READ_FILE_CHUNK (32*1024)
1201#define LANCER_READ_FILE_EOF_MASK 0x80000000
1202
1203#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001204#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1205#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001206
1207struct lancer_cmd_req_read_object {
1208 struct be_cmd_req_hdr hdr;
1209 u32 desired_read_len;
1210 u32 read_offset;
1211 u8 object_name[104];
1212 u32 descriptor_count;
1213 u32 buf_len;
1214 u32 addr_low;
1215 u32 addr_high;
1216};
1217
1218struct lancer_cmd_resp_read_object {
1219 u8 opcode;
1220 u8 subsystem;
1221 u8 rsvd1[2];
1222 u8 status;
1223 u8 additional_status;
1224 u8 rsvd2[2];
1225 u32 resp_len;
1226 u32 actual_resp_len;
1227 u32 actual_read_len;
1228 u32 eof;
1229};
1230
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001231/************************ WOL *******************************/
1232struct be_cmd_req_acpi_wol_magic_config{
1233 struct be_cmd_req_hdr hdr;
1234 u32 rsvd0[145];
1235 u8 magic_mac[6];
1236 u8 rsvd2[2];
1237} __packed;
1238
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001239struct be_cmd_req_acpi_wol_magic_config_v1 {
1240 struct be_cmd_req_hdr hdr;
1241 u8 rsvd0[2];
1242 u8 query_options;
1243 u8 rsvd1[5];
1244 u32 rsvd2[288];
1245 u8 magic_mac[6];
1246 u8 rsvd3[22];
1247} __packed;
1248
1249struct be_cmd_resp_acpi_wol_magic_config_v1 {
1250 struct be_cmd_resp_hdr hdr;
1251 u8 rsvd0[2];
1252 u8 wol_settings;
1253 u8 rsvd1[5];
1254 u32 rsvd2[295];
1255} __packed;
1256
1257#define BE_GET_WOL_CAP 2
1258
1259#define BE_WOL_CAP 0x1
1260#define BE_PME_D0_CAP 0x8
1261#define BE_PME_D1_CAP 0x10
1262#define BE_PME_D2_CAP 0x20
1263#define BE_PME_D3HOT_CAP 0x40
1264#define BE_PME_D3COLD_CAP 0x80
1265
Suresh Rff33a6e2009-12-03 16:15:52 -08001266/********************** LoopBack test *********************/
1267struct be_cmd_req_loopback_test {
1268 struct be_cmd_req_hdr hdr;
1269 u32 loopback_type;
1270 u32 num_pkts;
1271 u64 pattern;
1272 u32 src_port;
1273 u32 dest_port;
1274 u32 pkt_size;
1275};
1276
1277struct be_cmd_resp_loopback_test {
1278 struct be_cmd_resp_hdr resp_hdr;
1279 u32 status;
1280 u32 num_txfer;
1281 u32 num_rx;
1282 u32 miscomp_off;
1283 u32 ticks_compl;
1284};
1285
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001286struct be_cmd_req_set_lmode {
1287 struct be_cmd_req_hdr hdr;
1288 u8 src_port;
1289 u8 dest_port;
1290 u8 loopback_type;
1291 u8 loopback_state;
1292};
1293
1294struct be_cmd_resp_set_lmode {
1295 struct be_cmd_resp_hdr resp_hdr;
1296 u8 rsvd0[4];
1297};
1298
Suresh Rff33a6e2009-12-03 16:15:52 -08001299/********************** DDR DMA test *********************/
1300struct be_cmd_req_ddrdma_test {
1301 struct be_cmd_req_hdr hdr;
1302 u64 pattern;
1303 u32 byte_count;
1304 u32 rsvd0;
1305 u8 snd_buff[4096];
1306 u8 rsvd1[4096];
1307};
1308
1309struct be_cmd_resp_ddrdma_test {
1310 struct be_cmd_resp_hdr hdr;
1311 u64 pattern;
1312 u32 byte_cnt;
1313 u32 snd_err;
1314 u8 rsvd0[4096];
1315 u8 rcv_buff[4096];
1316};
1317
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001318/*********************** SEEPROM Read ***********************/
1319
1320#define BE_READ_SEEPROM_LEN 1024
1321struct be_cmd_req_seeprom_read {
1322 struct be_cmd_req_hdr hdr;
1323 u8 rsvd0[BE_READ_SEEPROM_LEN];
1324};
1325
1326struct be_cmd_resp_seeprom_read {
1327 struct be_cmd_req_hdr hdr;
1328 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1329};
1330
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001331enum {
1332 PHY_TYPE_CX4_10GB = 0,
1333 PHY_TYPE_XFP_10GB,
1334 PHY_TYPE_SFP_1GB,
1335 PHY_TYPE_SFP_PLUS_10GB,
1336 PHY_TYPE_KR_10GB,
1337 PHY_TYPE_KX4_10GB,
1338 PHY_TYPE_BASET_10GB,
1339 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001340 PHY_TYPE_BASEX_1GB,
1341 PHY_TYPE_SGMII,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001342 PHY_TYPE_DISABLED = 255
1343};
1344
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001345#define BE_SUPPORTED_SPEED_NONE 0
1346#define BE_SUPPORTED_SPEED_10MBPS 1
1347#define BE_SUPPORTED_SPEED_100MBPS 2
1348#define BE_SUPPORTED_SPEED_1GBPS 4
1349#define BE_SUPPORTED_SPEED_10GBPS 8
1350
1351#define BE_AN_EN 0x2
1352#define BE_PAUSE_SYM_EN 0x80
1353
1354/* MAC speed valid values */
1355#define SPEED_DEFAULT 0x0
1356#define SPEED_FORCED_10GB 0x1
1357#define SPEED_FORCED_1GB 0x2
1358#define SPEED_AUTONEG_10GB 0x3
1359#define SPEED_AUTONEG_1GB 0x4
1360#define SPEED_AUTONEG_100MB 0x5
1361#define SPEED_AUTONEG_10GB_1GB 0x6
1362#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1363#define SPEED_AUTONEG_1GB_100MB 0x8
1364#define SPEED_AUTONEG_10MB 0x9
1365#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1366#define SPEED_AUTONEG_100MB_10MB 0xb
1367#define SPEED_FORCED_100MB 0xc
1368#define SPEED_FORCED_10MB 0xd
1369
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001370struct be_cmd_req_get_phy_info {
1371 struct be_cmd_req_hdr hdr;
1372 u8 rsvd0[24];
1373};
Sathya Perla306f1342011-08-02 19:57:45 +00001374
1375struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001376 u16 phy_type;
1377 u16 interface_type;
1378 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001379 u16 ext_phy_details;
1380 u16 rsvd;
1381 u16 auto_speeds_supported;
1382 u16 fixed_speeds_supported;
1383 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001384};
1385
Sathya Perla306f1342011-08-02 19:57:45 +00001386struct be_cmd_resp_get_phy_info {
1387 struct be_cmd_req_hdr hdr;
1388 struct be_phy_info phy_info;
1389};
1390
Ajit Khapardee1d18732010-07-23 01:52:13 +00001391/*********************** Set QOS ***********************/
1392
1393#define BE_QOS_BITS_NIC 1
1394
1395struct be_cmd_req_set_qos {
1396 struct be_cmd_req_hdr hdr;
1397 u32 valid_bits;
1398 u32 max_bps_nic;
1399 u32 rsvd[7];
1400};
1401
1402struct be_cmd_resp_set_qos {
1403 struct be_cmd_resp_hdr hdr;
1404 u32 rsvd;
1405};
1406
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001407/*********************** Controller Attributes ***********************/
1408struct be_cmd_req_cntl_attribs {
1409 struct be_cmd_req_hdr hdr;
1410};
1411
1412struct be_cmd_resp_cntl_attribs {
1413 struct be_cmd_resp_hdr hdr;
1414 struct mgmt_controller_attrib attribs;
1415};
1416
Sathya Perla2e588f82011-03-11 02:49:26 +00001417/*********************** Set driver function ***********************/
1418#define CAPABILITY_SW_TIMESTAMPS 2
1419#define CAPABILITY_BE3_NATIVE_ERX_API 4
1420
1421struct be_cmd_req_set_func_cap {
1422 struct be_cmd_req_hdr hdr;
1423 u32 valid_cap_flags;
1424 u32 cap_flags;
1425 u8 rsvd[212];
1426};
1427
1428struct be_cmd_resp_set_func_cap {
1429 struct be_cmd_resp_hdr hdr;
1430 u32 valid_cap_flags;
1431 u32 cap_flags;
1432 u8 rsvd[212];
1433};
1434
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001435/******************** GET/SET_MACLIST **************************/
1436#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001437struct be_cmd_req_get_mac_list {
1438 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001439 u8 mac_type;
1440 u8 perm_override;
1441 u16 iface_id;
1442 u32 mac_id;
1443 u32 rsvd[3];
1444} __packed;
1445
1446struct get_list_macaddr {
1447 u16 mac_addr_size;
1448 union {
1449 u8 macaddr[6];
1450 struct {
1451 u8 rsvd[2];
1452 u32 mac_id;
1453 } __packed s_mac_id;
1454 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001455} __packed;
1456
1457struct be_cmd_resp_get_mac_list {
1458 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001459 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1460 struct get_list_macaddr macid_macaddr; /* soft mac */
1461 u8 true_mac_count;
1462 u8 pseudo_mac_count;
1463 u8 mac_list_size;
1464 u8 rsvd;
1465 /* perm override mac */
1466 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001467} __packed;
1468
1469struct be_cmd_req_set_mac_list {
1470 struct be_cmd_req_hdr hdr;
1471 u8 mac_count;
1472 u8 rsvd1;
1473 u16 rsvd2;
1474 struct macaddr mac[BE_MAX_MAC];
1475} __packed;
1476
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001477/*********************** HSW Config ***********************/
1478struct amap_set_hsw_context {
1479 u8 interface_id[16];
1480 u8 rsvd0[14];
1481 u8 pvid_valid;
1482 u8 rsvd1;
1483 u8 rsvd2[16];
1484 u8 pvid[16];
1485 u8 rsvd3[32];
1486 u8 rsvd4[32];
1487 u8 rsvd5[32];
1488} __packed;
1489
1490struct be_cmd_req_set_hsw_config {
1491 struct be_cmd_req_hdr hdr;
1492 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1493} __packed;
1494
1495struct be_cmd_resp_set_hsw_config {
1496 struct be_cmd_resp_hdr hdr;
1497 u32 rsvd;
1498};
1499
1500struct amap_get_hsw_req_context {
1501 u8 interface_id[16];
1502 u8 rsvd0[14];
1503 u8 pvid_valid;
1504 u8 pport;
1505} __packed;
1506
1507struct amap_get_hsw_resp_context {
1508 u8 rsvd1[16];
1509 u8 pvid[16];
1510 u8 rsvd2[32];
1511 u8 rsvd3[32];
1512 u8 rsvd4[32];
1513} __packed;
1514
1515struct be_cmd_req_get_hsw_config {
1516 struct be_cmd_req_hdr hdr;
1517 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1518} __packed;
1519
1520struct be_cmd_resp_get_hsw_config {
1521 struct be_cmd_resp_hdr hdr;
1522 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1523 u32 rsvd;
1524};
1525
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001526/******************* get port names ***************/
1527struct be_cmd_req_get_port_name {
1528 struct be_cmd_req_hdr hdr;
1529 u32 rsvd0;
1530};
1531
1532struct be_cmd_resp_get_port_name {
1533 struct be_cmd_req_hdr hdr;
1534 u8 port_name[4];
1535};
1536
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001537/*************** HW Stats Get v1 **********************************/
1538#define BE_TXP_SW_SZ 48
1539struct be_port_rxf_stats_v1 {
1540 u32 rsvd0[12];
1541 u32 rx_crc_errors;
1542 u32 rx_alignment_symbol_errors;
1543 u32 rx_pause_frames;
1544 u32 rx_priority_pause_frames;
1545 u32 rx_control_frames;
1546 u32 rx_in_range_errors;
1547 u32 rx_out_range_errors;
1548 u32 rx_frame_too_long;
Sathya Perlad45b9d32012-01-29 20:17:39 +00001549 u32 rx_address_mismatch_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001550 u32 rx_dropped_too_small;
1551 u32 rx_dropped_too_short;
1552 u32 rx_dropped_header_too_small;
1553 u32 rx_dropped_tcp_length;
1554 u32 rx_dropped_runt;
1555 u32 rsvd1[10];
1556 u32 rx_ip_checksum_errs;
1557 u32 rx_tcp_checksum_errs;
1558 u32 rx_udp_checksum_errs;
1559 u32 rsvd2[7];
1560 u32 rx_switched_unicast_packets;
1561 u32 rx_switched_multicast_packets;
1562 u32 rx_switched_broadcast_packets;
1563 u32 rsvd3[3];
1564 u32 tx_pauseframes;
1565 u32 tx_priority_pauseframes;
1566 u32 tx_controlframes;
1567 u32 rsvd4[10];
1568 u32 rxpp_fifo_overflow_drop;
1569 u32 rx_input_fifo_overflow_drop;
1570 u32 pmem_fifo_overflow_drop;
1571 u32 jabber_events;
1572 u32 rsvd5[3];
1573};
1574
1575
1576struct be_rxf_stats_v1 {
1577 struct be_port_rxf_stats_v1 port[4];
1578 u32 rsvd0[2];
1579 u32 rx_drops_no_pbuf;
1580 u32 rx_drops_no_txpb;
1581 u32 rx_drops_no_erx_descr;
1582 u32 rx_drops_no_tpre_descr;
1583 u32 rsvd1[6];
1584 u32 rx_drops_too_many_frags;
1585 u32 rx_drops_invalid_ring;
1586 u32 forwarded_packets;
1587 u32 rx_drops_mtu;
1588 u32 rsvd2[14];
1589};
1590
1591struct be_erx_stats_v1 {
1592 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1593 u32 rsvd[4];
1594};
1595
1596struct be_hw_stats_v1 {
1597 struct be_rxf_stats_v1 rxf;
1598 u32 rsvd0[BE_TXP_SW_SZ];
1599 struct be_erx_stats_v1 erx;
1600 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001601 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001602};
1603
1604struct be_cmd_req_get_stats_v1 {
1605 struct be_cmd_req_hdr hdr;
1606 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1607};
1608
1609struct be_cmd_resp_get_stats_v1 {
1610 struct be_cmd_resp_hdr hdr;
1611 struct be_hw_stats_v1 hw_stats;
1612};
1613
Sathya Perlaac124ff2011-07-25 19:10:14 +00001614static inline void *hw_stats_from_cmd(struct be_adapter *adapter)
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001615{
1616 if (adapter->generation == BE_GEN3) {
1617 struct be_cmd_resp_get_stats_v1 *cmd = adapter->stats_cmd.va;
1618
1619 return &cmd->hw_stats;
1620 } else {
1621 struct be_cmd_resp_get_stats_v0 *cmd = adapter->stats_cmd.va;
1622
1623 return &cmd->hw_stats;
1624 }
1625}
1626
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001627static inline void *be_erx_stats_from_cmd(struct be_adapter *adapter)
1628{
1629 if (adapter->generation == BE_GEN3) {
1630 struct be_hw_stats_v1 *hw_stats = hw_stats_from_cmd(adapter);
1631
1632 return &hw_stats->erx;
1633 } else {
1634 struct be_hw_stats_v0 *hw_stats = hw_stats_from_cmd(adapter);
1635
1636 return &hw_stats->erx;
1637 }
1638}
1639
Somnath Kotur941a77d2012-05-17 22:59:03 +00001640
1641/************** get fat capabilites *******************/
1642#define MAX_MODULES 27
1643#define MAX_MODES 4
1644#define MODE_UART 0
1645#define FW_LOG_LEVEL_DEFAULT 48
1646#define FW_LOG_LEVEL_FATAL 64
1647
1648struct ext_fat_mode {
1649 u8 mode;
1650 u8 rsvd0;
1651 u16 port_mask;
1652 u32 dbg_lvl;
1653 u64 fun_mask;
1654} __packed;
1655
1656struct ext_fat_modules {
1657 u8 modules_str[32];
1658 u32 modules_id;
1659 u32 num_modes;
1660 struct ext_fat_mode trace_lvl[MAX_MODES];
1661} __packed;
1662
1663struct be_fat_conf_params {
1664 u32 max_log_entries;
1665 u32 log_entry_size;
1666 u8 log_type;
1667 u8 max_log_funs;
1668 u8 max_log_ports;
1669 u8 rsvd0;
1670 u32 supp_modes;
1671 u32 num_modules;
1672 struct ext_fat_modules module[MAX_MODULES];
1673} __packed;
1674
1675struct be_cmd_req_get_ext_fat_caps {
1676 struct be_cmd_req_hdr hdr;
1677 u32 parameter_type;
1678};
1679
1680struct be_cmd_resp_get_ext_fat_caps {
1681 struct be_cmd_resp_hdr hdr;
1682 struct be_fat_conf_params get_params;
1683};
1684
1685struct be_cmd_req_set_ext_fat_caps {
1686 struct be_cmd_req_hdr hdr;
1687 struct be_fat_conf_params set_params;
1688};
1689
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001690#define RESOURCE_DESC_SIZE 72
1691#define NIC_RESOURCE_DESC_TYPE_ID 0x41
1692#define MAX_RESOURCE_DESC 4
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001693
1694/* QOS unit number */
1695#define QUN 4
1696/* Immediate */
1697#define IMM 6
1698/* No save */
1699#define NOSV 7
1700
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001701struct be_nic_resource_desc {
1702 u8 desc_type;
1703 u8 desc_len;
1704 u8 rsvd1;
1705 u8 flags;
1706 u8 vf_num;
1707 u8 rsvd2;
1708 u8 pf_num;
1709 u8 rsvd3;
1710 u16 unicast_mac_count;
1711 u8 rsvd4[6];
1712 u16 mcc_count;
1713 u16 vlan_count;
1714 u16 mcast_mac_count;
1715 u16 txq_count;
1716 u16 rq_count;
1717 u16 rssq_count;
1718 u16 lro_count;
1719 u16 cq_count;
1720 u16 toe_conn_count;
1721 u16 eq_count;
1722 u32 rsvd5;
1723 u32 cap_flags;
1724 u8 link_param;
1725 u8 rsvd6[3];
1726 u32 bw_min;
1727 u32 bw_max;
1728 u8 acpi_params;
1729 u8 wol_param;
1730 u16 rsvd7;
1731 u32 rsvd8[3];
1732};
1733
1734struct be_cmd_req_get_func_config {
1735 struct be_cmd_req_hdr hdr;
1736};
1737
1738struct be_cmd_resp_get_func_config {
1739 struct be_cmd_req_hdr hdr;
1740 u32 desc_count;
1741 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1742};
1743
1744#define ACTIVE_PROFILE_TYPE 0x2
1745struct be_cmd_req_get_profile_config {
1746 struct be_cmd_req_hdr hdr;
1747 u8 rsvd;
1748 u8 type;
1749 u16 rsvd1;
1750};
1751
1752struct be_cmd_resp_get_profile_config {
1753 struct be_cmd_req_hdr hdr;
1754 u32 desc_count;
1755 u8 func_param[MAX_RESOURCE_DESC * RESOURCE_DESC_SIZE];
1756};
1757
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001758struct be_cmd_req_set_profile_config {
1759 struct be_cmd_req_hdr hdr;
1760 u32 rsvd;
1761 u32 desc_count;
1762 struct be_nic_resource_desc nic_desc;
1763};
1764
1765struct be_cmd_resp_set_profile_config {
1766 struct be_cmd_req_hdr hdr;
1767};
1768
Sathya Perla8788fdc2009-07-27 22:52:03 +00001769extern int be_pci_fnum_get(struct be_adapter *adapter);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001770extern int be_fw_wait_ready(struct be_adapter *adapter);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001771extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +00001772 bool permanent, u32 if_handle, u32 pmac_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001773extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +00001774 u32 if_id, u32 *pmac_id, u32 domain);
1775extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
Sathya Perla30128032011-11-10 19:17:57 +00001776 int pmac_id, u32 domain);
Sathya Perla73d540f2009-10-14 20:20:42 +00001777extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001778 u32 en_flags, u32 *if_handle, u32 domain);
Sathya Perla30128032011-11-10 19:17:57 +00001779extern int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle,
Ajit Khaparde658681f2011-02-11 13:34:46 +00001780 u32 domain);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001781extern int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001782 struct be_queue_info *eq, int eq_delay);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001783extern int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001784 struct be_queue_info *cq, struct be_queue_info *eq,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001785 bool no_delay, int num_cqe_dma_coalesce);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001786extern int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +00001787 struct be_queue_info *mccq,
1788 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001789extern int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001790 struct be_queue_info *txq,
1791 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001792extern int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001793 struct be_queue_info *rxq, u16 cq_id,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001794 u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001795extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001796 int type);
Sathya Perla482c9e72011-06-29 23:33:17 +00001797extern int be_cmd_rxq_destroy(struct be_adapter *adapter,
1798 struct be_queue_info *q);
Sathya Perla323ff712012-09-28 04:39:43 +00001799extern int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1800 u8 *link_status, u32 dom);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001801extern int be_cmd_reset(struct be_adapter *adapter);
1802extern int be_cmd_get_stats(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001803 struct be_dma_mem *nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001804extern int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1805 struct be_dma_mem *nonemb_cmd);
Sathya Perla04b71172011-09-27 13:30:27 -04001806extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1807 char *fw_on_flash);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001808
Sathya Perla8788fdc2009-07-27 22:52:03 +00001809extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
1810extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001811 u16 *vtag_array, u32 num, bool untagged,
1812 bool promiscuous);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001813extern int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001814extern int be_cmd_set_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001815 u32 tx_fc, u32 rx_fc);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001816extern int be_cmd_get_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001817 u32 *tx_fc, u32 *rx_fc);
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001818extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
Sathya Perla3abcded2010-10-03 22:12:27 -07001819 u32 *port_num, u32 *function_mode, u32 *function_caps);
sarveshwarb14074ea2009-08-05 13:05:24 -07001820extern int be_cmd_reset_function(struct be_adapter *adapter);
Sathya Perla3abcded2010-10-03 22:12:27 -07001821extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
1822 u16 table_size);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001823extern int be_process_mcc(struct be_adapter *adapter);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001824extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
1825 u8 port_num, u8 beacon, u8 status, u8 state);
1826extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
1827 u8 port_num, u32 *state);
Ajit Khaparde84517482009-09-04 03:12:16 +00001828extern int be_cmd_write_flashrom(struct be_adapter *adapter,
1829 struct be_dma_mem *cmd, u32 flash_oper,
1830 u32 flash_opcode, u32 buf_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001831extern int lancer_cmd_write_object(struct be_adapter *adapter,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001832 struct be_dma_mem *cmd,
1833 u32 data_size, u32 data_offset,
1834 const char *obj_name,
1835 u32 *data_written, u8 *change_status,
1836 u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001837int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1838 u32 data_size, u32 data_offset, const char *obj_name,
1839 u32 *data_read, u32 *eof, u8 *addn_status);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001840int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1841 int offset);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001842extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1843 struct be_dma_mem *nonemb_cmd);
Sathya Perla2243e2e2009-11-22 22:02:03 +00001844extern int be_cmd_fw_init(struct be_adapter *adapter);
1845extern int be_cmd_fw_clean(struct be_adapter *adapter);
Sathya Perla7a1e9b22010-02-17 01:35:11 +00001846extern void be_async_mcc_enable(struct be_adapter *adapter);
1847extern void be_async_mcc_disable(struct be_adapter *adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08001848extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1849 u32 loopback_type, u32 pkt_size,
1850 u32 num_pkts, u64 pattern);
1851extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1852 u32 byte_cnt, struct be_dma_mem *cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001853extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1854 struct be_dma_mem *nonemb_cmd);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001855extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1856 u8 loopback_type, u8 enable);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001857extern int be_cmd_get_phy_info(struct be_adapter *adapter);
Ajit Khapardee1d18732010-07-23 01:52:13 +00001858extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001859extern void be_detect_error(struct be_adapter *adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001860extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001861extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
Sathya Perla2dc1deb2011-07-19 19:52:33 +00001862extern int be_cmd_req_native_mode(struct be_adapter *adapter);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001863extern int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
1864extern void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001865extern int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
1866 bool *pmac_id_active, u32 *pmac_id,
1867 u8 domain);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001868extern int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
1869 u8 mac_count, u32 domain);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001870extern int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
1871 u32 domain, u16 intf_id);
1872extern int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
1873 u32 domain, u16 intf_id);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001874extern int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
Somnath Kotur941a77d2012-05-17 22:59:03 +00001875extern int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
1876 struct be_dma_mem *cmd);
1877extern int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
1878 struct be_dma_mem *cmd,
1879 struct be_fat_conf_params *cfgs);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001880extern int lancer_wait_ready(struct be_adapter *adapter);
1881extern int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001882extern int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001883extern int be_cmd_get_func_config(struct be_adapter *adapter);
1884extern int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
1885 u8 domain);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00001886
1887extern int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
1888 u8 domain);