blob: 63a1dd708d808c9590e45ea7b24d3e020847a279 [file] [log] [blame]
Santosh Shilimkarb2b97622010-06-16 22:19:48 +05301/*
2 * OMAP MPUSS low power code
3 *
4 * Copyright (C) 2011 Texas Instruments, Inc.
5 * Santosh Shilimkar <santosh.shilimkar@ti.com>
6 *
7 * OMAP4430 MPUSS mainly consists of dual Cortex-A9 with per-CPU
8 * Local timer and Watchdog, GIC, SCU, PL310 L2 cache controller,
9 * CPU0 and CPU1 LPRM modules.
10 * CPU0, CPU1 and MPUSS each have there own power domain and
11 * hence multiple low power combinations of MPUSS are possible.
12 *
13 * The CPU0 and CPU1 can't support Closed switch Retention (CSWR)
14 * because the mode is not supported by hw constraints of dormant
15 * mode. While waking up from the dormant mode, a reset signal
16 * to the Cortex-A9 processor must be asserted by the external
17 * power controller.
18 *
19 * With architectural inputs and hardware recommendations, only
20 * below modes are supported from power gain vs latency point of view.
21 *
22 * CPU0 CPU1 MPUSS
23 * ----------------------------------------------
24 * ON ON ON
25 * ON(Inactive) OFF ON(Inactive)
26 * OFF OFF CSWR
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +053027 * OFF OFF OSWR
28 * OFF OFF OFF(Device OFF *TBD)
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053029 * ----------------------------------------------
30 *
31 * Note: CPU0 is the master core and it is the last CPU to go down
32 * and first to wake-up when MPUSS low power states are excercised
33 *
34 *
35 * This program is free software; you can redistribute it and/or modify
36 * it under the terms of the GNU General Public License version 2 as
37 * published by the Free Software Foundation.
38 */
39
40#include <linux/kernel.h>
41#include <linux/io.h>
42#include <linux/errno.h>
43#include <linux/linkage.h>
44#include <linux/smp.h>
45
46#include <asm/cacheflush.h>
47#include <asm/tlbflush.h>
48#include <asm/smp_scu.h>
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053049#include <asm/pgalloc.h>
50#include <asm/suspend.h>
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +053051#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053052
Tony Lindgrene4c060d2012-10-05 13:25:59 -070053#include "soc.h"
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053054#include "common.h"
Tony Lindgrenc49f34b2012-08-31 16:08:07 -070055#include "omap44xx.h"
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053056#include "omap4-sar-layout.h"
57#include "pm.h"
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +053058#include "prcm_mpu44xx.h"
Santosh Shilimkara89726d2013-02-06 19:39:07 +053059#include "prcm_mpu54xx.h"
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +053060#include "prminst44xx.h"
61#include "prcm44xx.h"
62#include "prm44xx.h"
63#include "prm-regbits-44xx.h"
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053064
65#ifdef CONFIG_SMP
66
67struct omap4_cpu_pm_info {
68 struct powerdomain *pwrdm;
69 void __iomem *scu_sar_addr;
70 void __iomem *wkup_sar_addr;
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +053071 void __iomem *l2x0_sar_addr;
Santosh Shilimkarff999b82012-10-18 12:20:05 +030072 void (*secondary_startup)(void);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053073};
74
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +053075/**
76 * struct cpu_pm_ops - CPU pm operations
77 * @finish_suspend: CPU suspend finisher function pointer
78 * @resume: CPU resume function pointer
79 * @scu_prepare: CPU Snoop Control program function pointer
80 *
81 * Structure holds functions pointer for CPU low power operations like
82 * suspend, resume and scu programming.
83 */
84struct cpu_pm_ops {
85 int (*finish_suspend)(unsigned long cpu_state);
86 void (*resume)(void);
87 void (*scu_prepare)(unsigned int cpu_id, unsigned int cpu_state);
88};
89
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053090static DEFINE_PER_CPU(struct omap4_cpu_pm_info, omap4_pm_info);
Santosh Shilimkare44f9a72010-06-16 22:19:49 +053091static struct powerdomain *mpuss_pd;
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +053092static void __iomem *sar_base;
Santosh Shilimkara89726d2013-02-06 19:39:07 +053093static u32 cpu_context_offset;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053094
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +053095static int default_finish_suspend(unsigned long cpu_state)
96{
97 omap_do_wfi();
98 return 0;
99}
100
101static void dummy_cpu_resume(void)
102{}
103
104static void dummy_scu_prepare(unsigned int cpu_id, unsigned int cpu_state)
105{}
106
107struct cpu_pm_ops omap_pm_ops = {
108 .finish_suspend = default_finish_suspend,
109 .resume = dummy_cpu_resume,
110 .scu_prepare = dummy_scu_prepare,
111};
112
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530113/*
114 * Program the wakeup routine address for the CPU0 and CPU1
115 * used for OFF or DORMANT wakeup.
116 */
117static inline void set_cpu_wakeup_addr(unsigned int cpu_id, u32 addr)
118{
119 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
120
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300121 writel_relaxed(addr, pm_info->wkup_sar_addr);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530122}
123
124/*
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530125 * Store the SCU power status value to scratchpad memory
126 */
127static void scu_pwrst_prepare(unsigned int cpu_id, unsigned int cpu_state)
128{
129 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
130 u32 scu_pwr_st;
131
132 switch (cpu_state) {
133 case PWRDM_POWER_RET:
134 scu_pwr_st = SCU_PM_DORMANT;
135 break;
136 case PWRDM_POWER_OFF:
137 scu_pwr_st = SCU_PM_POWEROFF;
138 break;
139 case PWRDM_POWER_ON:
140 case PWRDM_POWER_INACTIVE:
141 default:
142 scu_pwr_st = SCU_PM_NORMAL;
143 break;
144 }
145
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300146 writel_relaxed(scu_pwr_st, pm_info->scu_sar_addr);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530147}
148
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530149/* Helper functions for MPUSS OSWR */
150static inline void mpuss_clear_prev_logic_pwrst(void)
151{
152 u32 reg;
153
154 reg = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
155 OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
156 omap4_prminst_write_inst_reg(reg, OMAP4430_PRM_PARTITION,
157 OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
158}
159
160static inline void cpu_clear_prev_logic_pwrst(unsigned int cpu_id)
161{
162 u32 reg;
163
164 if (cpu_id) {
165 reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU1_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530166 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530167 omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU1_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530168 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530169 } else {
170 reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU0_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530171 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530172 omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU0_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530173 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530174 }
175}
176
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530177/*
178 * Store the CPU cluster state for L2X0 low power operations.
179 */
180static void l2x0_pwrst_prepare(unsigned int cpu_id, unsigned int save_state)
181{
182 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
183
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300184 writel_relaxed(save_state, pm_info->l2x0_sar_addr);
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530185}
186
187/*
188 * Save the L2X0 AUXCTRL and POR value to SAR memory. Its used to
189 * in every restore MPUSS OFF path.
190 */
191#ifdef CONFIG_CACHE_L2X0
Russell King7a09b282014-04-05 10:57:44 +0100192static void __init save_l2x0_context(void)
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530193{
Linus Torvaldseb3d3ec2014-06-05 15:57:04 -0700194 writel_relaxed(l2x0_saved_regs.aux_ctrl,
Russell King7a09b282014-04-05 10:57:44 +0100195 sar_base + L2X0_AUXCTRL_OFFSET);
Linus Torvaldseb3d3ec2014-06-05 15:57:04 -0700196 writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
Russell King7a09b282014-04-05 10:57:44 +0100197 sar_base + L2X0_PREFETCH_CTRL_OFFSET);
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530198}
199#else
Russell King7a09b282014-04-05 10:57:44 +0100200static void __init save_l2x0_context(void)
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530201{}
202#endif
203
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530204/**
205 * omap4_enter_lowpower: OMAP4 MPUSS Low Power Entry Function
206 * The purpose of this function is to manage low power programming
207 * of OMAP4 MPUSS subsystem
208 * @cpu : CPU ID
209 * @power_state: Low power state.
Santosh Shilimkare44f9a72010-06-16 22:19:49 +0530210 *
211 * MPUSS states for the context save:
212 * save_state =
213 * 0 - Nothing lost and no need to save: MPUSS INACTIVE
214 * 1 - CPUx L1 and logic lost: MPUSS CSWR
215 * 2 - CPUx L1 and logic lost + GIC lost: MPUSS OSWR
216 * 3 - CPUx L1 and logic lost + GIC + L2 lost: DEVICE OFF
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530217 */
218int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state)
219{
Paul Walmsley32d174e2013-01-26 00:58:13 -0700220 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530221 unsigned int save_state = 0;
222 unsigned int wakeup_cpu;
223
224 if (omap_rev() == OMAP4430_REV_ES1_0)
225 return -ENXIO;
226
227 switch (power_state) {
228 case PWRDM_POWER_ON:
229 case PWRDM_POWER_INACTIVE:
230 save_state = 0;
231 break;
232 case PWRDM_POWER_OFF:
233 save_state = 1;
234 break;
235 case PWRDM_POWER_RET:
236 default:
237 /*
238 * CPUx CSWR is invalid hardware state. Also CPUx OSWR
239 * doesn't make much scense, since logic is lost and $L1
240 * needs to be cleaned because of coherency. This makes
241 * CPUx OSWR equivalent to CPUX OFF and hence not supported
242 */
243 WARN_ON(1);
244 return -ENXIO;
245 }
246
Kevin Hilmane0555482012-05-11 16:00:24 -0700247 pwrdm_pre_transition(NULL);
Santosh Shilimkar49404dd2011-01-10 01:02:15 +0530248
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530249 /*
250 * Check MPUSS next state and save interrupt controller if needed.
251 * In MPUSS OSWR or device OFF, interrupt controller contest is lost.
252 */
253 mpuss_clear_prev_logic_pwrst();
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530254 if ((pwrdm_read_next_pwrst(mpuss_pd) == PWRDM_POWER_RET) &&
255 (pwrdm_read_logic_retst(mpuss_pd) == PWRDM_POWER_OFF))
256 save_state = 2;
257
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530258 cpu_clear_prev_logic_pwrst(cpu);
Paul Walmsley32d174e2013-01-26 00:58:13 -0700259 pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530260 set_cpu_wakeup_addr(cpu, virt_to_phys(omap_pm_ops.resume));
261 omap_pm_ops.scu_prepare(cpu, power_state);
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530262 l2x0_pwrst_prepare(cpu, save_state);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530263
264 /*
265 * Call low level function with targeted low power state.
266 */
Santosh Shilimkar72433eb2013-02-13 14:25:24 +0530267 if (save_state)
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530268 cpu_suspend(save_state, omap_pm_ops.finish_suspend);
Santosh Shilimkar72433eb2013-02-13 14:25:24 +0530269 else
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530270 omap_pm_ops.finish_suspend(save_state);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530271
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300272 if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) && cpu)
273 gic_dist_enable();
274
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530275 /*
276 * Restore the CPUx power state to ON otherwise CPUx
277 * power domain can transitions to programmed low power
278 * state while doing WFI outside the low powe code. On
279 * secure devices, CPUx does WFI which can result in
280 * domain transition
281 */
282 wakeup_cpu = smp_processor_id();
Paul Walmsley32d174e2013-01-26 00:58:13 -0700283 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530284
Kevin Hilmane0555482012-05-11 16:00:24 -0700285 pwrdm_post_transition(NULL);
Santosh Shilimkar49404dd2011-01-10 01:02:15 +0530286
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530287 return 0;
288}
289
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530290/**
291 * omap4_hotplug_cpu: OMAP4 CPU hotplug entry
292 * @cpu : CPU ID
293 * @power_state: CPU low power state.
294 */
Paul Gortmaker8bd26e32013-06-17 15:43:14 -0400295int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530296{
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300297 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
Paul Walmsley32d174e2013-01-26 00:58:13 -0700298 unsigned int cpu_state = 0;
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530299
300 if (omap_rev() == OMAP4430_REV_ES1_0)
301 return -ENXIO;
302
303 if (power_state == PWRDM_POWER_OFF)
304 cpu_state = 1;
305
Paul Walmsley32d174e2013-01-26 00:58:13 -0700306 pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
307 pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300308 set_cpu_wakeup_addr(cpu, virt_to_phys(pm_info->secondary_startup));
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530309 omap_pm_ops.scu_prepare(cpu, power_state);
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530310
311 /*
Masanari Iida260db902012-07-12 00:56:57 +0900312 * CPU never retuns back if targeted power state is OFF mode.
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530313 * CPU ONLINE follows normal CPU ONLINE ptah via
Santosh Shilimkarbaf4b7d2013-04-05 18:29:02 +0530314 * omap4_secondary_startup().
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530315 */
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530316 omap_pm_ops.finish_suspend(cpu_state);
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530317
Paul Walmsley32d174e2013-01-26 00:58:13 -0700318 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530319 return 0;
320}
321
322
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530323/*
324 * Initialise OMAP4 MPUSS
325 */
326int __init omap4_mpuss_init(void)
327{
328 struct omap4_cpu_pm_info *pm_info;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530329
330 if (omap_rev() == OMAP4430_REV_ES1_0) {
331 WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
332 return -ENODEV;
333 }
334
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530335 sar_base = omap4_get_sar_ram_base();
336
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530337 /* Initilaise per CPU PM information */
338 pm_info = &per_cpu(omap4_pm_info, 0x0);
339 pm_info->scu_sar_addr = sar_base + SCU_OFFSET0;
340 pm_info->wkup_sar_addr = sar_base + CPU0_WAKEUP_NS_PA_ADDR_OFFSET;
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530341 pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET0;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530342 pm_info->pwrdm = pwrdm_lookup("cpu0_pwrdm");
343 if (!pm_info->pwrdm) {
344 pr_err("Lookup failed for CPU0 pwrdm\n");
345 return -ENODEV;
346 }
347
348 /* Clear CPU previous power domain state */
349 pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530350 cpu_clear_prev_logic_pwrst(0);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530351
352 /* Initialise CPU0 power domain state to ON */
353 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
354
355 pm_info = &per_cpu(omap4_pm_info, 0x1);
356 pm_info->scu_sar_addr = sar_base + SCU_OFFSET1;
357 pm_info->wkup_sar_addr = sar_base + CPU1_WAKEUP_NS_PA_ADDR_OFFSET;
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530358 pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET1;
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300359 if (cpu_is_omap446x())
Santosh Shilimkarbaf4b7d2013-04-05 18:29:02 +0530360 pm_info->secondary_startup = omap4460_secondary_startup;
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300361 else
Santosh Shilimkarbaf4b7d2013-04-05 18:29:02 +0530362 pm_info->secondary_startup = omap4_secondary_startup;
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300363
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530364 pm_info->pwrdm = pwrdm_lookup("cpu1_pwrdm");
365 if (!pm_info->pwrdm) {
366 pr_err("Lookup failed for CPU1 pwrdm\n");
367 return -ENODEV;
368 }
369
370 /* Clear CPU previous power domain state */
371 pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530372 cpu_clear_prev_logic_pwrst(1);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530373
374 /* Initialise CPU1 power domain state to ON */
375 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
376
Santosh Shilimkare44f9a72010-06-16 22:19:49 +0530377 mpuss_pd = pwrdm_lookup("mpu_pwrdm");
378 if (!mpuss_pd) {
379 pr_err("Failed to lookup MPUSS power domain\n");
380 return -ENODEV;
381 }
382 pwrdm_clear_all_prev_pwrst(mpuss_pd);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530383 mpuss_clear_prev_logic_pwrst();
Santosh Shilimkare44f9a72010-06-16 22:19:49 +0530384
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530385 /* Save device type on scratchpad for low level code to use */
386 if (omap_type() != OMAP2_DEVICE_TYPE_GP)
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300387 writel_relaxed(1, sar_base + OMAP_TYPE_OFFSET);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530388 else
Victor Kamenskyedfaf052014-04-15 20:37:46 +0300389 writel_relaxed(0, sar_base + OMAP_TYPE_OFFSET);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530390
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530391 save_l2x0_context();
392
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530393 if (cpu_is_omap44xx()) {
394 omap_pm_ops.finish_suspend = omap4_finish_suspend;
395 omap_pm_ops.resume = omap4_cpu_resume;
396 omap_pm_ops.scu_prepare = scu_pwrst_prepare;
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530397 cpu_context_offset = OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET;
398 } else if (soc_is_omap54xx() || soc_is_dra7xx()) {
399 cpu_context_offset = OMAP54XX_RM_CPU0_CPU0_CONTEXT_OFFSET;
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530400 }
401
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530402 return 0;
403}
404
405#endif