blob: 30424e157f6990d1108ce8b32a691e6135c4ecc8 [file] [log] [blame]
Stephen Warrena50a3992011-01-07 22:36:15 -07001/*
2 * tegra_asoc_utils.c - Harmony machine ASoC driver
3 *
4 * Author: Stephen Warren <swarren@nvidia.com>
5 * Copyright (C) 2010 - NVIDIA, Inc.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * version 2 as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
19 * 02110-1301 USA
20 *
21 */
22
23#include <linux/clk.h>
Stephen Warrend64e57c2011-01-28 14:26:40 -070024#include <linux/device.h>
Stephen Warrena50a3992011-01-07 22:36:15 -070025#include <linux/err.h>
26#include <linux/kernel.h>
Paul Gortmakerda155d52011-07-15 12:38:28 -040027#include <linux/module.h>
Stephen Warrena50a3992011-01-07 22:36:15 -070028
29#include "tegra_asoc_utils.h"
30
Stephen Warrend64e57c2011-01-28 14:26:40 -070031int tegra_asoc_utils_set_rate(struct tegra_asoc_utils_data *data, int srate,
Stephen Warren07541392011-04-19 15:25:09 -060032 int mclk)
Stephen Warrena50a3992011-01-07 22:36:15 -070033{
34 int new_baseclock;
Stephen Warren07541392011-04-19 15:25:09 -060035 bool clk_change;
Stephen Warrena50a3992011-01-07 22:36:15 -070036 int err;
37
38 switch (srate) {
39 case 11025:
40 case 22050:
41 case 44100:
42 case 88200:
43 new_baseclock = 56448000;
44 break;
45 case 8000:
46 case 16000:
47 case 32000:
48 case 48000:
49 case 64000:
50 case 96000:
51 new_baseclock = 73728000;
52 break;
53 default:
54 return -EINVAL;
55 }
56
Stephen Warren07541392011-04-19 15:25:09 -060057 clk_change = ((new_baseclock != data->set_baseclock) ||
Stephen Warrend64e57c2011-01-28 14:26:40 -070058 (mclk != data->set_mclk));
Stephen Warren07541392011-04-19 15:25:09 -060059 if (!clk_change)
60 return 0;
Stephen Warrena50a3992011-01-07 22:36:15 -070061
Stephen Warrend64e57c2011-01-28 14:26:40 -070062 data->set_baseclock = 0;
63 data->set_mclk = 0;
Stephen Warrena50a3992011-01-07 22:36:15 -070064
Stephen Warrend64e57c2011-01-28 14:26:40 -070065 clk_disable(data->clk_cdev1);
66 clk_disable(data->clk_pll_a_out0);
67 clk_disable(data->clk_pll_a);
Stephen Warrena50a3992011-01-07 22:36:15 -070068
Stephen Warrend64e57c2011-01-28 14:26:40 -070069 err = clk_set_rate(data->clk_pll_a, new_baseclock);
Stephen Warrena50a3992011-01-07 22:36:15 -070070 if (err) {
Stephen Warrend64e57c2011-01-28 14:26:40 -070071 dev_err(data->dev, "Can't set pll_a rate: %d\n", err);
Stephen Warrena50a3992011-01-07 22:36:15 -070072 return err;
73 }
74
Stephen Warrend64e57c2011-01-28 14:26:40 -070075 err = clk_set_rate(data->clk_pll_a_out0, mclk);
Stephen Warrena50a3992011-01-07 22:36:15 -070076 if (err) {
Stephen Warrend64e57c2011-01-28 14:26:40 -070077 dev_err(data->dev, "Can't set pll_a_out0 rate: %d\n", err);
Stephen Warrena50a3992011-01-07 22:36:15 -070078 return err;
79 }
80
81 /* Don't set cdev1 rate; its locked to pll_a_out0 */
82
Stephen Warrend64e57c2011-01-28 14:26:40 -070083 err = clk_enable(data->clk_pll_a);
Stephen Warrena50a3992011-01-07 22:36:15 -070084 if (err) {
Stephen Warrend64e57c2011-01-28 14:26:40 -070085 dev_err(data->dev, "Can't enable pll_a: %d\n", err);
Stephen Warrena50a3992011-01-07 22:36:15 -070086 return err;
87 }
88
Stephen Warrend64e57c2011-01-28 14:26:40 -070089 err = clk_enable(data->clk_pll_a_out0);
Stephen Warrena50a3992011-01-07 22:36:15 -070090 if (err) {
Stephen Warrend64e57c2011-01-28 14:26:40 -070091 dev_err(data->dev, "Can't enable pll_a_out0: %d\n", err);
Stephen Warrena50a3992011-01-07 22:36:15 -070092 return err;
93 }
94
Stephen Warrend64e57c2011-01-28 14:26:40 -070095 err = clk_enable(data->clk_cdev1);
Stephen Warrena50a3992011-01-07 22:36:15 -070096 if (err) {
Stephen Warrend64e57c2011-01-28 14:26:40 -070097 dev_err(data->dev, "Can't enable cdev1: %d\n", err);
Stephen Warrena50a3992011-01-07 22:36:15 -070098 return err;
99 }
100
Stephen Warrend64e57c2011-01-28 14:26:40 -0700101 data->set_baseclock = new_baseclock;
102 data->set_mclk = mclk;
Stephen Warrena50a3992011-01-07 22:36:15 -0700103
104 return 0;
105}
Stephen Warrena3cd50d2011-02-22 17:23:56 -0700106EXPORT_SYMBOL_GPL(tegra_asoc_utils_set_rate);
Stephen Warrena50a3992011-01-07 22:36:15 -0700107
Stephen Warrend64e57c2011-01-28 14:26:40 -0700108int tegra_asoc_utils_init(struct tegra_asoc_utils_data *data,
109 struct device *dev)
Stephen Warrena50a3992011-01-07 22:36:15 -0700110{
111 int ret;
112
Stephen Warrend64e57c2011-01-28 14:26:40 -0700113 data->dev = dev;
114
115 data->clk_pll_a = clk_get_sys(NULL, "pll_a");
116 if (IS_ERR(data->clk_pll_a)) {
117 dev_err(data->dev, "Can't retrieve clk pll_a\n");
118 ret = PTR_ERR(data->clk_pll_a);
Stephen Warrena50a3992011-01-07 22:36:15 -0700119 goto err;
120 }
121
Stephen Warrend64e57c2011-01-28 14:26:40 -0700122 data->clk_pll_a_out0 = clk_get_sys(NULL, "pll_a_out0");
123 if (IS_ERR(data->clk_pll_a_out0)) {
124 dev_err(data->dev, "Can't retrieve clk pll_a_out0\n");
125 ret = PTR_ERR(data->clk_pll_a_out0);
Stephen Warren422650e2011-01-11 12:48:53 -0700126 goto err_put_pll_a;
Stephen Warrena50a3992011-01-07 22:36:15 -0700127 }
128
Stephen Warrend64e57c2011-01-28 14:26:40 -0700129 data->clk_cdev1 = clk_get_sys(NULL, "cdev1");
130 if (IS_ERR(data->clk_cdev1)) {
131 dev_err(data->dev, "Can't retrieve clk cdev1\n");
132 ret = PTR_ERR(data->clk_cdev1);
Stephen Warren422650e2011-01-11 12:48:53 -0700133 goto err_put_pll_a_out0;
Stephen Warrena50a3992011-01-07 22:36:15 -0700134 }
135
Stephen Warrena9005b62012-04-06 11:18:16 -0600136 ret = tegra_asoc_utils_set_rate(data, 44100, 256 * 44100);
137 if (ret)
138 goto err_put_cdev1;
139
Stephen Warrena50a3992011-01-07 22:36:15 -0700140 return 0;
141
Stephen Warrena9005b62012-04-06 11:18:16 -0600142err_put_cdev1:
143 clk_put(data->clk_cdev1);
Stephen Warren422650e2011-01-11 12:48:53 -0700144err_put_pll_a_out0:
Stephen Warrend64e57c2011-01-28 14:26:40 -0700145 clk_put(data->clk_pll_a_out0);
Stephen Warren422650e2011-01-11 12:48:53 -0700146err_put_pll_a:
Stephen Warrend64e57c2011-01-28 14:26:40 -0700147 clk_put(data->clk_pll_a);
Stephen Warrena50a3992011-01-07 22:36:15 -0700148err:
Stephen Warrena50a3992011-01-07 22:36:15 -0700149 return ret;
150}
Stephen Warrena3cd50d2011-02-22 17:23:56 -0700151EXPORT_SYMBOL_GPL(tegra_asoc_utils_init);
Stephen Warrena50a3992011-01-07 22:36:15 -0700152
Stephen Warrend64e57c2011-01-28 14:26:40 -0700153void tegra_asoc_utils_fini(struct tegra_asoc_utils_data *data)
Stephen Warrena50a3992011-01-07 22:36:15 -0700154{
Stephen Warrend64e57c2011-01-28 14:26:40 -0700155 clk_put(data->clk_cdev1);
156 clk_put(data->clk_pll_a_out0);
157 clk_put(data->clk_pll_a);
Stephen Warrena50a3992011-01-07 22:36:15 -0700158}
Stephen Warrena3cd50d2011-02-22 17:23:56 -0700159EXPORT_SYMBOL_GPL(tegra_asoc_utils_fini);
Stephen Warrena50a3992011-01-07 22:36:15 -0700160
Stephen Warrena3cd50d2011-02-22 17:23:56 -0700161MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
162MODULE_DESCRIPTION("Tegra ASoC utility code");
163MODULE_LICENSE("GPL");