blob: 41766de66e3384016b9af12d8e5b81418db651fb [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
3 * AVR32 systems.)
4 *
5 * Copyright (C) 2007 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05306 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12#ifndef DW_DMAC_H
13#define DW_DMAC_H
14
15#include <linux/dmaengine.h>
16
17/**
Viresh Kumara9ddb572012-10-16 09:49:17 +053018 * struct dw_dma_slave - Controller-specific information about a slave
19 *
20 * @dma_dev: required DMA master device. Depricated.
21 * @bus_id: name of this device channel, not just a device name since
22 * devices may have more than one channel e.g. "foo_tx"
23 * @cfg_hi: Platform-specific initializer for the CFG_HI register
24 * @cfg_lo: Platform-specific initializer for the CFG_LO register
25 * @src_master: src master for transfers on allocated channel.
26 * @dst_master: dest master for transfers on allocated channel.
27 */
28struct dw_dma_slave {
29 struct device *dma_dev;
30 const char *bus_id;
31 u32 cfg_hi;
32 u32 cfg_lo;
33 u8 src_master;
34 u8 dst_master;
35};
36
37/**
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070038 * struct dw_dma_platform_data - Controller configuration parameters
39 * @nr_channels: Number of channels supported by hardware (max 8)
Jamie Iles95ea7592011-01-21 14:11:54 +000040 * @is_private: The device channels should be marked as private and not for
41 * by the general purpose DMA channel allocator.
Viresh Kumar177d2bf2012-10-16 09:49:16 +053042 * @chan_allocation_order: Allocate channels starting from 0 or 7
43 * @chan_priority: Set channel priority increasing from 0 to 7 or 7 to 0.
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +030044 * @block_size: Maximum block size supported by the controller
Andy Shevchenkoa0982002012-09-21 15:05:48 +030045 * @nr_masters: Number of AHB masters supported by the controller
46 * @data_width: Maximum data width supported by hardware per AHB master
47 * (0 - 8bits, 1 - 16bits, ..., 5 - 256bits)
Viresh Kumara9ddb572012-10-16 09:49:17 +053048 * @sd: slave specific data. Used for configuring channels
49 * @sd_count: count of slave data structures passed.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070050 */
51struct dw_dma_platform_data {
52 unsigned int nr_channels;
Jamie Iles95ea7592011-01-21 14:11:54 +000053 bool is_private;
Viresh Kumarb0c31302011-03-03 15:47:21 +053054#define CHAN_ALLOCATION_ASCENDING 0 /* zero to seven */
55#define CHAN_ALLOCATION_DESCENDING 1 /* seven to zero */
56 unsigned char chan_allocation_order;
Viresh Kumar93317e82011-03-03 15:47:22 +053057#define CHAN_PRIORITY_ASCENDING 0 /* chan0 highest */
58#define CHAN_PRIORITY_DESCENDING 1 /* chan7 highest */
59 unsigned char chan_priority;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +030060 unsigned short block_size;
Andy Shevchenkoa0982002012-09-21 15:05:48 +030061 unsigned char nr_masters;
62 unsigned char data_width[4];
Viresh Kumara9ddb572012-10-16 09:49:17 +053063
64 struct dw_dma_slave *sd;
65 unsigned int sd_count;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070066};
67
Viresh KUMARee665092011-03-04 15:42:51 +053068/* bursts size */
69enum dw_dma_msize {
70 DW_DMA_MSIZE_1,
71 DW_DMA_MSIZE_4,
72 DW_DMA_MSIZE_8,
73 DW_DMA_MSIZE_16,
74 DW_DMA_MSIZE_32,
75 DW_DMA_MSIZE_64,
76 DW_DMA_MSIZE_128,
77 DW_DMA_MSIZE_256,
78};
79
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070080/* Platform-configurable bits in CFG_HI */
81#define DWC_CFGH_FCMODE (1 << 0)
82#define DWC_CFGH_FIFO_MODE (1 << 1)
83#define DWC_CFGH_PROTCTL(x) ((x) << 2)
84#define DWC_CFGH_SRC_PER(x) ((x) << 7)
85#define DWC_CFGH_DST_PER(x) ((x) << 11)
86
87/* Platform-configurable bits in CFG_LO */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070088#define DWC_CFGL_LOCK_CH_XFER (0 << 12) /* scope of LOCK_CH */
89#define DWC_CFGL_LOCK_CH_BLOCK (1 << 12)
90#define DWC_CFGL_LOCK_CH_XACT (2 << 12)
91#define DWC_CFGL_LOCK_BUS_XFER (0 << 14) /* scope of LOCK_BUS */
92#define DWC_CFGL_LOCK_BUS_BLOCK (1 << 14)
93#define DWC_CFGL_LOCK_BUS_XACT (2 << 14)
94#define DWC_CFGL_LOCK_CH (1 << 15) /* channel lockout */
95#define DWC_CFGL_LOCK_BUS (1 << 16) /* busmaster lockout */
96#define DWC_CFGL_HS_DST_POL (1 << 18) /* dst handshake active low */
97#define DWC_CFGL_HS_SRC_POL (1 << 19) /* src handshake active low */
98
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +020099/* DMA API extensions */
100struct dw_cyclic_desc {
101 struct dw_desc **desc;
102 unsigned long periods;
103 void (*period_callback)(void *param);
104 void *period_callback_param;
105};
106
107struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
108 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530109 enum dma_transfer_direction direction);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200110void dw_dma_cyclic_free(struct dma_chan *chan);
111int dw_dma_cyclic_start(struct dma_chan *chan);
112void dw_dma_cyclic_stop(struct dma_chan *chan);
113
114dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan);
115
116dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan);
Viresh Kumara9ddb572012-10-16 09:49:17 +0530117bool dw_dma_generic_filter(struct dma_chan *chan, void *param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200118
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700119#endif /* DW_DMAC_H */